TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

# TC74LCX646FS

Low-Voltage Octal Bus Transceiver/Register with 5-V Tolerant Inputs and Outputs

The TC74LCX646FS is a high performance CMOS octal bus transceiver/register. Designed for use in 3.3-V systems, it achieves high-speed operation while maintaining the CMOS low power dissipation.

The device is designed for low-voltage (3.3 V) V<sub>CC</sub> applications, but it could be used to interface to 5-V supply environment for both inputs and outputs.

This device is bus transceiver with 3-state outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the internal registers.

All inputs are equipped with protection circuits against static discharge.



Weight: 0.14 g (typ.)

#### Features

- Low-voltage operation: V<sub>CC</sub> = 2.0 to 3.6 V
- High-speed operation:  $t_{pd} = 7.0 \text{ ns} (max) (V_{CC} = 3.0 \text{ to } 3.6 \text{ V})$
- Output current:  $|I_{OH}|/I_{OL} = 24 \text{ mA} (min) (V_{CC} = 3.0 \text{ V})$
- Latch-up performance: ±500 mA
- Available in SSOP
- Bidirectional interface between 5.0 V and 3.3 V signals
- Power-down protection provided on all inputs
- Pin and function compatible with the 74 series (74AC/HC/F/ALS/LS etc.) 646 type
  - Note 1: Do not apply a signal to any bus pins when it is in the output mode. Damage may result. All floating (high impedance) bus pins must have their input levels fixed by means of pull-up or pull-down resistors.

www.DataSheet4U.com

1

### **Pin Assignment (top view)**







### **Truth Table**

| Control Inputs |          |     |            |                                                                  |                                                                                                            | Bus      |                                                                  | Function                                                                                                                                 |          |          |                                       |       |    |    |                                                                                     |    |
|----------------|----------|-----|------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------------------------|-------|----|----|-------------------------------------------------------------------------------------|----|
| ŌĒ             | DIR      | CAB | CBA        | SAB                                                              | SBA                                                                                                        | А        | В                                                                | Function                                                                                                                                 |          |          |                                       |       |    |    |                                                                                     |    |
|                |          | X*  | X*         | х                                                                | х                                                                                                          | Input    | Input                                                            | The output functions of A and B busses are                                                                                               |          |          |                                       |       |    |    |                                                                                     |    |
| н              | х        | Χ   | ~          |                                                                  |                                                                                                            | Z        | disabled.                                                        |                                                                                                                                          |          |          |                                       |       |    |    |                                                                                     |    |
| П              | ^        |     |            | х                                                                | х                                                                                                          | х        | х                                                                | Both A and B busses are used as inputs to<br>the internal flip-flops. Data on the bus will be<br>stored on the rising edge of the Clock. |          |          |                                       |       |    |    |                                                                                     |    |
|                |          |     |            |                                                                  |                                                                                                            | Input    | Output                                                           |                                                                                                                                          |          |          |                                       |       |    |    |                                                                                     |    |
|                |          | X*  | X*         | L                                                                | х                                                                                                          | L        | L                                                                | The data on the A bus are displayed on the B bus.                                                                                        |          |          |                                       |       |    |    |                                                                                     |    |
|                |          |     |            |                                                                  |                                                                                                            | Н        | н                                                                |                                                                                                                                          |          |          |                                       |       |    |    |                                                                                     |    |
|                |          | ♠   | X*         | L                                                                | х                                                                                                          | L        | L                                                                | The data on the A bus are displayed on the                                                                                               |          |          |                                       |       |    |    |                                                                                     |    |
| L              | н        |     | <b>^</b> * | L                                                                | ^                                                                                                          | н        | н                                                                | B bus, and are stored into the A storage flip-flops on the rising edge of CAB.                                                           |          |          |                                       |       |    |    |                                                                                     |    |
|                | X*       | X*  | н          | х                                                                | х                                                                                                          | Qn       | The data in the A storage flop-flops are displayed on the B bus. |                                                                                                                                          |          |          |                                       |       |    |    |                                                                                     |    |
|                |          | _   |            | •                                                                | •                                                                                                          | <b>A</b> | •                                                                |                                                                                                                                          | <b>↑</b> |          |                                       |       | L  | L  | The data on the A bus are stored into the A                                         |    |
|                |          |     | X*         | Н                                                                | х                                                                                                          | Н        | н                                                                | storage flip-flops on the rising edge of CAB,<br>and the stored data propagate directly onto<br>the B bus.                               |          |          |                                       |       |    |    |                                                                                     |    |
|                |          | X*  | X*         | X*                                                               | X*                                                                                                         | X*       | X*                                                               |                                                                                                                                          |          |          | Output                                | Input |    |    |                                                                                     |    |
|                |          |     |            |                                                                  |                                                                                                            |          |                                                                  | X*                                                                                                                                       | X*       | X*       | X*                                    | X*    | X* | X* | X*                                                                                  | X* |
|                |          |     |            |                                                                  |                                                                                                            | Н        | Н                                                                |                                                                                                                                          |          |          |                                       |       |    |    |                                                                                     |    |
|                |          |     | V*         | V*                                                               | V*                                                                                                         | V*       | V*                                                               | <b>X</b> *                                                                                                                               | V*       | <b>▲</b> | ×                                     |       | L  | L  | The data on the B bus are displayed on the A bus, and are stored into the B storage |    |
| L              | L        |     |            |                                                                  |                                                                                                            |          | ^                                                                | L                                                                                                                                        | н        | Н        | flip-flops on the rising edge of CBA. |       |    |    |                                                                                     |    |
|                |          |     | t×         | The data in the B storage flip-flops are displayed on the A bus. |                                                                                                            |          |                                                                  |                                                                                                                                          |          |          |                                       |       |    |    |                                                                                     |    |
|                |          |     | •          |                                                                  |                                                                                                            | L        | L                                                                | The data on the B bus are stored into the B                                                                                              |          |          |                                       |       |    |    |                                                                                     |    |
|                | Х* Д Х Н |     | Н          | Н                                                                | storage flip-flops on the rising edge of CBA,<br>and the stored data propagate directly onto<br>the A bus. |          |                                                                  |                                                                                                                                          |          |          |                                       |       |    |    |                                                                                     |    |

X: Don't care

Z: High impedance

Qn: The data stored into the internal flip-flops by most recent low to high transition of the clock inputs.

\*: The clocks are not internally with either  $\overline{OE}$  or DIR. Therefore, data on the A and/or B busses may be clocked into the storage flip-flops at any time.

### System Diagram



A: Input

Don't care

:

B: Output

Z: High impedance

А

В

A: Z

B: Z

A: Output

B: Input

### **Maximum Ratings**

| Characteristics                                   | Symbol                            | Rating                        | Unit |
|---------------------------------------------------|-----------------------------------|-------------------------------|------|
| Power supply voltage                              | V <sub>CC</sub>                   | -0.5 to 7.0                   | V    |
| DC input voltage<br>(DIR, OE, CAB, CBA, SAB, SBA) | V <sub>IN</sub>                   | -0.5 to 7.0                   | V    |
|                                                   |                                   | -0.5 to 7.0 (Note 2)          |      |
| DC bus I/O voltage                                | V <sub>I/O</sub>                  | -0.5 to V <sub>CC</sub> + 0.5 | V    |
|                                                   |                                   | (Note 3)                      |      |
| Input diode current                               | IIK                               | -50                           | mA   |
| Output diode current                              | I <sub>OK</sub>                   | ±50 (Note 4)                  | mA   |
| DC output current                                 | IOUT                              | ±50                           | mA   |
| Power dissipation                                 | PD                                | 180                           | mW   |
| DC V <sub>CC</sub> /ground current                | I <sub>CC</sub> /I <sub>GND</sub> | ±100                          | mA   |
| Storage temperature                               | T <sub>stg</sub>                  | -65 to 150                    | °C   |

Note 2: Output in OFF state

Note 3: High or low state. IOUT absolute maximum rating must be observed.

Note 4:  $V_{OUT} < GND, V_{OUT} > V_{CC}$ 

### **Recommended Operating Conditions**

| Characteristics                                | Symbol                           | Rating                                     | Unit |
|------------------------------------------------|----------------------------------|--------------------------------------------|------|
| Power supply voltage                           | V. v <sub>cc</sub> at            | 2.0 to 3.6 <b>2</b><br>1.5 to 3.6 (Note 5) | Cor  |
| Input voltage<br>(DIR, OE, CAB, CBA, SAB, SBA) | V <sub>IN</sub>                  | 0 to 5.5                                   | V    |
| Bus I/O voltage                                | V <sub>I/O</sub>                 | 0 to 5.5 (Note 6)                          | V    |
| Dus I/O voltage                                | V  /O                            | 0 to V <sub>CC</sub> (Note 7)              | v    |
| Output current                                 | lau/lau                          | ±24 (Note 8)                               | mA   |
|                                                | I <sub>OH</sub> /I <sub>OL</sub> | ±12 (Note 9)                               | ША   |
| Operating temperature                          | T <sub>opr</sub>                 | -40 to 85                                  | °C   |
| Input rise and fall time                       | dt/dv                            | 0 to 10 (Note 10)                          | ns/V |

Note 5: Data retention only

Note 6: Output in OFF state

Note 7: High or low state

Note 8:  $V_{CC} = 3.0$  to 3.6 V

Note 9:  $V_{CC} = 2.7$  to 3.0 V

Note 10:  $V_{IN}$  = 0.8 to 2.0 V,  $V_{CC}$  = 3.0 V

### **Electrical Characteristics**

### DC Characteristics (Ta = -40 to 85°C)

| Characteristics                  |         | Symbol           | Symbol Test Condition                                                           |                           |                     | Min                      | Max   | Unit |
|----------------------------------|---------|------------------|---------------------------------------------------------------------------------|---------------------------|---------------------|--------------------------|-------|------|
|                                  |         | Cymbol           |                                                                                 |                           | V <sub>CC</sub> (V) | IVIIII                   |       |      |
| Input voltage                    | H-level | VIH              |                                                                                 |                           | 2.7 to 3.6          | 2.0                      | _     | V    |
| input voltage                    | L-level | VIL              |                                                                                 |                           | 2.7 to 3.6          | _                        | 0.8   | v    |
|                                  |         |                  |                                                                                 | I <sub>OH</sub> = -100 μA | 2.7 to 3.6          | V <sub>CC</sub><br>- 0.2 | _     | V    |
|                                  | H-level | VOH              | $V_{IN} = V_{IH} \text{ or } V_{IL}$                                            | $I_{OH} = -12 \text{ mA}$ | 2.7                 | 2.2                      | _     |      |
|                                  |         |                  |                                                                                 | I <sub>OH</sub> = -18 mA  | 3.0                 | 2.4                      | _     |      |
| Output voltage                   |         |                  |                                                                                 | $I_{OH} = -24 \text{ mA}$ | 3.0                 | 2.2                      | _     |      |
|                                  |         |                  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>                            | $I_{OL} = 100 \ \mu A$    | 2.7 to 3.6          | _                        | 0.2   |      |
|                                  | L-level | N/a.             |                                                                                 | $I_{OL} = 12 \text{ mA}$  | 2.7                 | _                        | 0.4   |      |
|                                  | L-level | V <sub>OL</sub>  |                                                                                 | $I_{OL} = 16 \text{ mA}$  | 3.0                 | _                        | 0.4   |      |
|                                  |         |                  |                                                                                 | $I_{OL} = 24 \text{ mA}$  | 3.0                 |                          | 0.55  |      |
| Input leakage current            |         | I <sub>IN</sub>  | $V_{IN} = 0$ to 5.5 V                                                           |                           | 2.7 to 3.6          | _                        | ±5.0  | μA   |
| 3-state output OFF state current |         | I <sub>OZ</sub>  | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{OUT} = 0 \text{ to } 5.5 \text{ V}$ |                           | 2.7 to 3.6          | _                        | ±5.0  | μA   |
| Power-off leakage current        |         | I <sub>OFF</sub> | $V_{IN}/V_{OUT} = 5.5 V$                                                        |                           | 0                   |                          | 10.0  | μA   |
| Quiescent supply current         |         |                  | V <sub>IN</sub> = V <sub>CC</sub> or GND                                        |                           | 2.7 to 3.6          |                          | 10.0  | μA   |
|                                  |         | 'CC              | $I_{CC}$ $V_{IN}/V_{OUT} = 3.6 \text{ to } 5.5 \text{ V}$                       |                           | 2.7 to 3.6          |                          | ±10.0 |      |
| Increase in Icc per input        |         | Δl <sub>CC</sub> | $V_{IH} = V_{CC} - 0.6 V$                                                       |                           | 2.7 to 3.6          | _                        | 500   |      |

### <u>TOSHIBA</u>

AC Characteristics (Ta = -40 to  $85^{\circ}C$ )

| Characteristics                 | Symbol             | Symbol Test Condition        |                               | Min | Max | Unit |
|---------------------------------|--------------------|------------------------------|-------------------------------|-----|-----|------|
|                                 |                    |                              | V <sub>CC</sub> (V)           |     |     |      |
| Maximum clock frequency         | f <sub>max</sub>   | Figure 1, Figure 2           | 2.7                           | —   | —   | MHz  |
|                                 | ·max               |                              | $\textbf{3.3}\pm\textbf{0.3}$ | 150 | —   |      |
| Propagation delay time          | t <sub>pLH</sub>   | Figure 1, Figure 2           | 2.7                           | —   | 8.0 | 20   |
| (An, Bn-Bn, An)                 | t <sub>pHL</sub>   |                              | $\textbf{3.3}\pm\textbf{0.3}$ | 1.5 | 7.0 | ns   |
| Propagation delay time          | t <sub>pLH</sub>   |                              | 2.7                           |     | 9.5 |      |
| (CAB, CBA-Bn, An)               | t <sub>pHL</sub>   | Figure 1, Figure 5           | $\textbf{3.3}\pm\textbf{0.3}$ | 1.5 | 8.5 | ns   |
| Propagation delay time          | t <sub>pLH</sub>   |                              | 2.7                           | _   | 9.5 |      |
| (SAB, SBA-Bn, An)               | t <sub>pHL</sub>   | Figure 1, Figure 2           | $\textbf{3.3}\pm\textbf{0.3}$ | 1.5 | 8.5 | ns   |
| Output enable time              | t <sub>pZL</sub>   |                              | 2.7                           | _   | 9.5 | ns   |
| ( $\overline{OE}$ , DIR-An, Bn) | t <sub>PZH</sub>   | Figure 1, Figure 3, Figure 4 | $3.3\pm 0.3$                  | 1.5 | 8.5 |      |
| Output disable time             | t <sub>pLZ</sub>   |                              | 2.7                           | _   | 9.5 | ns   |
| ( OE , DIR-An, Bn)              | t <sub>pHZ</sub>   | Figure 1, Figure 3, Figure 4 | $3.3\pm 0.3$                  | 1.5 | 8.5 |      |
|                                 | t <sub>W</sub> (H) | Figure 1, Figure 5           | 2.7                           | 3.3 |     | ns   |
| Minimum pulse width             | t <sub>W</sub> (L) |                              | $\textbf{3.3}\pm\textbf{0.3}$ | 3.3 |     |      |
| Minimum and the films           |                    |                              | 2.7                           | 2.5 | —   | ns   |
| Minimum setup time              | ts                 | Figure 1, Figure 5           | $3.3\pm 0.3$                  | 2.5 |     |      |
| Martine and the field from a    |                    |                              | 2.7                           | 1.5 | _   |      |
| Minimum hold time               | t <sub>h</sub>     | Figure 1, Figure 5           | $3.3\pm 0.3$                  | 1.5 | _   | ns   |
|                                 | t <sub>osLH</sub>  |                              | 2.7                           | _   |     |      |
| Output to output skew           | t <sub>osHL</sub>  | DataSneet4                   | $\textbf{3.3}\pm\textbf{0.3}$ |     | 1.0 | ns   |

Note 10: Parameter guaranteed by design.

 $(t_{OSLH} = |t_{PLHm} - t_{PLHn}|, t_{OSHL} = |t_{PHLm} - t_{PHLn}|)$ 

### **Dynamic Switching Characteristics**

### (Ta = 25°C, input: $t_r = t_f = 2.5$ ns, $C_L = 50$ pF, $R_L = 500 \Omega$ )

| Characteristics                                 | Symbol           | Test Condition                                 | V <sub>CC</sub> (V) | Тур. | Unit |
|-------------------------------------------------|------------------|------------------------------------------------|---------------------|------|------|
| Quiet output maximum<br>dynamic V <sub>OL</sub> | V <sub>OLP</sub> | $V_{IH} = 3.3 \text{ V}, V_{IL} = 0 \text{ V}$ | 3.3                 | 0.8  | V    |
| Quiet output minimum<br>dynamic V <sub>OL</sub> | V <sub>OLV</sub> | $V_{IH} = 3.3 \text{ V}, V_{IL} = 0 \text{ V}$ | 3.3                 | 0.8  | V    |

### **Capacitive Characteristics (Ta = 25°C)**

| Characteristics               | Symbol           | Test Condition                   | V <sub>CC</sub> (V) | Тур. | Unit |
|-------------------------------|------------------|----------------------------------|---------------------|------|------|
| Input capacitance             | C <sub>IN</sub>  | DIR, OE, CAB, CBA, SAB, SBA      | 3.3                 | 7    | pF   |
| Bus input capacitance         | C <sub>I/O</sub> | An, Bn                           | 3.3                 | 8    | pF   |
| Power dissipation capacitance | C <sub>PD</sub>  | f <sub>IN</sub> = 10 MHz (Note 1 | 1) 3.3              | 25   | pF   |

Note 11: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.

Average operating current can be obtained by the equation:

 $I_{CC (opr)} = C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC}/8$  (per bit)

# <u>TOSHIBA</u>

### **AC Test Circuit**



| Parameter                                                           | Switch |
|---------------------------------------------------------------------|--------|
| t <sub>pLH</sub> , t <sub>pHL</sub>                                 | Open   |
| t <sub>pLZ</sub> , t <sub>pZL</sub>                                 | 6.0 V  |
| t <sub>pHZ</sub> , t <sub>pZH</sub>                                 | GND    |
| t <sub>w</sub> , t <sub>s</sub> , t <sub>h</sub> , f <sub>max</sub> | Open   |



### **AC Waveform**



Figure 2 t<sub>pLH</sub>, t<sub>pHL</sub>





www.DataSheet4U.com

DataSheet4U.com











### **Package Dimensions**



Weight: 0.14 g (typ.)



# www.DataSheet4U.com

### **RESTRICTIONS ON PRODUCT USE**

000707EBA

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- The information contained herein is presented only as a guide for the applications of our products. No
  responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other
  rights of the third parties which may result from its use. No license is granted by implication or otherwise under
  any intellectual property or other rights of TOSHIBA CORPORATION or others.
- The information contained herein is subject to change without notice.