TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

# TC9456F

#### Single Chip Surround LSI with a Built-in SRS

TC9456F is single Chip surround LSI with a built-in SRS for portable equipment, Mini compo.

As built-in ADC/DAC, Surround, Digital equalizer, bass boost and SRS of 3D sound reproduction technology, this IC constructs DSP function.

#### Features

- Built-in 3channel AD converter. THD: -65dB S/N: 78dB (typ.) Built-in ope amp for pre-filter.
- Built-in 2channel DA converter. THD: -85dB S/N: 93dB (typ.) Built-in 3rd analog filter.

QFP44-P-1414-0.80D



- Input: 3 analog channel, 1 digital stereo port.
- Digital input format: MSB first 16, 18, 20 bit effective data before change point of LRCK or I<sup>2</sup>S.
- Output: 2 analog output/1 digital stereo port.

Digital output format: MSB first 16, 20 bit effective data before change point of LRCK or I<sup>2</sup>S.

- Built-in 64 Kbit delay RAM.
- DSP function
  - SRS: Eliminate existing sweet spot and restore spatial information, direction cues and other sonic nuance which are either missing or altered during and playback process.
     Correspondence only for fs = 44.1 kHz with SRS.
  - Surround: Real surround to use delay, simulate sound field of hole, church, stadium and etc.
  - Bass boost: Dynamic surround to respond an input
  - 3 Band parametric equalizer: Equalizer of a high precision of 18 bit coefficient
- Package is QFP 44 pins.

#### Note:

"The word 'SRS' and the SRS symbol ( 
 ) are registered trademarks of SRS Labs, Inc."

"Incorporates the SRS (Sound Retrieval System) under license from SRS Labs, Inc."

The Sound Retrieval System (SRS) technology rights incorporated in the TC9456F are owned by SRS Labs, a US Corporation and licensed to Toshiba Semiconductor. The SRS technology is protected under United States Patent Nos. 4,748,669 and 4,841,572 with numerous additional issued and pending foreign patents. The trademarks "SRS" and the SRS symbol are registered in the United States and selected foreign countries.

In order to purchase and implement the TC9456F, all customers must enter into a license agreement directly with SRS Labs for payment of royalties and to ensure proper trademark usage. Neither the purchase of the TC9456F, nor the corresponding sale of audio enhancement equipment conveys the right to sell commercialized recordings made with the SRS technology.

# **TOSHIBA**

#### **Block Diagram/Application Circuit**



# **Terminal Description**

| No. | Terminal         | I/O | Function                                                             | Remark           |
|-----|------------------|-----|----------------------------------------------------------------------|------------------|
| 1   | VDA1             | _   | ADC Voltage supply terminal.                                         |                  |
| 2   | MICI             | I   | MIC LPF input terminal.                                              |                  |
| 3   | LPFO1            | 0   | MIC LPF output terminal.                                             |                  |
| 4   | VRA1             | _   | ADC reference voltage terminal.                                      |                  |
| 5   | AIL              | I   | LPF input terminal for L-ch Line input.                              |                  |
| 6   | LPFO2            | 0   | LPF output terminal for L-ch Line input.                             |                  |
| 7   | VRA2             | _   | ADC reference voltage terminal.                                      |                  |
| 8   | AIR              | I   | LPF input terminal for R-ch Line input.                              |                  |
| 9   | LPFO3            | 0   | LPF output terminal for L-ch Line input.                             |                  |
| 10  | GNDA1            |     | ADC GND terminal.                                                    |                  |
| 11  | LI               | I   | L-ch Analog additional input terminal.<br>(when not using: OPEN)     |                  |
| 12  | LZ               | 0   | L-ch Digital input 0 detect terminal.                                |                  |
| 13  | GNDA2            |     | DAC GND terminal.                                                    |                  |
| 14  | AOL              | 0   | L-ch DAC output terminal.                                            |                  |
| 15  | VR2              |     | DAC reference voltage terminal.                                      |                  |
| 16  | AOR              | 0   | R-ch DAC output terminal.                                            |                  |
| 17  | VDA2             | _   | DAC voltage supply terminal.                                         |                  |
| 18  | RZ               | 0   | R-ch Digital input 0 detect terminal.                                |                  |
| 19  | RI               | I   | R-ch Analog additional input terminal.<br>(when not using: OPEN)     |                  |
| 20  | VDX              | _   | Crystal oscillator voltage supply terminal.                          |                  |
| 21  | XI               | I   | Crystal oscillator connection terminal.<br>(256, 384, 512, 768 fs)   |                  |
| 22  | XO               | 0   | Crystal oscillator connection terminal.                              |                  |
| 23  | GNDX             | _   | Crystal oscillator GND terminal.                                     |                  |
| 24  | V <sub>DD1</sub> | _   | Digital voltage supply terminal.                                     |                  |
| 25  | CKS              | I   | Master clock select terminal.<br>("H": 256/384 fs, "L": 512/768 fs)  |                  |
| 26  | MCK2             | 0   | 1/2 divider clock output terminal.                                   |                  |
| 27  | MCK1             | 0   | Oscillator clock output terminal.                                    |                  |
| 28  | SDO              | 0   | Digital Audio Data output terminal.                                  |                  |
| 29  | BCKO             | 0   | Bit clock output terminal.                                           |                  |
| 30  | LRCKO            | 0   | Channel clock output terminal.                                       |                  |
| 31  | SDI              | I   | Digital Audio Data input terminal.                                   |                  |
| 32  | BCKI             | I   | Bit clock input terminal.                                            |                  |
| 33  | LRCKI            | I   | Channel clock input terminal.                                        |                  |
| 34  | GNDD             |     | Digital GND terminal.                                                |                  |
| 35  | RESET            | I   | Reset terminal. ("L" reset active)                                   | pull-up resister |
| 36  | IFD              | I   | μ-COM I/F data input terminal.                                       |                  |
| 37  | IFS              | I   | μ-COM I/F data shift clock input terminal.                           |                  |
| 38  | IFL              | I   | μ-COM I/F latch pulse input terminal.                                |                  |
| 39  | EMP              | I   | De-emphasis filter setting terminal.<br>("H": de-emphasis filter ON) |                  |
| 40  | EXTO             | 0   | Extend output terminal.                                              |                  |

| No. | Terminal         | I/O | Function                                  | Remark           |
|-----|------------------|-----|-------------------------------------------|------------------|
| 41  | TEST             | Ι   | Test terminal. Usually "H"                | pull-up resister |
| 42  | V <sub>DD2</sub> |     | Digital Voltage supply terminal.          |                  |
| 43  | VDL              |     | Digital Voltage supply terminal for DRAM. |                  |
| 44  | GNDL             | _   | Digital GND terminal for DRAM.            |                  |

#### **Block Operating Description**

#### 1. Operating Clock

Master clock (input or oscillating XI terminal) is 768/512/384/256 fs. These mode are selected by CKS terminal, and 256 fs or 384 fs, 768 fs or 512 fs select is auto detect by this IC.

But following internal synchronize mode can not use 384/768 fs, can only use 256/512 fs.

And DSP calculate steps don't concern master clock, but DA converter operating clock change by master clock. DAC is  $\Sigma$ - $\Delta$  modulation method and operates oversampling, If 256 fs is selected, oversampling ratio is 128 fs and so became worse S/N, THD + N.

 Table 1.1
 Master Clock Select and DAC Oversampling Ratio.

| CKS | Master Clock | DAC Oversampling Ratio |  |  |
|-----|--------------|------------------------|--|--|
| L   | 768 fs       | 192 fs                 |  |  |
|     | 512 fs       | 256 fs                 |  |  |
| н   | 384 fs       | 192 fs                 |  |  |
|     | 256 fs       | 128 fs                 |  |  |

#### 2. Digital Audio Input/Output

#### 2.1 Synchronize Mode

Data input/output Bit clock is selected internal synchronize or external synchronize by "SYNM1", "SYNM2". ( $\mu$ -COM I/F bit)

 Table 2.1.1
 Synchronize Mode and Input/Output Bit Clock.

| SYNM2 | SYNM1 | Synchronize | BCKI     | вско     |
|-------|-------|-------------|----------|----------|
| 0     | 0     | internal    | (Noto 1) | 64 fs    |
| 0     | 0     | Internal    |          | (Note 2) |
| 0     | 1     | external    | 32 fs    | BCKI     |
| 1     | 0     | external    | 48 fs    | BCKI     |
| 1     | 1     | external    | 64 fs    | BCKI     |

Note 1: Table 2.2.1 shown.

Note 2: Internal clock divider.

Input/Output channel clock (LRCKI, LRCKO) data is selected by  $\mu\text{-}\mathrm{COM}$  I/F. (RLS bit)

Table 2.1.2Channel Clock

| RLS | Operate                                         |
|-----|-------------------------------------------------|
| 0   | LRCKI, LRCKO: "H" Level, L-ch data input/output |
| 1   | LRCKI, LRCKO: "L" Level, L-ch data input/output |

# **TOSHIBA**

### 2.2 Data Input Format

Data input format is Table 2.2.1 and Figure 1. Selecting use IBIT1 and IBIT2. ( $\mu\text{-}\mathrm{COM}$  I/F)

| SYNM2 | SYNM1 | IBIT2 | IBIT1 |      | Format          | BCKI         |
|-------|-------|-------|-------|------|-----------------|--------------|
| 0     | 0     | 0     | 0     | ZE   | MSBfirst 16 bit | 32 fs~128 fs |
| 0     | 0     | 0     | 1     | RNAL | MSBfirst 18 bit | 36 fs~128 fs |
| 0     | 0     | 1     | 0     | NTEI | MSBfirst 20 bit | 40 fs~128 fs |
| 0     | 0     | 1     | 1     | SYI  | IIS MAX20 bit   | 64 fs only   |
| 0     | 1     | 0     | 0     |      | MSBfirst 16 bit | 32 fs        |
| 0     | 1     | 0     | 1     |      | not use         | 32 fs        |
| 0     | 1     | 1     | 0     |      | not use         | 32 fs        |
| 0     | 1     | 1     | 1     | IZIN | not use         | 32 fs        |
| 1     | 0     | 0     | 0     | HRC  | MSBfirst 16 bit | 48 fs        |
| 1     | 0     | 0     | 1     | ,NC  | MSBfirst 18 bit | 48 fs        |
| 1     | 0     | 1     | 0     | L S  | MSBfirst 20 bit | 48 fs        |
| 1     | 0     | 1     | 1     | RNA  | not use         | 48 fs        |
| 1     | 1     | 0     | 0     | XTE  | MSBfirst 16 bit | 64 fs        |
| 1     | 1     | 0     | 1     | ш    | MSBfirst 18 bit | 64 fs        |
| 1     | 1     | 1     | 0     |      | MSBfirst 20 bit | 64 fs        |
| 1     | 1     | 1     | 1     |      | IIS MAX20 bit   | 64 fs        |

| Table 2.2.1 | Data Input Format |
|-------------|-------------------|
|             |                   |





#### 2.3 Digital Zero Detect Function

| Table 2.3.1 | <b>Digital Zero</b> | Detect | Judae | Time |
|-------------|---------------------|--------|-------|------|
|             |                     |        |       |      |

| fs         | fs 32 kHz |        | 48 kHz |
|------------|-----------|--------|--------|
| Judge Time | 1024 ms   | 743 ms | 683 ms |

Note 3: Correspondence only for 44.1kHz with SRS

# TOSHIBA

### 2.4 Stereo/Mono Setting

This IC can input Double music source by "MONO", "CHS" bit. ( $\mu$ -COM I/F) And this IC can input Double music source by software coefficient, too. Please show Program manual.

| MONO | CHS | Stereo/MONO                           |
|------|-----|---------------------------------------|
| 0    | 0   | stereo                                |
| 0    | 1   | ZERO Detect not use ("L" output only) |
| 1    | 0   | L-ch (CH1) MONO OUTPUT                |
| 1    | 1   | R-ch (CH2) MONO OUTPUT                |

Table 2.4.1 Stereo/Mono Setting

#### 2.5 Data Output Formats

| Formats |  |  |  |
|---------|--|--|--|
|         |  |  |  |

| SYNM2 | SYNM1 | OBIT2 | OBIT1 |      | Format          | ВСКО           |
|-------|-------|-------|-------|------|-----------------|----------------|
| 0     | 0     | 0     | 0     | ZE   | MSBfirst 16 bit | 64 fs          |
| 0     | 0     | 0     | 1     | RNAL | MSBfirst 20 bit | 64 fs          |
| 0     | 0     | 1     | 0     |      | IIS 16 bit      | 64 fs          |
| 0     | 0     | 1     | 1     | S    | IIS 20 bit      | 64 fs          |
| 0     | 1     | 0     | 0     |      | MSBfirst 16 bit | 32 fs (= BCKI) |
| 0     | 1     | 0     | 1     |      | not use         | 32 fs (= BCKI) |
| 0     | 1     | 1     | 0     | ш    | IIS 16 bit      | 32 fs (= BCKI) |
| 0     | 1     | 1     | 1     | IZIN | not use         | 32 fs (= BCKI) |
| 1     | 0     | 0     | 0     | HRC  | MSBfirst 16 bit | 48 fs (= BCKI) |
| 1     | 0     | 0     | 1     | ,NC  | MSBfirst 20 bit | 48 fs (= BCKI) |
| 1     | 0     | 1     | 0     | L S, | IIS 16 bit      | 48 fs (= BCKI) |
| 1     | 0     | 1     | 1     | RNA  | IIS 20 bit      | 48 fs (= BCKI) |
| 1     | 1     | 0     | 0     | XTE  | MSBfirst 16 bit | 64 fs (= BCKI) |
| 1     | 1     | 0     | 1     | ш    | MSBfirst 20 bit | 64 fs (= BCKI) |
| 1     | 1     | 1     | 0     |      | IIS 16 bit      | 64 fs (= BCKI) |
| 1     | 1     | 1     | 1     |      | IIS 20 bit      | 64 fs (= BCKI) |

#### Table 2.5.1 Data Output Formats





# 3. μ-COM I/F

#### 3.1 Setting

μ-COM I/F setting is 4 Items.

Command is variable length 16~26 bits. (effective data before change point latch pulse) When command is 8 bits unit, setting is LSB first.

All this IC's setting change at internal program cycle beginning, but without digital attenuator setting, please mute output signal at changing program setting.

So Coefficient setting and offset RAM writing is one word at a fs.

When many word change, please by careful.

|     | MODE     | FUNC. | ATT. | CRAM |                |
|-----|----------|-------|------|------|----------------|
| D25 | 0        | 0     | 0    | 1    |                |
| D24 | 0        | 0     | 1    | AD6  |                |
| D23 | 1        | 1     | AL13 | AD5  |                |
| D22 | 0        | 1     | AL12 | AD4  |                |
| D21 | CHS      | EMS   | AL11 | AD3  |                |
| D20 | MONO     | EM2   | AL10 | AD2  |                |
| D19 | OBIT2    | EM1   | AL09 | AD1  |                |
| D18 | OBIT1    | CEF2  | AL08 | AD0  | <u>1 byt</u> e |
| D17 | IBIT2    | CEF1  | AL07 | DT17 |                |
| D16 | IBIT1    | CTDW  | AL06 | DT16 |                |
| D15 | SYNM2    | CTUP  | AL05 | DT15 |                |
| D14 | SYNM1    | MUTE  | AL04 | DT14 |                |
| D13 | RLS      | EXTO  | AL03 | DT13 |                |
| D12 | LSM      | MSS   | AL02 | DT12 |                |
| D11 | RESERVED | DF2   | AL01 | DT11 |                |
| D10 | ADPD     | DF1   | AL00 | DT10 | <u>2 byt</u> e |
| D09 |          |       |      | DT09 |                |
| D08 |          |       |      | DT08 |                |
| D07 |          |       |      | DT07 |                |
| D06 |          |       |      | DT06 |                |
| D05 |          |       |      | DT05 |                |
| D04 |          |       |      | DT04 |                |
| D03 |          |       |      | DT03 |                |
| D02 | —        | —     | —    | DT02 | <u>3 byt</u> e |
| D01 | _        | _     | _    | DT01 |                |
| D00 | —        |       |      | DT00 |                |

Table 3.1.1 µ-COM I/F Setting

(1) Digital attenuator (16 bit command)







#### 3.2 Operating Mode Setting [MODE]

Please set these mode at voltage supply. When RESET is "L", these data is clear. ADPD: ADC power down (H: power down) RESERVED: "L" LSM: Digital Attenuator soft mute time select ("H": twice) RLS: Channel clock select (H: LRCK = "L" is L-ch data) SYNM1, 2: DATA input/output synchronize clock select IBIT1, 2: Input DATA format select OBIT1, 2: Output DATA format select MONO: MONO DATA input select CHS: At MONO Setting, channel select, At stereo setting, zero detect setting

#### 3.3 DSP Setting [FUNC]

At RESET terminal is "L" level, these data is clear. DF1, 2: SFC, decimation ratio select MSS: SRS stereo/mono select ("L": stereo, "H": mono) EXTO: Expand output terminal OUTPUT DATA MUTE: OUTPUT mute ("H": mute, ATT setting is hold) CTUP: Attack time select CTDW: Release time select CEF1: "H" CEF2: Bass Boost effect select ("H": large effect) EM1, 2: De-emphasis filter select EMS: "H"

| Terminal |     | I/F Setting |     |          |                      |  |  |  |  |  |
|----------|-----|-------------|-----|----------|----------------------|--|--|--|--|--|
| EMP      | EMS | EM2         | EM1 | Function |                      |  |  |  |  |  |
| 0        | 1   | —           | —   |          | OFF                  |  |  |  |  |  |
| 1        | 1   | 0           | 0   |          | de-emphasis 44.1 kHz |  |  |  |  |  |
| 1        | 1   | 0           | 1   | DAC DF   | OFF                  |  |  |  |  |  |
| 1        | 1   | 1           | 0   |          | de-emphasis 48 kHz   |  |  |  |  |  |
| 1        | 1   | 1           | 1   |          | de-emphasis 32 kHz   |  |  |  |  |  |

#### Table 3.3.1 De-Emphasis Setting

#### 3.4 Digital Attenuator Setting [ATT]

| AL [13: 00] | Output Level |
|-------------|--------------|
| 3FFFH       | -0.000dB     |
| 3FFDH       | -0.001dB     |
| 3FFBH       | -0.002dB     |
|             |              |
| 2D4EH       | -3.000dB     |
|             |              |
| 2013H       | -6.000dB     |
|             |              |
| 0002H       | -78.268dB    |
| 0001H       | -84.288dB    |
| 0000H       | –∞dB         |

#### Table 3.4.1 Digital Attenuator Level Setting

[Level setting]

AL [13:00] = 3FFFH\*10^ (level/20)

#### Table 3.4.2 Digital Attenuator Mute Time

| LSM | 32 kHz | 44.1 kHz | 48 kHz |
|-----|--------|----------|--------|
| 0   | 32 ms  | 23 ms    | 21 ms  |
| 1   | 64 ms  | 46 ms    | 42 ms  |

0dB (3FFFH)~-∞dB (0000H) Changing Time

Note 4: Correspondence only for 44.1 kHz with SRS

#### 3.5 Coefficient, Offset RAM Writing [CRAM]

 $\begin{array}{l} \text{Coefficient and offset RAM writing operate one word at a fs.} \\ \text{RAM is 128 word} \times 18 \text{ bit.} \\ \text{Delay RAM Address offset data format is as follows.} \\ \text{Detail setting, please show soft ware manual.} \end{array}$ 

| DT1      | 7 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 09   | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----------|---|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|
| 2        |   | 1  | 0  | 2  | 1  | 0  | 11 | 10 | 09   | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
| MAL DECI |   |    |    |    |    |    |    |    | DLOF |    |    |    |    |    |    |    |    |    |

MAL [2:0]: Delay RAM setting select

DECI [2:0]: Decimation ratio select

DLOF [11:00]: Offset address select

#### Figure 4 Coefficient, Offset RAM, Offset Address Setting

#### 4. AD Converter

Built-in Line input L-ch and R-ch AD converter, and Mic signal input AD converter. When not using AD converter, please short-circuit interval each terminal MICI-LPFO1, AIL-LPFO2 and AIR-LPFO3

#### 5. DA Converter

This is  $\Sigma$ - $\Delta$  modulation 1 bit DA converter.

Built-in 3'rd analog Filter. It is possible to add analog through signal (LI and RI terminal) at the output portion of DAC. When not using LI and RI terminal, please do to open these.

#### 6. Timing

#### 6.1 Reset Timing

At power supply, please set  $\overline{\text{RESET}}$  terminal "L" level at one time. Power ON Reset Timing is as follows.





#### 6.2 μ-COM I/F Timing



T3, T4, T6: Clock pulse width > 1  $\mu s$ 

T5: Hold time > 1  $\mu s$ 



## **Maximum Ratings**

| Characteristics       | Symbol           | Rating                   | Unit |
|-----------------------|------------------|--------------------------|------|
| Supply voltage        | V <sub>DD</sub>  | -0.3~6.0                 | V    |
| Input voltage         | V <sub>in</sub>  | $-0.3 \sim V_{DD} + 0.3$ | V    |
| Power dissipation     | PD               | 1500                     | mW   |
| Operating temperature | T <sub>opr</sub> | -40~85                   | °C   |
| Storage temperature   | T <sub>stg</sub> | -55~150                  | °C   |

# **Electrical Characteristics (DC)**

| Characteristics    |           | Symbol           | Test<br>Circuit | Test Condition                | Min                 | Тур. | Max                   | Unit |
|--------------------|-----------|------------------|-----------------|-------------------------------|---------------------|------|-----------------------|------|
| Operating supply v | voltage   | V <sub>DD</sub>  | _               | Ta = -40~85°C                 | 4.5                 | 5.0  | 5.5                   | V    |
| Power supply curre | ent       | I <sub>DD</sub>  | —               | XI = 16.9 MHz, Output No-load | —                   | 48   | 70                    | mA   |
|                    | "H" level | VIH              |                 | Digital input terminal        | $V_{DD} \times 0.8$ | _    | V <sub>DD</sub>       | V    |
| Input voltage      | "L" level | VIL              |                 | Digital input terminal        | 0                   | _    | V <sub>DD</sub> × 0.2 | V    |
|                    | "H" level | Iн               |                 | Digital input terminal        | _                   | _    | 1.0                   | μA   |
| input current      | "L" level | ١ <sub>١L</sub>  |                 |                               | -1.0                | —    | _                     |      |
| Output current 1   | "H" level | I <sub>OH1</sub> |                 | LRCKO, BCKO, SDO              | -3.5                | _    | _                     | m۵   |
| Output current 1   | "L" level | I <sub>OL1</sub> |                 |                               | _                   |      | 2.0                   |      |
| Output current 2   | "H" level | I <sub>OH2</sub> |                 |                               | -5.0                |      | _                     | m۵   |
| Output current 2   | "L" level | I <sub>OL2</sub> |                 |                               | —                   | —    | 3.0                   | IIIA |
| Output current 3   | "H" level | I <sub>OH3</sub> |                 | EXTO                          | -2.0                | _    | _                     | m۵   |
| Output current 3   | "L" level | I <sub>OL3</sub> |                 |                               | _                   | _    | 2.0                   | ΠA   |
| Pull-up resistance |           | RUP              | _               | RESET, TEST                   | _                   | 50   |                       | kΩ   |

# **Electrical Characteristics (AC)**

#### AD Converter

| Characteristics                   | Symbol   | Test<br>Circuit | Test Condition           | Min | Тур. | Max | Unit             |
|-----------------------------------|----------|-----------------|--------------------------|-----|------|-----|------------------|
| Maximum input level               | Ain      | _               | V <sub>DD</sub> = 5.0 V  |     | 1.1  | _   | V <sub>rms</sub> |
| S/(N + D) rotio                   |          | _               | –30dB 1 kHz              | 60  | 78   |     | dB               |
| 5/(N + D) 1400                    | 3/N (AD) |                 | Sine wave input (Note 5) | 00  |      |     |                  |
| Total harmonic distortion + paico | (עט)     | _               | –0dB 1 kHz               |     | 65   | 55  | AB               |
|                                   |          |                 | Sine wave input          |     | -00  | -55 | uВ               |
| Cross-talk                        | CT (AD)  | _               |                          |     | -68  | -60 | dB               |

Note 5: A-weight: ON (typ.)

#### **DA Converter**

| Characteristics                   | Symbol    | Symbol Test Condition |                                | Min | Тур. | Max | Unit             |
|-----------------------------------|-----------|-----------------------|--------------------------------|-----|------|-----|------------------|
| Output level                      | Aout      | _                     | —                              | _   | 1.2  | _   | V <sub>rms</sub> |
| S/N ratio                         | S/N (DA)  | _                     | –0dB 1 kHz<br>Sine wave input  | 87  | 93   |     | dB               |
| Total harmonic distortion + poiso | THD1 (DA) |                       | –0dB 1 kHz<br>Sine wave input  | _   | -83  | -78 | dB               |
|                                   | THD2 (DA) |                       | –0dB 10 kHz<br>Sine wave input | _   | -83  | -75 | uВ               |
| Cross-talk                        | CT (DA)   | —                     | _                              |     | -88  | -83 | dB               |

#### Timing

| Characteristics     | Symbol           | Test<br>Circuit | Test Condition               | Min  | Тур. | Max  | Unit |
|---------------------|------------------|-----------------|------------------------------|------|------|------|------|
| Piac time           | +                | _               | LRCKO, BCKO, SDO, EXTO       | _    | _    | 15   | 20   |
|                     | ۲                |                 | MCK1, MCK2                   | _    | _    | 8    | 115  |
| Fall time           | +.               | —               | LRCKO, BCKO, SDO, EXTO       | _    | —    | 15   | 20   |
|                     | Lţ.              | —               | MCK1, MCK2                   | _    | —    | 8    | 115  |
|                     |                  |                 | $LRCKI \rightarrow LRCKO$    |      |      | 30   |      |
|                     |                  |                 | (external clock synchronous) |      |      | 30   |      |
|                     |                  | _               | $BCKI \rightarrow BCKO$      |      |      | 20   |      |
|                     | t <sub>d</sub>   |                 | (external clock synchronous) |      |      |      |      |
| Delay time          |                  |                 | $BCKO\toSDO$                 |      | —    | 10   | ns   |
|                     |                  |                 | $MCK1 \rightarrow LRCKO$     |      | _    | 50   |      |
|                     |                  |                 | (internal clock synchronous) |      |      |      |      |
|                     |                  |                 | $MCK1 \rightarrow BCKO$      |      |      | 20   |      |
|                     |                  | _               | (internal clock synchronous) |      |      | 20   |      |
|                     |                  |                 | XI = 256 fs                  | 8.0  | 11.3 | 12.5 |      |
| Operating frequency | 4                | _               | XI = 384 fs                  | 10.0 | 16.9 | 18.5 | MHz  |
| Operating nequency  | f <sub>opr</sub> |                 | XI = 512 fs                  | 16.0 | 22.6 | 25.5 |      |
|                     |                  |                 | XI = 768 fs                  | 24.0 | 33.9 | 34.0 |      |

Note 6: At the external clock synchronous, LRCKO and BCKO output signal are same as LRCKI and BCKI input signal.

At the internal clock synchronous, LRCKO and BCKO output signal are output synchronously with the falling edge of MCK1.

- Note 7: Measured with the output load CL = 10 pF.
- Note 8: At the XI clock is 256 fs, 384 fs and 512 fs, it is operated with the fs = 32 kHz, 44.1 kHz and 48 kHz. At the XI clock is 768 fs, it is operated with the fs = 32 kHz and 44.1 kHz.
- Note 9: Delay RAM applications has limitations with the how to control the DRAM. Show the software manual.

# AC Characteristic Point (input signal: LRCK, BCK, DATA)



## **Package Dimensions**



Weight: 1.07 g (typ.)

#### **RESTRICTIONS ON PRODUCT USE**

030619EBA

- The information contained herein is subject to change without notice.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
   In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.