# TDA8592J; TDA8592Q **Preliminary data sheet** ### **General description** The TDA8592J; TDA8592Q is a complementary quad BTL audio power amplifier made in the BCDMOS technology. It contains four independent amplifiers in Bridge Tied Load (BTL) configuration. Through the I<sup>2</sup>C-bus the diagnostic information of each amplifier and speaker can be read separately. Both front and both rear channel amplifiers can be configured independently in line driver mode with a gain of 20 dB. #### 2. **Features** - I<sup>2</sup>C-bus control - Hardware programmable I<sup>2</sup>C-bus address - $\blacksquare$ Can drive a 2 $\Omega$ load with a battery voltage of up to 16 V and a 4 $\Omega$ load with a battery voltage of up to 18 V - DC-load detection: open, short and present - AC-load (tweeter) detection - Programmable clip detection: 1 % or 3 % - Programmable thermal protection pre-warning - Independent short-circuit protection per channel - Low gain line driver mode (20 dB) - Loss-of-ground and open V<sub>P</sub> safe - All outputs protected from short-circuit to ground, to V<sub>P</sub>, or across the load - All pins protected from short-circuit to ground - Soft thermal clipping to prevent audio holes - Low battery detection. #### Quick reference data 3. Table 1: Quick reference data | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------------|------------|-----|------|-----|------| | $V_{P1},V_{P2}$ | operating supply voltage | | 8 | 14.4 | 18 | V | | Iq | quiescent current | | - | 280 | 400 | mA | | 10010 11 | Quion rotototico data micona | 7404 | | | | | |---------------------|------------------------------------------|-----------------------------------------------------------------------------|-----|------|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | P <sub>o(max)</sub> | maximum output power | $R_L = 4 \Omega;$<br>$V_P = 14.4 V;$<br>$V_{IN} = 2 V (RMS)$<br>square wave | 44 | 46 | - | W | | | | $R_L = 4 \Omega;$<br>$V_P = 15.2 V;$<br>$V_{IN} = 2 V (RMS)$<br>square wave | 49 | 52 | - | W | | | | $R_L = 2 \Omega;$<br>$V_P = 14.4 V;$<br>$V_{IN} = 2 V (RMS)$<br>square wave | 83 | 87 | - | W | | THD | total harmonic distortion | | - | 0.01 | 0.1 | % | | $V_{n(o)(amp)}$ | noise output voltage in amplifier mode | | - | 50 | 70 | μV | | $V_{n(o)(LN)}$ | noise output voltage in line driver mode | | - | 25 | 35 | μV | | | | | | | | | ## 4. Ordering information **Table 2: Ordering information** | Type number | Package | | | |-------------|---------|-------------------------------------------------------------------------------------|----------| | | Name | Description | Version | | TDA8592J | DBS27P | plastic DIL-bent-SIL (special bent) power package;<br>27 leads (lead length 7.7 mm) | SOT767-1 | | TDA8592Q | DBS27P | plastic DIL-bent-SIL (special bent) power package; 27 leads (lead length 6.8 mm) | SOT827-1 | 9397 750 13007 © Koninklijke Philips Electronics N.V. 2004. All rights reserved. WWW.DataSneet4U.com ${f www.DataSheet 4U.com}$ ### 5. Block diagram 3 of 33 ## **Pinning information** ### 6.1 Pinning ### 6.2 Pin description Table 3: Pin description | Symbol | Pin | Description | |-----------------|-----|--------------------------------------------| | ADSEL | 1 | I <sup>2</sup> C-bus address selection | | SDA | 2 | I <sup>2</sup> C-bus data input and output | | PGND2 | 3 | power ground 2 | | OUTRR- | 4 | channel right rear negative output | | SCL | 5 | I <sup>2</sup> C-bus clock input | | OUTRR+ | 6 | channel right rear positive output | | V <sub>P2</sub> | 7 | power supply voltage 2 | | OUTRF- | 8 | channel right front negative output | | PGND1 | 9 | power ground 1 | 9397 750 13007 Table 3: Pin description ...continued | Symbol | Pin | Description | |-----------------|-----|--------------------------------------------------| | OUTRF+ | 10 | channel right front positive output | | SVR | 11 | half supply voltage filter capacitor | | INRF | 12 | channel right front input | | INRR | 13 | channel right rear input | | SGND | 14 | signal ground | | INLR | 15 | channel left rear input | | INLF | 16 | channel left front input | | ACGND | 17 | AC ground | | OUTLF+ | 18 | channel left front positive output | | PGND3 | 19 | power ground 3 | | OUTLF- | 20 | channel left front negative output | | V <sub>P1</sub> | 21 | power supply voltage 1 | | OUTLR+ | 22 | channel left rear positive output | | STB | 23 | standby or operating mute mode select input | | OUTLR- | 24 | channel left rear negative output | | PGND4 | 25 | power ground 4 | | DIAG | 26 | diagnose and clip detection output; active LOW | | TAB | 27 | heatsink connection, must be connected to ground | To keep the output pins on the front side, shift bending is applied. ### 7. Functional description The TDA8592J; TDA8592Q is an audio power amplifier with four independent amplifiers configured in Bridge Tied Load (BTL) with diagnostic capability. The amplifier diagnostic functions give information about output offset, load, or short-circuit. Diagnostic functions are controlled via the I²C-bus. The TDA8592J; TDA8592Q is protected against short-circuit, over-temperature, open ground and open $V_P$ connections. If a short-circuit occurs at the input or output of a single amplifier, that channel shuts down, and the other channels continue to operate normally. The channel that has a short-circuit can be disabled by the microcontroller via the appropriate enable bit of the I²C-bus to prevent any noise generated by the fault condition from being heard. ### 7.1 Start-up When pin STB is LOW, the total quiescent current is low, and the I<sup>2</sup>C-bus lines are high-impedance. When pin STB is HIGH, the I<sup>2</sup>C-bus is biased and then the TDA8592J; TDA8592Q performs a power-on reset. When bit D0 of instruction byte IB1 is set, the amplifier is activated, bit D7 of data byte 2 (power-on reset occurred) is reset, and pin DIAG is no longer held LOW. ### 7.2 Start-up and shut-down timing A capacitor connected to pin SVR enables smooth start-up and shut-down, preventing the amplifier from producing audible clicks at switch-on or switch-off. The start-up and shut-down times can be extended by increasing the capacitor value. If the amplifier is shut-down using pin STB, the amplifier is muted, and the capacitor connected to pin SVR discharges. The low current standby mode is activated 2 seconds after pin STB goes LOW; see Figure 8. ### 7.3 Power-on reset and supply voltage spikes If the supply voltage drops too low to guarantee the integrity of the data in the $I^2C$ -bus latches, the power-on reset cycle will start. All latches will be set to a pre-defined state, pin $\overline{DIAG}$ will be pulled LOW to indicate that a power-on reset has occurred, and bit D7 of data byte 2 is also set for the same reason. When D0 of instruction byte 1 is set, the power-on flag resets, pin $\overline{DIAG}$ is released and the amplifier will then enter its start-up cycle; see Figure 9 and see Figure 10. ### 7.4 Diagnostic output Pin DIAG indicates clipping, thermal protection pre-warning, short-circuit protection, low and high battery voltage. Pin DIAG is an open-drain output, is active LOW, and must be connected to an external voltage via an external pull-up resistor. If a failure occurs, pin DIAG remains LOW during the failure and no clipping information is available. The microcontroller can read the failure information via the I<sup>2</sup>C-bus. ### 7.5 Muting A hard mute and a soft mute can both be performed via the I<sup>2</sup>C-bus. A hard mute mutes the amplifier within 0.5 ms. A soft mute mutes the amplifier within 20 ms and is less audible. A hard mute is also activated if a voltage of 8 V is applied to pin STB. ### 7.6 Temperature protection If the average junction temperature rises to a temperature value that has been set via the $I^2C$ -bus, a thermal protection pre-warning is activated making pin $\overline{DIAG}$ LOW. If the temperature continues to rise, all four channels will be muted to reduce the output power (soft thermal clipping). The value at which the temperature mute control activates is fixed: only the temperature at which the thermal protection pre-warning signal occurs can be specified by bit D4 in instruction byte 3. If the temperature mute control does not reduce the average junction temperature, all the power stages will be switched off (muted) at the absolute maximum temperature $T_{i(max)}$ . #### 7.7 Offset detection Offset detection can only be performed when there is no input signal to the amplifiers, for instance when the external digital signal processor is muted after a start-up. The output voltage of each channel is measured and compared with a reference voltage. If the output voltage of a channel is greater than the reference voltage, bit D2 of the associated data byte is set and read by the microcontroller during a read instruction. Note that the value of this bit is only meaningful when there is no input signal and the amplifier is not muted. Offset detection is always enabled. 9397 750 13007 ### 7.8 Speaker protection If one side of a speaker is connected to ground, a missing current protection is implemented to prevent damage to the speaker. A fault condition is detected in a channel when there is a mismatch between the power current in the high side and the power current in the low side; during a fault condition the channel will be switched off. The load status of each channel can be read via the I<sup>2</sup>C-bus: short to ground (one side of the speaker connected to ground), short to $V_P$ (one side of the speaker connected to $V_P$ ), and shorted load. #### 7.9 Line driver mode An amplifier can be used as a line driver by switching it to low gain mode. In normal mode, the gain between single-ended input and differential output (across the load) is 26 dB. In low gain mode the gain between single-ended input and differential output is 20 dB. ### 7.10 Input and AC ground capacitor values The negative inputs to all four amplifier channels are combined at pin ACGND. To obtain the best performance for supply voltage ripple rejection and unwanted audible noise, the value of the capacitor connected to pin ACGND must be as close as possible to 4 times the value of the input capacitor connected to the positive input of each channel. ### 7.11 DC-load detection When DC-load detection is enabled, during the start-up cycle, a DC offset is applied slowly to the amplifier outputs, and the output currents are measured. If the output current of an amplifier rises above a certain level, it is assumed that there is a load of less than $6~\Omega$ and bit D5 is reset in the associated data byte register to indicate that a load is detected. Because the offset is measured during the amplifier start-up cycle, detection is inaudible and can be performed every time the amplifier is switched on. #### 7.12 I<sup>2</sup>C-bus address selection If in the application more amplifiers are used, the I<sup>2</sup>C-bus address of the TDA8592J; TDA8592Q can be changed with an external resistor: see Section 8. #### 7.13 AC-load detection AC-load detection can be used to detect that AC-coupled speakers are connected correctly during assembly. This requires at least 3 periods of a 19 kHz sine wave to be applied to the amplifier inputs. The amplifier produces a peak output voltage which also generates a peak output current through the AC-coupled speaker. The 19 kHz sine wave is also audible during the test. If the amplifier detects three current peaks that are greater than 550 mA, the AC-load detection bit D1 of instruction byte IB1 is set to logic 1. Three current peaks are counted to avoid false AC-load detection which can occur if the input signal is switched on and off. The peak current counter can be reset by setting bit D1 of instruction byte IB1 to logic 0. To guarantee AC-load detection, an amplifier current of more than 550 mA is required. AC-load detection will never occur with a current of less 9397 750 13007 than 150 mA. Figure 3 shows which AC-loads are detected at different output voltages. For example, if a load is detected at an output voltage of 2 V (peak), the load is less than 3.5 $\Omega$ . If no load is detected, the output impedance is more than 13 $\Omega$ . ### 7.14 Load detection procedure #### Procedure: - 1. At start-up, enable the AC or DC-load detection by setting D1 of instruction byte IB1 to logic 1. - 2. After 250 ms the DC-load is detected and the mute is released. This is inaudible and can be implemented each time the IC is powered on. - When the amplifier start-up cycle is completed (after 1.5 s), apply an AC signal to the input, and DC-load bits D5 of each data byte should be read and stored by the microcontroller. - 4. After at least 3 periods of the input signal, the load status can be checked by reading AC-detect bits D4 of each data byte. The AC-load peak current counter can be reset by setting bit D1 of instruction byte IB1 to logic 0 and then to logic 1. Note that this will also reset the DC-load detection bits D5 in each data byte. ### 7.15 Low headroom protection The normal DC output voltage of the amplifier is set to half the supply voltage and is related to the voltage on pin SVR. An external capacitor is connected to pin SVR to suppress power supply ripple. If the supply voltage drops (at vehicle engine start), the DC output voltage will follow slowly due to the affect of the SVR capacitor. 9397 750 13007 DataSheet4U.com The headroom voltage is the voltage required for correct operation of the amplifier and is defined as the voltage difference between the level of the DC output voltage before the V<sub>P</sub> voltage drop and the level of V<sub>P</sub> after the voltage drop; see Figure 4. At a certain supply voltage drop, the headroom voltage will be insufficient for correct operation of the amplifier. To prevent unwanted audible noises at the output, the headroom protection mode will be activated; see Figure 9. This protection discharges the capacitors connected to pins SVR and ACGND to increase the headroom voltage. #### I<sup>2</sup>C-bus specification 8. Table 4: Device address with hardware address selection; see Figure 23 | | | | | | | | _ | | |-----------------------|----|----------------------------------------------------------------------------------------|----|----|----|---------------------|----|----------------------| | R <sub>ADSEL</sub> | A6 | A5 | A4 | А3 | A2 | A1 | A0 | R/W | | 300 k $\Omega$ | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 = write to device | | | | | | | | | | 1 = read from device | | $27~\mathrm{k}\Omega$ | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 = write to device | | | | | | | | | | 1 = read from device | | 1 kΩ | 1 | $1 \ k\Omega \qquad 1 \qquad \qquad 1 \qquad \qquad 0 \qquad \qquad 1 \qquad \qquad 1$ | 1 | 1 | 1 | 0 = write to device | | | | | | | | | | | | 1 = read from device | 9397 750 13007 DataSheet4U.com ### 8.1 Instruction bytes If bit $R/\overline{W} = 0$ , the TDA8592J; TDA8592Q expects 3 instruction bytes: IB1, IB2 and IB3. After a power-on reset, all instruction bits are set to zero. 9397 750 13007 | Bit | Description | |----------|-------------------------------------------------------------------------------------------------------------| | D7 to D2 | - | | D1 | AC or DC-load detection switch | | | 0 = AC or DC-load detection off; resets DC-load detection bits and AC-load detection peak current counter | | | 1 = AC or DC-load detection on | | D0 | amplifier start enable (clear power-on reset flag, D7 of DB2) | | | 0 = amplifier off; pin DIAG remains LOW | | | 1 = amplifier on; when power-on occurs, bit D7 of DB2 is reset and pin $\overline{\text{DIAG}}$ is released | ### Table 6: Instruction byte IB2 | Bit | Description | |----------|------------------------------------------------------| | D7 to D2 | - | | D1 | soft mute all amplifier channels (mute delay 20 ms) | | | 0 = no mute | | | 1 = mute | | D0 | hard mute all amplifier channels (mute delay 0.4 ms) | | | 0 = no mute | | | 1 = mute | #### Table 7: Instruction byte IB3 | Bit | Description | |-----|------------------------------------------| | D7 | clip detection level | | | 0 = 4 % detection level | | | 1 = 1 % detection level | | D6 | amplifier front channels gain select | | | 0 = 26 dB (normal mode) | | | 1 = 20 dB (line driver mode) | | D5 | amplifier rear channels gain select | | | 0 = 26 dB (normal mode) | | | 1 = 20 dB (line driver mode) | | D4 | amplifier thermal protection pre-warning | | | 0 = warning level on 145 °C | | | 1 = warning level on 122 °C | | D3 | disable RF channel | | | 0 = RF channel enabled | | | 1 = RF channel disabled | | D2 | disable LF channel | | | 0 = LF channel enabled | | | 1 = LF channel disabled | $\mbox{I}^2\mbox{C-bus}$ controlled $4\times 50$ W power amplifier Table 7: Instruction byte IB3 ...continued | Bit | Description | |-----|-------------------------| | D1 | disable RR channel | | | 0 = RR channel enabled | | | 1 = RR channel disabled | | D0 | disable LR channel | | | 0 = LR channel enabled | | | 1 = LR channel disabled | ### 8.2 Data bytes If bit $R/\overline{W}$ = 1, the TDA8592J; TDA8592Q will sent 4 data bytes to the microcontroller: DB1, DB2, DB3 and DB4. Table 8: Data byte DB1 | 14510 01 | Data Syle DB1 | |----------|--------------------------------------------------| | Bit | Description | | D7 | amplifier thermal protection pre-warning | | | 0 = no warning | | | 1 = junction temperature above pre-warning level | | D6 | amplifier maximum thermal protection | | | 0 = junction temperature below 175 °C | | | 1 = junction temperature above 175 °C | | D5 | channel LR DC-load detection | | | 0 = DC-load detected | | | 1 = no DC-load detected | | D4 | channel LR AC-load detection | | | 0 = no AC-load detected | | | 1 = AC-load detected | | D3 | channel LR load short-circuit | | | 0 = normal load | | | 1 = short-circuit load | | D2 | channel LR output offset | | | 0 = no output offset | | | 1 = output offset | | D1 | channel LR V <sub>P</sub> short-circuit | | | 0 = no short-circuit to V <sub>P</sub> | | | 1 = short-circuit to V <sub>P</sub> | | D0 | channel LR ground short-circuit | | | 0 = no short-circuit to ground | | | 1 = short-circuit to ground | | | | DataSheet4U.com Table 9: Data byte DB2 | | • • • • • • • • • • • • • • • • • • • • | |-----|---------------------------------------------| | Bit | Description | | D7 | power-on reset occurred or amplifier status | | | 0 = amplifier on | | | 1 = POR has occurred; amplifier off | | D6 | - | | D5 | channel RR DC-load detection | | | 0 = DC-load detected | | | 1 = no DC-load detected | | D4 | channel RR AC-load detection | | | 0 = no AC-load detected | | | 1 = AC-load detected | | D3 | channel RR load short-circuit | | | 0 = normal load | | | 1 = short-circuit load | | D2 | channel RR output offset | | | 0 = no output offset | | | 1 = output offset | | D1 | channel RR V <sub>P</sub> short-circuit | | | $0 = \text{no short-circuit to V}_{P}$ | | | 1 = short-circuit to V <sub>P</sub> | | D0 | channel RR ground short-circuit | | | 0 = no short-circuit to ground | | | 1 = short-circuit to ground | | | | #### Table 10: Data byte DB3 | idbic io. | | | | |-----------|-----------------------------------------|--|--| | Bit | Description | | | | D7 to D6 | - | | | | D5 | channel LF DC-load detection | | | | | 0 = DC-load detected | | | | | 1 = no DC-load detected | | | | D4 | channel LF AC-load detection | | | | | 0 = no AC-load detected | | | | | 1 = AC-load detected | | | | D3 | channel LF load short-circuit | | | | | 0 = normal load | | | | | 1 = short-circuit load | | | | D2 | channel LF output offset | | | | | 0 = no output offset | | | | | 1 = output offset | | | | D1 | channel LF V <sub>P</sub> short-circuit | | | | | 0 = no short-circuit to V <sub>P</sub> | | | | | 1 = short-circuit to V <sub>P</sub> | | | 9397 750 13007 Table 10: Data byte DB3 ...continued | Bit | Description | |-----|---------------------------------| | D0 | channel LF ground short-circuit | | | 0 = no short-circuit to ground | | | 1 = short-circuit to ground | ### Table 11: Data byte DB4 | Bit | Description | |----------|-----------------------------------------| | D7 to D6 | - | | D5 | channel RF DC-load detection | | | 0 = DC-load detected | | | 1 = no DC-load detected | | D4 | channel RF AC-load detection | | | 0 = no AC-load detected | | | 1 = AC-load detected | | D3 | channel RF load short-circuit | | | 0 = normal load | | | 1 = short-circuit load | | D2 | channel RF output offset | | | 0 = no output offset | | | 1 = output offset | | D1 | channel RF V <sub>P</sub> short-circuit | | | 0 = no short-circuit to V <sub>P</sub> | | | 1 = short-circuit to V <sub>P</sub> | | D0 | channel RF ground short-circuit | | | 0 = no short-circuit to ground | | | 1 = short-circuit to ground | ### 9. Limiting values Table 12: Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------------------------|-------------------------------------------------------------|----------------------|-----|-----|------| | $V_P$ | supply voltage | operating | - | 18 | V | | | | non operating | -1 | +50 | V | | | | load dump protection | 0 | 50 | V | | V <sub>SDA</sub> , V <sub>SCL</sub> | voltage on pins SDA and SCL | operating | 0 | 7 | V | | $V_{INn}, V_{SVR}, \ V_{ACGND}, \ V_{\overline{DIAG}}$ | voltage on pins INLF, INLR, INRF, INRR, SVR, ACGND and DIAG | operating | 0 | 13 | V | | $V_{STB}$ | voltage on pin STB | operating | 0 | 24 | V | | I <sub>OSM</sub> | non-repetitive peak output current | | - | 10 | Α | | I <sub>ORM</sub> | repetitive peak output current | | - | 6 | Α | 9397 750 13007 Table 12: Limiting values ...continued In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------|---------------------------------|-----------------------------------------------------------------------------|--------------|------|------| | T <sub>j</sub> | junction temperature | | - | 150 | °C | | T <sub>stg</sub> | storage temperature | | -55 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | -40 | +85 | °C | | V <sub>P(prot)</sub> | supply voltage for protections | AC and DC<br>short-circuit voltage of<br>output pins and<br>across the load | - | 18 | V | | V <sub>rp</sub> | reverse polarity voltage | voltage regulator only | - | -18 | V | | P <sub>tot</sub> | total power dissipation | T <sub>case</sub> = 70 °C | - | 80 | W | | V <sub>esd</sub> | electrostatic discharge voltage | human body model | <u>[1]</u> _ | 2000 | V | | | | machine model | [2] | 200 | V | | | | | | | | <sup>[1]</sup> Human body model: $R_s$ = 1.5 k $\Omega$ ; C = 100 pF; all pins have passed all tests to 2500 V to guarantee 2000 V, according to class II. ### 10. Thermal characteristics Table 13: Thermal characteristics | Symbol | Parameter | Conditions | Тур | Unit | |----------------------|---------------------------------------------|-------------|-----|------| | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 1 | K/W | | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 40 | K/W | ### 11. Characteristics **Table 14: Characteristics** $T_{amb}$ = 25 °C; $V_P$ = 14.4 V, $R_L$ = 4 $\Omega$ ; measured in test circuit <u>Figure 23</u>; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|--------------------------|--------------------------------------------------|------|------|------|------| | Supply vo | tage behavior | | | | | | | $V_{P1}, V_{P2}$ | operating supply voltage | $R_L = 4 \Omega$ | 8 | 14.4 | 18 | V | | | | $R_L = 2 \Omega$ | 8 | 14.4 | 16 | V | | Iq | quiescent current | no load | - | 280 | 400 | mA | | I <sub>stb</sub> | standby current | | - | 10 | 50 | μΑ | | Vo | DC output voltage | | - | 7.2 | - | V | | V <sub>P(mute)</sub> | low supply voltage mute | | 6.5 | 7 | 8 | V | | $V_{hr}$ | headroom voltage | when headroom protection activated; see Figure 4 | - | 1.4 | - | V | | $V_{POR}$ | power-on reset voltage | see Figure 10 | - | 5.5 | - | V | | $V_{OO}$ | output offset voltage | mute mode and power on | -100 | 0 | +100 | mV | | Mode sele | ct (pin STB) | | | | | | | V <sub>stb</sub> | standby mode voltage | | - | - | 1.3 | V | 9397 750 13007 <sup>[2]</sup> Machine model: $R_s = 10 \Omega$ ; C = 200 pF; L = 0.75 mH; all pins have passed all tests to 250 V to guarantee 200 V, according to class II. $T_{amb}$ = 25 °C; $V_P$ = 14.4 V, $R_L$ = 4 $\Omega$ ; measured in test circuit Figure 23; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------|-----|---------|-----------| | $V_{oper}$ | operating mode voltage | | 2.5 | - | 5.5 | V | | V <sub>mute</sub> | mute mode voltage | | 8 | - | $V_{P}$ | V | | I <sub>I</sub> | input current | V <sub>STB</sub> = 5 V | - | 4 | 25 | μΑ | | Start-up, s | hut-down and mute timing | | | | | | | t <sub>wake</sub> | wake-up time from standby<br>before first I <sup>2</sup> C-bus transmission<br>is recognized | via pin STB; see <u>Figure 8</u> | - | 300 | 500 | μs | | t <sub>mute(off)</sub> | time from amplifier switch-on to mute release | via $I^2$ C-bus D0(IB1) = 1; $C_{SVR}$ = 22 $\mu$ F; see Figure 8 | - | 250 | - | ms | | t <sub>d(mute-on)</sub> | delay from mute to on (soft mute) | D1(IB2) = 1 → 0 | 10 | 25 | 40 | ms | | | delay from mute to on (fast mute) | D0(IB2) = 1 → 0 | 10 | 25 | 40 | ms | | | delay from mute to on via pin STB | V <sub>STB</sub> from 8 V to 4 V | 10 | 25 | 40 | ms | | t <sub>d(on-mute)</sub> | delay from on to mute (soft mute) | D1(IB2) = 0 → 1 | 10 | 25 | 40 | ms | | | delay from on to mute (fast mute) | $D0(IB2) = 0 \rightarrow 1$ | - | 0.4 | 1 | ms | | | delay from on to mute via pin STB | V <sub>STB</sub> from 4 V to 8 V | - | 0.4 | 1 | ms | | I <sup>2</sup> C-bus int | erface | | | | | | | V <sub>IL</sub> | LOW-level input voltage on pins SCL and SDA | | - | - | 1.5 | V | | V <sub>IH</sub> | HIGH-level input voltage on pins SCL and SDA | | 2.3 | - | 5.5 | V | | V <sub>OL</sub> | LOW-level output voltage on pin SDA | I <sub>L</sub> = 3 mA | - | - | 0.4 | V | | f <sub>SCL</sub> | clock frequency | | - | - | 400 | kHz | | R <sub>ADSEL</sub> | resistor value for address | l <sup>2</sup> C-bus address D8/D9h | 200 | 300 | ∞ | kΩ | | | selection | I <sup>2</sup> C-bus address DA/DBh | 15 | 27 | 36 | kΩ | | | | I <sup>2</sup> C-bus address DE/DFh | 0 | 1 | 1.6 | $k\Omega$ | | Diagnostic | ; | | | | | | | $V_{DIAG(L)}$ | LOW-level output voltage on pin DIAG | fault condition; $I_{DIAG} = 200 \mu A$ | - | - | 0.8 | V | | V <sub>o(offset)</sub> | output voltage when offset is detected | | ±1.5 | ±2 | ± 2.5 | V | | THD <sub>clip</sub> | THD clip detection level | D7(IB3) = 0 | - | 3.7 | - | % | | | | D7(IB3) = 1 | - | 1 | - | % | | T <sub>j(warn1)</sub> | average junction temperature for pre-warning 1 | D4(IB3) = 0 | 135 | 145 | 155 | °C | | T <sub>j(warn2)</sub> | average junction temperature for pre-warning 2 | D4(IB3) = 1 | 112 | 122 | 132 | °C | | T <sub>j(mute)</sub> | average junction temperature for 3 dB muting | V <sub>IN</sub> = 0.05 V | 150 | 160 | 170 | °C | | $T_{j(off)}$ | average junction temperature when all outputs are switched off | | 165 | 175 | 185 | °C | 9397 750 13007 Table 14: Characteristics ... continued $T_{amb}$ = 25 °C; $V_P$ = 14.4 V, $R_L$ = 4 $\Omega$ ; measured in test circuit Figure 23; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|------|------|------| | $Z_{o(load)}$ | impedance when a DC-load is detected | | - | - | 6 | Ω | | $Z_{o(open)}$ | impedance when an open DC-load is detected | | 500 | - | - | Ω | | $I_{o(load)}$ | amplifier current when the AC-load bit is set | | 550 | - | - | mA | | I <sub>o(open)</sub> | amplifier current when the AC-load bit is not set | | - | - | 150 | mA | | Amplifier | | | | | | | | Po | output power | $R_L$ = 4 $\Omega$ ; $V_P$ = 14.4 V; THD = 0.5 % | 20 | 21 | - | W | | | | $R_L = 4 \Omega$ ; $V_P = 14.4 V$ ; $THD = 10 \%$ | 27 | 28 | - | W | | | | $R_L = 4 \Omega$ ; $V_P = 14.4 V$ ; $V_{IN} = 2 V$ (RMS) square wave (maximum power) | 44 | 46 | - | W | | | | $R_L = 4 \Omega$ ; $V_P = 15.2 V$ ; $V_{IN} = 2 V$ (RMS) square wave (maximum power) | 49 | 52 | - | W | | | | $R_L = 2 \Omega$ ; $V_P = 14.4 V$ ; THD = 0.5 % | 37 | 41 | - | W | | | | $R_L$ = 2 $\Omega$ ; $V_P$ = 14.4 V; THD = 10 % | 51 | 55 | - | W | | | | $R_L = 2 \Omega$ ; $V_P = 14.4 V$ ; $V_{IN} = 2 V$ (RMS) square wave (maximum power) | 83 | 87 | - | W | | THD | total harmonic distortion | $P_0$ = 1 W to 12 W; f = 1 kHz; $R_L$ = 4 $\Omega$ | - | 0.01 | 0.1 | % | | | | P <sub>o</sub> = 1 W to 12 W; f = 10 kHz | - | 0.2 | 0.5 | % | | | | P <sub>o</sub> = 4 W; f = 1 kHz | - | 0.01 | 0.03 | % | | | | line driver mode; $V_0 = 2 \text{ V (RMS)}$ ; $f = 1 \text{ kHz}$ ; $R_L = 600 \Omega$ | - | 0.01 | 0.03 | % | | $\alpha_{\text{CS}}$ | channel separation (crosstalk) | 1 kHz to 10 kHz; $R_{\text{source}}$ = 600 $\Omega$ | 50 | 60 | - | dB | | | | P <sub>o</sub> = 4 W; f = 1 kHz | - | 80 | - | dB | | SVRR | supply voltage ripple rejection | 100 Hz to 10 kHz; $R_{\text{source}} = 600 \Omega$ | 55 | 70 | - | dB | | CMRR | common mode ripple rejection | amplifier mode; $V_{cm} = 0.3 \text{ V (p-p)}$ ; $f = 1 \text{ kHz to } 3 \text{ kHz}$ ; $R_{source} = 0 \Omega$ | 40 | 70 | - | dB | | V <sub>cm(max)(rms)</sub> | maximum common mode voltage level (RMS value) | f = 1 kHz | - | - | 0.6 | V | | $V_{n(o)(LN)}$ | noise output voltage in line driver mode | filter: 20 Hz to 22 kHz; $R_{source}$ = 600 $\Omega$ | - | 25 | 35 | μV | | $V_{n(o)(amp)}$ | noise output voltage in amplifier mode | filter: 20 Hz to 22 kHz; $R_{source}$ = 600 $\Omega$ | - | 50 | 70 | μV | | G <sub>v(amp)</sub> | voltage gain in amplifier mode | single-ended input to differential output | 25 | 26 | 27 | dB | | G <sub>v(LN)</sub> | voltage gain in line driver mode | single-ended input to differential output | 19 | 20 | 21 | dB | | Z <sub>i</sub> | input impedance | C <sub>IN</sub> = 220 nF | 55 | 70 | - | kΩ | | $\alpha_{mute}$ | mute attenuation | $V_{o(on)}/V_{o(mute)}$ | 80 | 90 | - | dB | | V <sub>o(mute)</sub> | mute output voltage | V <sub>IN</sub> = 1 V (RMS) | - | 70 | - | μV | | B <sub>p</sub> | power bandwidth | –1 dB; THD = 1 % | _ | 20 | - | kHz | 9397 750 13007 9397 750 13007 ### 11.1 Performance diagrams ### 11.1.1 THD as function of output power Po for different frequencies. ### Fig 11. THD as function of output power. ### 11.1.2 THD as function of frequency for different output powers 9397 750 13007 DataSheet4U.com #### 11.1.3 Line driver mode ### 11.1.4 Output power as function of frequency for different THD levels ### 11.1.5 Output power as function of supply voltage DataSheet4U.com ### 11.1.6 Supply voltage ripple rejection in operating and mute mode ### 11.1.7 Channel separation as function of frequency ### 11.1.8 Power dissipation and efficiency 9397 750 13007 ## 12. Application information The beep input circuit is to amplify the beep signal from the microcontroller to all 4 amplifiers (gain = 0 dB). Remark: This circuit will not effect the amplifier performance DataSheet4U.com ### 12.1 Test and application information #### (1) Supply decoupling: The high frequency decoupling capacitors (220 nF) should be connected as close as possible to the supply pins. It is important that these capacitors are of good quality. When several channels are shorted to the supply simultaneously, high peak voltages can occur at the supply line due to the activation of the protections. The high frequency decoupling capacitors should suppress these voltage peaks. Good results have been achieved with 0805 case size capacitors (X7R material, 220 nF) connected close to each of the - (2) The ACGND capacitor value must be close to four times the input capacitor value. - (3) A capacitor of 10 nF may be added from every amplifier output to ground for EMC reasons. Fig 23. Test and application information. 9397 750 13007 ### 12.2 PCB layout Fig 24. PCB layout of test and application circuit; copper layer top. Fig 25. PCB layout of test and application circuit; copper layer bottom. Fig 26. PCB layout of test and application circuit; components top. Fig 27. PCB layout of test and application circuit; components bottom. DataSheet4U.com ### 13. Package outline DBS27P: plastic DIL-bent-SIL (special bent) power package; 27 leads (lead length 7.7 mm) SOT767-1 Rev. 01 — 8 June 2004 Fig 28. Package outline SOT767-1. SOT767-1 Preliminary data sheet 9397 750 13007 © Koninklijke Philips Electronics N.V. 2004. All rights reserved WWW. Data Sneet 4U.com 02-05-02 $\bigcirc$ 9 of 33 ### DBS27P: plastic DIL-bent-SIL (special bent) power package; 27 leads (lead length 6.8 mm) SOT827-1 #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | | REFERENCES | | | EUROPEAN ISSUE DATE | | |-----|------------|-----------|-----------------|---------------------|----------------------------| | IEC | JEDEC | JEITA | | PROJECTION | 1330E DATE | | | | | | | 03-07-29 | | | _ | IEC JEDEC | IEC JEDEC JEITA | IEC JEDEC JEITA | IEC JEDEC JEITA PROJECTION | Fig 29. Package outline SOT827-1. 9397 750 13007 ### **Philips Semiconductors** # TDA8592J; TDA8592Q $I^2C$ -bus controlled $4 \times 50$ W power amplifier ## 14. Revision history ### Table 15: Revision history | Document ID | Release date | Data sheet status | Change notice | Order number | Supersedes | |-------------|--------------|------------------------|---------------|----------------|------------| | TDA8592_1 | 20040608 | Preliminary data sheet | - | 9397 750 13007 | - | | Level | Data sheet status [1] | Product status [2] [3] | Definition | |-------|-----------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | - [1] Please consult the most recently issued data sheet before initiating or completing a design. - [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. ### 16. Definitions **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. ### 17. Disclaimers **Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ### 18. Licenses #### Purchase of Philips I<sup>2</sup>C-bus components Purchase of Philips I<sup>2</sup>C-bus components conveys a license under the Philips' I<sup>2</sup>C-bus patent to use the components in the I<sup>2</sup>C-bus system provided the system conforms to the I<sup>2</sup>C-bus specification defined by Koninklijke Philips Electronics N.V. This specification can be ordered using the code 9398 393 40011. #### 19. Contact information For additional information, please visit: http://www.semiconductors.philips.com For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com 9397 750 13007 ### **Philips Semiconductors** # TDA8592J; TDA8592Q $I^2C$ -bus controlled $4 \times 50$ W power amplifier ### 20. Contents | 1 | General description | |------------------|--------------------------------------------------------------| | 2 | Features | | 3 | Quick reference data | | 4 | Ordering information 2 | | 5 | Block diagram 3 | | 6 | Pinning information 4 | | 6.1 | Pinning | | 6.2 | Pin description 4 | | 7 | Functional description 5 | | 7.1 | Start-up 5 | | 7.2 | Start-up and shut-down timing 6 | | 7.3 | Power-on reset and supply voltage spikes 6 | | 7.4 | Diagnostic output 6 | | 7.5 | Muting 6 | | 7.6 | Temperature protection | | 7.7 | Offset detection 6 | | 7.8 | Speaker protection | | 7.9 | Line driver mode | | 7.10 | Input and AC ground capacitor values 7 | | 7.11 | DC-load detection | | 7.12 | I <sup>2</sup> C-bus address selection | | 7.13 | AC-load detection | | 7.14 | Load detection procedure | | 7.15 | Low headroom protection | | 8 | I <sup>2</sup> C-bus specification | | 8.1<br>8.2 | Instruction bytes 10 Data bytes 12 | | _ | | | 9 | Limiting values | | 10 | Thermal characteristics | | 11 | Characteristics | | 11.1 | Performance diagrams | | 11.1.1 | THD as function of output power Po for | | 4440 | different frequencies | | 11.1.2 | THD as function of frequency for different | | 11.1.3 | output powers | | 11.1.3<br>11.1.4 | Line driver mode | | 11.1.4 | different THD levels | | 11.1.5 | Output power as function of supply voltage | | 11.1.6 | Supply voltage ripple rejection in operating | | | and mute mode | | 11.1.7 | Channel separation as function of frequency . 24 | | 11.1.8 | Power dissipation and efficiency | | 12 | Application information | | 12 1 | Test and application information 26 | | Package outline | 29 | |---------------------|----| | Revision history | 31 | | Data sheet status | 32 | | Definitions | 32 | | Disclaimers | 32 | | Licenses | 32 | | Contact information | 32 | #### © Koninklijke Philips Electronics N.V. 2004 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 8 June 2004 Document order number: 9397 750 13007 WWW.DataSheet4U.com Published in The Netherlands 12.2