**TEA1713T** Resonant power supply control IC with PFC Rev. 2 – 9 February 2011

**Product data sheet** 

## 1. General description

The TEA1713 integrates a Power Factor Corrector (PFC) controller and a controller for a Half-Bridge resonant Converter (HBC) in a multi-chip IC. It provides the drive function for the discrete MOSFET in an up-converter and for the two discrete power MOSFETs in a resonant half-bridge configuration.

The efficient operation of the PFC is achieved by implementing functions such as quasi-resonant operation at high power levels and quasi-resonant operation with valley skipping at lower power levels. OverCurrent Protection (OCP), OverVoltage Protection (OVP), and demagnetization sensing ensure safe operation under all conditions.

The HBC module is a is a high-voltage controller for a zero-voltage switching LLC resonant converter. It contains a high-voltage level shift circuit and several protection circuits including OCP, open-loop protection, capacitive mode protection and a general purpose latched protection input.

The high-voltage chip is fabricated using a proprietary high-voltage Bipolar-CMOS-DMOS power logic process that enables efficient direct start-up from the rectified universal mains voltage. The low-voltage Silicon On Insulator (SOI) chip is used for accurate, high-speed protection functions and control.

The topology of a PFC circuit and a resonant converter controlled by the TEA1713 is very flexible, enabling it to be used in a broad range of applications with a wide mains voltage range. Combining PFC and HBC controllers in a single IC makes the TEA1713 ideal for controlling power supplies in LCD and plasma televisions.

Highly efficient and reliable power supplies providing over 100 W can be designed easily using the TEA1713, with a minimum of external components.

www.DataSheet4U.com



#### **Resonant power supply control IC with PFC**

## 2. Features and benefits

## 2.1 General features

- Integrated PFC and HBC controllers
- Universal mains supply operation (70 V to 276 V (AC))
- High level of integration resulting in a low external component count and a cost effective design
- Enable input (enable only PFC or both PFC and HBC controllers)
- On-chip high-voltage start-up source
- Stand-alone operation or IC supplied from external DC source

## 2.2 PFC controller features

- Boundary mode operation with on-time control
- Valley/zero voltage switching for minimum switching losses
- Frequency limiting to reduce switching losses
- Accurate boost voltage regulation
- Burst mode switching with soft start and soft stop

## 2.3 HBC controller features

- Integrated high-voltage level shifter
- Adjustable minimum and maximum frequency
- Maximum 500 kHz half-bridge switching frequency
- Adaptive non-overlap time
- Burst mode switching

## **2.4 Protection features**

- Safe restart mode for system fault conditions
- General latched protection input for output overvoltage protection or external temperature protection
- Protection timer for time-out and restart
- Overtemperature protection
- Soft (re)start for both controllers
- Undervoltage protection for mains (brownout), boost, IC supply and output voltage
- Overcurrent regulation and protection for both controllers
- Accurate overvoltage protection for boost voltage
- Capacitive mode protection for HBC controller

## 3. Applications

- LCD television
- Plasma television
- Adapters

## 4. Ordering information

| Table 1. Ordering information |      |                                                            |          |  |  |  |
|-------------------------------|------|------------------------------------------------------------|----------|--|--|--|
| Type number Package           |      |                                                            |          |  |  |  |
|                               | Name | Description                                                | Version  |  |  |  |
| TEA1713T                      | SO24 | plastic small outline package; 24 leads; body width 7.5 mm | SOT137-1 |  |  |  |

## 5. Block diagram



3 of 47

## 6. Pinning information

## 6.1 Pinning



## 6.2 Pin description

| Table 2. Pi | n descr | iption                                                                                                                                                                                 |
|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol      | Pin     | Description                                                                                                                                                                            |
| COMPPFC     | 1       | frequency compensation for PFC controller; externally connected to filter                                                                                                              |
| SNSMAINS    | 2       | sense input for mains voltage; externally connected to resistive divided mains voltage                                                                                                 |
| SNSAUXPFC   | 3       | sense input for PFC demagnetization timing; externally connected to auxiliary winding of PFC                                                                                           |
| SNSCURPFC   | 4       | sense input for momentary current and soft start of the PFC controller; externally connected to current sense resistor and soft start filter                                           |
| SNSOUT      | 5       | sense input for monitoring the output voltage of the HBC; externally<br>connected to the auxiliary winding; sense input for burst mode of HBC<br>controller or PFC and HBC controllers |
| SUPIC       | 6       | low-voltage supply for SUPIC input; output of internal HV start-up source;<br>externally connected to auxiliary winding of HBC or to external DC supply                                |
| GATEPFC     | 7       | gate driver output for PFC MOSFET                                                                                                                                                      |
| PGND        | 8       | power ground; reference (ground) for HBC low-side and PFC driver                                                                                                                       |
| SUPREG      | 9       | regulated SUPREG IC supply; output from internal regulator; input for drivers; externally connected to SUPREG buffer capacitor                                                         |
| GATELS      | 10      | gate driver output for low-side MOSFET of HBC                                                                                                                                          |
| n.c.        | 11      | not connected; high-voltage spacer.                                                                                                                                                    |
| SUPHV       | 12      | high-voltage supply input for internal HV start-up source; externally connected to boost voltage                                                                                       |
| GATEHS      | 13      | gate driver output for high-side MOSFET of HBC                                                                                                                                         |
| SUPHS       | 14      | high-side driver supply input; externally connected to bootstrap capacitor ( $\rm C_{SUPHS})$                                                                                          |

www.DataSheet4U.com

TEA1713T Product data sheet

© NXP B.V. 2011. All rights reserved.

4 of 47

| Table 2. Pin | descri | ptioncontinued                                                                                                                                                              |
|--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol       | Pin    | Description                                                                                                                                                                 |
| HB           | 15     | reference for high-side driver; input for half-bridge slope detection;<br>externally connected to half-bridge node HB between HBC MOSFETs (see Figure 19)                   |
| n.c.         | 16     | not connected; high-voltage spacer                                                                                                                                          |
| SNSCURHBC    | 17     | sense input for momentary HBC current; externally connected to resonant current sense resistor                                                                              |
| SGND         | 18     | signal ground; reference (ground) for IC.                                                                                                                                   |
| CFMIN        | 19     | minimum frequency setting for HBC; externally connected to capacitor                                                                                                        |
| RFMAX        | 20     | maximum frequency setting for HBC; externally connected to resistor                                                                                                         |
| SNSFB        | 21     | sense input for output voltage regulation feedback; externally connected to opto-coupler                                                                                    |
| SSHBC/EN     | 22     | combined soft start timing of HBC and IC enable input; enabling of PFC or PFC and HBC controllers; externally connected to soft start capacitor and enable pull-down signal |
| RCPROT       | 23     | protection timer setting for time-out and restart; externally connected to resistor and capacitor                                                                           |
| SNSBOOST     | 24     | sense input for boost voltage; externally connected to resistive divided boost voltage                                                                                      |

## 7. Functional description

## 7.1 Overview of IC modules

The functionality of the TEA1713 can be grouped as follows:

• Supply module:

Supply management for the IC; includes the restart and (latched) shut-down states

• Protection and restart timer:

Externally adjustable timer used for delayed protection and restart timing

• Enable input:

Control input for enabling and disabling the controllers; very low current consumption when disabled

• PFC controller:

Controls and protects the power factor converter; generates a 400 V (DC) boost voltage from the rectified AC mains input with a high power factor

HBC controller:

Controls and protects the resonant converter; generates a regulated (mains isolated) output voltage from the 400 V (DC) boost voltage

Figure 1 shows the block diagram of the TEA1713. A typical application is illustrated in Figure 19.

## 7.2 Power supply

The TEA1713 contains several supply related pins.

## 7.2.1 Low-voltage supply input (pin SUPIC)

The SUPIC pin is the main low-voltage supply input to the IC. All internal circuits (other than the high voltage circuit) are directly or indirectly (via SUPREG) supplied from this pin. SUPIC is connected externally to a buffer capacitor  $C_{SUPIC}$ . This buffer capacitor can be charged in several ways:

- from the internal high voltage start-up source
- from the auxiliary winding of the HBC transformer
- from the capacitive supply of the switching half-bridge node
- from an external DC supply, e.g. a standby supply

The IC starts operating when voltage on SUPIC reaches the start level, provided that the voltage on SUPREG has also reached the start level. The start level depends on the condition of the SUPHV pin:

• High voltage present on SUPHV, V<sub>SUPHV</sub> > V<sub>det(SUPHV)</sub>.

This is the case with a stand-alone application where  $C_{SUPIC}$  is initially charged from the HV start-up source. The start level is  $V_{start(hvd)(SUPIC)}$  (typ. 22 V). The wide difference between the start and stop ( $V_{uvp(SUPIC)}$ ) levels allows energy to be stored in the SUPIC buffer capacitor which is used to supply the IC until the output voltage has stabilized.

Not connected or no voltage present at SUPHV, V<sub>SUPHV</sub> < V<sub>det(SUPHV)</sub>.

This is the case when the TEA1713 is supplied from an external DC source. The start level is  $V_{start(nohvd)(SUPIC)}$  (typ. 17 V). The IC is supplied from the DC supply during start-up. To minimize power dissipation, the DC supply to pin SUPIC should be above, but close to,  $V_{uvp(SUPIC)}$  (typ. 15 V).

The IC will stop operating when  $V_{SUPIC}$  drops below  $V_{uvp(SUPIC)}$ . This is the SUPIC UnderVoltage Protection (UVP) voltage (UVP-SUPIC; see <u>Section 7.9</u>). The PFC controller will stop switching immediately, but the HBC controller will continue operating until the low-side MOSFET becomes active.

The current consumption depends on the state of the IC. The TEA1713 operating states are described in Section 7.3.

Disabled IC state

When the IC is disabled via the SSHBC/EN pin, the current consumption is very low  $(I_{dism(SUPIC)})$ .

SUPIC charge, SUPREG charge, Thermal hold, Restart and Protection shut-down states

www.DataSheet4U.com

Only a small section of the IC is active while  $C_{SUPIC}$  and  $C_{SUPREG}$  are charging during a restart sequence prior to start-up or during shut-down after a protection function has been activated. The PFC and HBC controllers are disabled. Current consumption is limited to  $I_{protm(SUPIC)}$ .

© NXP B.V. 2011. All rights reserved.

Boost charge state

The PFC controller is switching; the HBC controller is off. The current from the high voltage start-up source is large enough to supply SUPIC (current consumption <  $I_{ch(nom)(SUPIC)}$ ).

Operational supply state

Both the PFC and HBC controllers are switching. Current consumption is  $I_{oper(SUPIC)}$ . When the HBC controller is enabled, the switching frequency will be high initially and the current consumption of the HBC MOSFET drivers will be dominant. The stored energy in  $C_{SUPIC}$  will supply the initial SUPIC current before the SUPIC supply source takes over.

Pin SUPIC has a low short-circuit detection voltage ( $V_{scp(SUPIC)}$ ; typ. 0.65 V). The current dissipated in the HV start-up source is limited while  $V_{SUPIC} < V_{scp(SUPIC)}$  (see Section 7.2.4).

## 7.2.2 Regulated supply (pin SUPREG)

The voltage range on pin SUPIC exceeds that of the gate voltages of the external MOSFETs. For this reason, the TEA1713 contains an integrated series stabilizer. The series stabilizer creates an accurate regulated voltage ( $V_{reg(SUPREG)}$ ; typ. 10.9 V) at the buffer capacitor C<sub>SUPREG</sub>. This stabilized voltage is used to:

- supply the internal PFC driver
- supply the internal low-side HBC driver
- supply the internal high-side driver via external components
- as a reference voltage for optional external circuits

The SUPREG series stabilizer is enabled after  $C_{SUPIC}$  has been fully charged. This ensures that any optional external circuitry connected to SUPREG will not dissipate any of the start-up current.

To ensure that the external MOSFETs receive sufficient gate drive current, the voltage on SUPREG must reach  $V_{start(SUPREG)}$  (and the voltage on SUPIC must reach the start level) before the IC starts operating.

SUPREG is provided with undervoltage protection (UVP-SUPREG; see Section 7.9). When  $V_{SUPREG}$  falls below  $V_{uvp(SUPREG)}$  (typ. 10.3 V), two events will be triggered:

- The IC will stop operating to prevent unreliable switching because the gate driver voltage is too low. The PFC controller will stop switching immediately, but the HBC controller will continue until the low-side stroke is active.
- The maximum current from the internal SUPREG series stabilizer is reduced to I<sub>ch(red)(SUPREG)</sub> (typ. 5.4 mA). This will reduce the dissipation in the series stabilizer in the event of an overload at SUPREG while SUPIC is supplied from an external DC source.

## www.DataSheet4U.co7n2.3 High-side driver floating supply (pin SUPHS)

The high-side driver is supplied by an external bootstrap buffer capacitor,  $C_{SUPHS}$ . The bootstrap capacitor is connected between the high-side reference pin HB and the high-side driver supply input pin SUPHS.  $C_{SUPHS}$  is charged from pin SUPREG via an

| TEA1713T |      |       |
|----------|------|-------|
| Product  | data | sheet |

external diode  $D_{SUPHS}$ . The voltage drop between SUPREG and SUPHS can be minimized by carefully selecting the appropriate diode, especially when using large MOSFETs and high switching frequencies.

### 7.2.4 High voltage supply input (pin SUPHV)

In a stand-alone power supply application, this pin is connected to the boost voltage.  $C_{\text{SUPIC}}$  and  $C_{\text{SUPREG}}$  will be charged by the HV start-up source (which delivers a constant current from SUPHV to SUPIC) via this pin.

Short-circuit protection on pin SUPIC (SCP-SUPIC; see Section 7.9) limits the dissipation in the HV start-up source when SUPIC is shorted to ground and limits the current on SUPHV (to  $I_{red(SUPHV)}$ ) as long as the voltage on SUPIC is below  $V_{scp(SUPIC)}$ .

Under normal operating conditions, the voltage on pin SUPIC will exceed  $V_{scp(SUPIC)}$  very quickly after start-up and the HV start-up source will switch to the nominal current  $I_{nom(SUPHV)}$ .

During start-up and restart, the HV start-up source will charge  $C_{SUPIC}$  and regulate the voltage on SUPIC by hysteretic control. So the start level has a small degree of hysteresis  $V_{start(hys)(SUPIC)}$ . The HV start-up source switches-off when  $V_{SUPIC}$  exceeds the start level  $V_{start(hvd)(SUPIC)}$ . Current consumption through pin SUPHV will be low ( $I_{tko(SUPHV)}$ ).

Once start-up is complete and the HBC controller is operating, SUPIC can be supplied from the auxiliary winding of the HBC transformer. In this operational state, the HV start-up source is disabled.

## 7.3 Flow diagram

The operation of the TEA1713 can be divided into a number of states - see <u>Figure 3</u>. The abbreviations used in <u>Figure 3</u> are explained In <u>Table 8</u>.

### **Resonant power supply control IC with PFC**



### Fig 3. Flow diagram of the TEA1713

#### Table 3.Operating states

| State                                                                                                                                                                                                                                       | Description                                                                                                                                     |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| No supply Supply voltages on SUPIC and SUPHV are too low to provide any functionality. Unc<br>protection (UVP-supplies; see Section 7.9) is active when $V_{SUPHV} < V_{rst(SUPHV)}$ and<br>$V_{SUPIC} < V_{rst(SUPIC)}$ . The IC is reset. |                                                                                                                                                 |  |  |  |  |
| Disabled IC                                                                                                                                                                                                                                 | IC is completely disabled because pin SSHBC/EN is LOW.                                                                                          |  |  |  |  |
| Thermal hold                                                                                                                                                                                                                                | Activated as long as OTP is active. IC is not operating. PFC and HBC controllers are disabled and $C_{SUPIC}$ and $C_{SUPREG}$ are not charged. |  |  |  |  |
| SUPIC charge                                                                                                                                                                                                                                | IC supply capacitor (C <sub>SUPIC</sub> ) is charged by HV start-up source. C <sub>SUPREG</sub> is not charged.                                 |  |  |  |  |
| SUPREG charge                                                                                                                                                                                                                               | Stabilized supply capacitor (C <sub>SUPREG</sub> ) is charged by series regulator.                                                              |  |  |  |  |

TEA1713T Product data sheet © NXP B.V. 2011. All rights reserved.

9 of 47

| Table 3.         Operating statescontinued |                                                                                                                                                                                                              |  |  |  |  |  |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| State                                      | Description                                                                                                                                                                                                  |  |  |  |  |  |
| Boost charge                               | Boost voltage is built up by operational PFC.                                                                                                                                                                |  |  |  |  |  |
| Operational supply                         | Output voltage is generated. Both PFC and HBC controllers are fully operational.                                                                                                                             |  |  |  |  |  |
| Restart                                    | Activated when a protection function is triggered. Restart timer is activated. During this time, PFC and HBC controllers are disabled and $C_{\text{SUPREG}}$ is not charged. $C_{\text{SUPIC}}$ is charged. |  |  |  |  |  |
| Protection shut-down                       | Activated when a protection function is triggered. IC is not operational. PFC and HBC controllers are disabled and $C_{SUPIC}$ and $C_{SUPREG}$ are not charged.                                             |  |  |  |  |  |

## 7.4 Enable input (pin SSHBC/EN)

The power supply application can be completely disabled by pulling pin SSHBC/EN LOW.

<u>Figure 4</u> illustrates the internal functionality. When a voltage is present on pin SUPHV or on pin SUPIC, a current  $I_{pu(EN)}$  (typ. 42  $\mu$ A) flows out of SSHBC/EN. If the pin is not pulled-down, this current will lift the voltage up to  $V_{pu(EN)}$  (typ. 3 V). Since this voltage is above both  $V_{en(PFC)(EN)}$  (typ. 1.2 V) and  $V_{en(IC)(EN)}$  (typ. 2.2 V), the IC will be completely enabled.

The IC can be completely disabled by pulling the voltage on SSHBC/EN down below both  $V_{en(PFC)(EN)}$  and  $V_{en(IC)(EN)}$  via an opto-coupler driven from the secondary side of the HBC transformer (see Figure 4). The PFC controller will stop switching immediately, but the HBC controller will continue switching until the low-side stroke is active. It is also possible to control the voltage on SSHBC/EN from another circuit on the secondary side via a diode. The external pull-down current must be larger than the internal soft start charge current  $I_{ss(hf)(SSHBC)}$ .

If the voltage on SSHBC/EN is pulled down below  $V_{en(IC)(EN)}$ , but not below  $V_{en(PFC)(EN)}$ , only the HBC will be disabled. This feature can be useful when another power converter is connected to the boost voltage of the PFC.

The low-side power switch of the HBC will be on when the HBC is disabled via the SSHBC/EN pin.

**Resonant power supply control IC with PFC** 



## 7.5 IC protection

## 7.5.1 IC restart and shut-down

In addition to the protection functions that influence the operation of the PFC and HBC controllers, a number of protection functions are provided that disable both controllers. See the protection overview in <u>Section 7.9</u> for details on which protections trigger a restart or a protection shut-down.

Restart

When the TEA1713 enters the Restart state, the PFC and HBC controllers are switched off. After a period defined by the Restart timer, the IC automatically restarts following the normal start-up cycle.

• Protection shut-down

When the TEA1713 enters the Protection shut-down state, the PFC and HBC controllers are switched off. The Protection shut-down state is latched, so the IC will not start up again automatically. It can be restarted by resetting the Protection shut-down state in one of the following ways:

- by lowering  $V_{\text{SUPIC}}$  and  $V_{\text{SUPHV}}$  below their respective reset levels,  $V_{\text{rst}(\text{SUPIC})}$  and  $V_{\text{rst}(\text{SUPHV})}$
- via a fast shut-down reset (see Section 7.5.3).
- via the enable pin (see Section 7.4)

www.DataSheet4U.com

Thermal hold

In the Thermal hold state, the PFC and HBC controllers are switched off. The Thermal hold state remains active until the IC junction temperature drops to about 10 °C below  $T_{otp}$  (see Section 7.5.6).

### 7.5.2 Protection and restart timer

The TEA1713 contains a programmable timer which can be used for timing several protection functions. The timer can be used in two ways - as a protection timer and as a restart timer. The timing of the timers can be set independently via an external resistor  $R_{prot}$  and capacitor  $C_{prot}$  connected to pin RCPROT.

#### 7.5.2.1 Protection timer

Certain error conditions can be allowed to persist for a period of time before protective action needs to be taken. The protection timer defines the protection period - how long the error is allowed to persist before the protection function is triggered. The protection functions that use the protection timer can be found in the protection overview in Section 7.9.



<u>Figure 5</u> shows the operation of the protection timer. When an error condition occurs, a fixed current  $I_{ch(slow)(RCPROT)}$  (typ. 100 µA) flows out of the RCPROT pin and charges  $C_{prot}$ .  $R_{prot}$  will cause the voltage to rise exponentially. The protection time has elapsed when the voltage on RCPROT reaches the upper switching level  $V_{u(RCPROT)}$  (typ. 4 V). At this instant, the appropriate protective action is taken and  $C_{prot}$  is discharged.

If the error condition is removed before the voltage on RCPROT reaches  $V_{u(RCPROT)}$ ,  $C_{prot}$  is discharged via  $R_{prot}$  and no action is taken.

The voltage on RCPROT may be raised above  $V_{u(RCPROT)}$  by an external circuit to force a restart.

### 7.5.2.2 Restart timer

www.DataSheet4U.com

Certain error conditions require the IC to be disabled for a period of time, particularly when the error condition can cause components to overheat. In such cases, the IC should be disabled to allow the power supply to cool down, before restarting automatically. The restart time is determined by the restart timer. The restart timer is active in the Restart state. The protection functions that trigger a restart can be found in the protection overview in Section 7.9.

TEA1713T Product data sheet © NXP B.V. 2011. All rights reserved.

#### **Resonant power supply control IC with PFC**



<u>Figure 6</u> shows the operation of the restart timer. Normally C<sub>prot</sub> is discharged to 0 V. When a restart is requested, C<sub>prot</sub> is quickly charged to the upper switching level V<sub>u(RCPROT)</sub>. Then the RCPROT pin becomes high ohmic and C<sub>prot</sub> discharges through R<sub>prot</sub>. The restart time has elapsed when V<sub>RCPROT</sub> reaches the lower switching level V<sub>l(RCPROT)</sub> (typ. 0.5 V). The IC then restarts and C<sub>prot</sub> is discharged.

## 7.5.3 Fast shut-down reset (pin SNSMAINS)

The latched Protection shut-down state will be reset when V<sub>SUPIC</sub> and V<sub>SUPHV</sub> drop below their respective reset levels, V<sub>rst(SUPIC)</sub> and V<sub>rst(SUPHV)</sub>. Typically, the PFC boost capacitor, C<sub>boost</sub>, will need to discharge before V<sub>SUPIC</sub> and V<sub>SUPHV</sub> drop below their reset levels, which can take a long time.

Fast shut-down reset facilitates a faster reset. When the mains supply is interrupted, the voltage on pin SNSMAINS will fall. As soon as  $V_{\text{SNSMAINS}}$  falls below  $V_{\text{rst}(\text{SNSMAINS})}$  and subsequently rises again by a hysteresis value, the IC will leave the Protection shut-down state. The boost capacitor  $C_{\text{boost}}$  does not need to be discharged to initiate a new start-up.

The Protection shut-down state can also be ended by pulling down the enable input (pin SSHBC/EN).

## 7.5.4 Output overvoltage protection (pin SNSOUT)

The TEA1713 outputs are provided with overvoltage protection (OVP-output; see <u>Section 7.9</u>). The output voltage can be measured via the auxiliary winding of the resonant transformer. This voltage can be sensed at the SNSOUT pin via an external rectifier and resistive divider. An overvoltage is detected when the SNSOUT voltage exceeds  $V_{ovp(SNSOUT)}$  (typ. 3.5 V). Once an overvoltage has been detected, the TEA1713 will go to the Protection shut-down state.

Additional external protection circuits, such as an external overtemperature protection circuit, can be connected to this pin. They should be connected to pin SNSOUT via a diode so that the error condition will trigger an OVP event.

www.DataSheet4U.com **7.5.5** 

**Output undervoltage protection (pin SNSOUT)** 

In applications where the TEA1713 is supplied from the auxiliary winding of the HBC transformer, a SUPIC undervoltage protection event (UVP-SUPIC) will be triggered automatically when an error condition results in a drop in the output voltage.

| All information provided in this document is subject to legal disclaimers |                 |             |      |            |    |         |    |       |         |     |
|---------------------------------------------------------------------------|-----------------|-------------|------|------------|----|---------|----|-------|---------|-----|
|                                                                           | All information | provided in | this | document i | is | subject | to | legal | disclai | mer |

TEA1713T

© NXP B.V. 2011. All rights reserved.

In applications where the TEA1713 is supplied from a separate DC source (e.g. a standby supply), the TEA1713 will not automatically stop switching if an error condition causes the output voltage to fall. For this reason, the TEA1713 outputs are provided with undervoltage protection (UVP output; see <u>Section 7.9</u>). A UVP output event will restart the IC if  $V_{SNSOUT}$  drops below  $V_{uvp(SNSOUT)}$  (typ. 2.3 V).

During start-up, the output voltage will be below V<sub>uvp(SNSOUT)</sub> for a time. This should not be considered an error condition provided it doesn't last longer than expected. For this reason, the protection timer is started as soon as V<sub>SNSOUT</sub> drops below V<sub>uvp(SNSOUT)</sub>. The Restart state is activated if the UVP output event is still active once the protection time has expired.

### 7.5.6 OverTemperature Protection (OTP)

Accurate internal overtemperature protection is provided in the TEA1713. When the junction temperature exceeds the overtemperature protection activation temperature,  $T_{otp}$  (typ. 150 °C), the IC will go to the Thermal hold state. The TEA1713 will exit the Thermal hold state when the temperature falls again, to around 10 °C below  $T_{otp}$ .

## 7.6 Burst mode operation (pin SNSOUT)

The HBC and PFC controllers can be operated in Burst mode. In Burst mode the controllers will be on for a period, then off for a period. Burst mode operation increases efficiency under low-load conditions.

A low-load condition can be detected using a simple external circuit that makes use of the information from the feedback loop or from the average primary current. The detection circuit can pull down pin SNSOUT to pause operation of the TEA1713 for a burst-off time. Both controllers, or only the HBC controller, can be paused during the burst-off time:

• Burst-off level for HBC, V<sub>burst(HBC)</sub> (typ. 1 V).

When  $V_{SNSOUT}$  drops below  $V_{burst(HBC)}$ , operation of the HBC controller will be suspended. Both the high-side and the low-side power switches will be off. The PFC continues to operate normally. When  $V_{SNSOUT}$  rises above  $V_{burst(HBC)}$  again, the HBC controller will resume normal operation, without executing a soft start sequence.

• Burst-off level for PFC, V<sub>burst(PFC)</sub> (typ. 0.4 V).

When  $V_{SNSOUT}$  drops below  $V_{burst(PFC)}$ , operation of the PFC controller will also be suspended (the HBC will have been paused already). When  $V_{SNSOUT}$  rises above  $V_{burst(PFC)}$  again, the PFC controller will resume normal operation via a PFC soft start (see <u>Section 7.7.6</u>).

To ensure Burst mode is not activated before the output voltage becomes valid, a current from the SNSOUT pin (typ. 100  $\mu$ A) will hold V<sub>SNSOUT</sub> at V<sub>pu(SNSOUT</sub>), which is above both burst levels. The resistance between the SNSOUT pin and ground should therefore be greater than 20 k $\Omega$ .



## PFC controller

The PFC controller converts the rectified universal mains voltage into an accurately regulated boost voltage of 400 V (DC). It operates in quasi-resonant or discontinuous conduction mode and is controlled via an on-time control system. The resulting mains harmonic current emissions of a typical application will easily meet the class-D MHR requirements.

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

14 of 47

TEA1713T

The PFC controller uses valley switching to minimize losses. A primary stroke is only started once the previous secondary stroke has ended and the voltage across the PFC MOSFET has reached a minimum value.

### 7.7.1 PFC gate driver (pin GATEPFC)

The circuit driving the gate of the power MOSFET has a high current sourcing capability  $I_{source(GATEPFC)}$  (typ. 500 mA) and a high current sink capability  $I_{sink(GATEPFC)}$  (typ. 1.2 A). This permits fast turn-on and turn-off of the power MOSFET to ensure efficient operation. The driver is supplied from the regulated SUPREG supply.

### 7.7.2 PFC on-time control

The PFC operates under on-time control. The on-time of the PFC MOSFET is determined by:

• The error amplifier and the loop compensation via the voltage on pin COMPPFC

At  $V_{ton(COMPPFC)zero}$  (typ. 3.5 V), the on-time is reduced to zero. At  $V_{ton(COMPPFC)max}$  the on-time is at a maximum

Mains compensation via the voltage on pin SNSMAINS

### 7.7.2.1 PFC error amplifier (pins COMPPFC and SNSBOOST)

The boost voltage is divided via a high-ohmic resistive divider. It is fed to the SNSBOOST pin. The transconductance error amplifier, which compares the SNSBOOST voltage with an accurate trimmed reference voltage  $V_{reg(SNSBOOST)}$ , is connected to this pin. The output current is filtered by the external loop compensation network at the COMPPFC pin. In a typical application, the bandwidth of the regulation loop is set by a resistor and two capacitors.

The COMPPFC voltage is clamped at a maximum of  $V_{clamp(COMPPFC)}$ . This avoids a long recovery time in the event that the boost voltage rises above the regulation level for a period of time.

### 7.7.2.2 PFC mains compensation (pin SNSMAINS)

The mathematical equation for the transfer function of a power factor corrector contains the square of the mains input voltage. In a typical application, this will result in a low bandwidth for low mains input voltages, while at high mains input voltages the MHR requirements may be hard to meet.

The TEA1713 contains a correction circuit to compensate for this effect. The average mains voltage is measured via the SNSMAINS pin and this information is fed to an internal compensation circuit. Figure 7 illustrates the relationship between the SNSMAINS voltage, the COMPPFC voltage, and the on-time. This compensation makes it is possible to keep the regulation loop bandwidth constant over the full mains input range, yielding a fast transient response on load steps, while still complying with class-D MHR requirements.

**Resonant power supply control IC with PFC** 



## 7.7.3 PFC demagnetization sensing (pin SNSAUXPFC)

The voltage on the SNSAUXPFC pin is used to detect transformer demagnetization. During the secondary stroke, the transformer is magnetized and current flows in the boost output. During this time,  $V_{SNSAUXPFC} < V_{demag(SNSAUXPFC)}$  (typ. –100 mV) and the PFC MOSFET is kept off.

After some time, the transformer becomes demagnetized and current stops flowing in the boost output. From that moment,  $V_{SNSAUXPFC} > V_{demag(SNSAUXPFC)}$  and valley detection is started. The MOSFET remains off.

To ensure switching continues under all circumstances, the MOSFET is forced to switch on if the magnetizing of the transformer ( $V_{SNSAUXPFC} < V_{demag(SNSAUXPFC)}$ ) is not detected within  $t_{to(mag)}$  (typ. 50 µs) after GATEPFC goes LOW.

It is recommended that a 5 k $\Omega$  series resistor be connected to this pin to protect the internal circuitry, against lightning for example. The resistor should be placed close to the IC on the printed circuit board to prevent incorrect switching due to external disturbances.

## 7.7.4 PFC valley sensing (pin SNSAUXPFC)

The PFC MOSFET is switched on for the next stroke to reduce switching losses and EMI if the voltage at the drain of the MOSFET is at its minimum (valley switching), see Figure 8.

### **Resonant power supply control IC with PFC**



Fig 8. Demagnetization and valley detection

Valleys are detected by the valley sensing block connected to the SNSAUXPFC pin. This block measures the voltage at the auxiliary winding of the PFC transformer, which is a reduced and inverted copy of the MOSFET drain voltage. When a valley of the drain voltage (= top at SNSAUXPFC voltage) is detected, the MOSFET is switched on.

If no top is detected on the SNSAUXPFC pin (= valley at the drain) within  $t_{to(vrec)}$  (typ. 4 µs) after demagnetization was detected, the MOSFET is forced to switch on.

## 7.7.5 PFC frequency and off-time limiting

For transformer optimization and to minimize switching losses, the switching frequency is limited to  $f_{max(PFC)}$ . If the frequency for quasi-resonant operation is above  $f_{max(PFC)}$ , the system will switch to Discontinuous conduction mode. The PFC MOSFET is switched on when the drain-source voltage is at a minimum (valley switching).

The minimum off-time is limited to  $t_{off(PFC)min}$  to ensure proper control of the PFC MOSFET under all circumstances.

## 7.7.6 PFC soft start and soft stop (pin SNSCURPFC)

www.DataSheet4U.com

The PFC controller features a soft start function which slowly increases the primary peak current at start-up and a soft stop function which slowly decreases the transformer peak current, before operations are halted. This is to prevent transformer rattle at start-up or during Burst mode operation.

This is achieved by connecting a resistor  $R_{ss(PFC)}$  and a capacitor  $C_{ss(PFC)}$  between pin SNSCURPFC and the current sense resistor  $R_{cur(PFC)}$ . At start-up, an internal current source  $I_{ch(ss)(PFC)}$  charges the capacitor to  $V_{SNSCURPFC} = I_{ch(ss)(PFC)} \times R_{ss(PFC)}$ . The voltage is limited to the maximum PFC soft start clamp voltage,  $V_{clamp(ss)PFC}$ . The additional voltage across the charged capacitor results in a reduced peak current. After start-up, the internal current source is switched-off, capacitor  $C_{ss(PFC)}$  discharges across  $R_{ss(PFC)}$  and the peak current increases.

The start level and the time constant of the rising primary current can be adjusted externally by changing the values of  $R_{ss(PFC)}$  and  $C_{ss(PFC)}$ .

$$I_{Cur(PFC)(pk)} = \frac{V_{ocr(PFC)} - (I_{ch(ss)(PFC)} \times R_{ss(PFC)})}{R_{cur(PFC)}}$$

$$\tau = R_{ss(PFC)} \times C_{ss(PFC)}$$

Soft stop is achieved by switching on the internal current source  $I_{ch(ss)(PFC)}$ . This current charges  $C_{ss(PFC)}$  and the increasing capacitor voltage reduces the peak current. The charge current will flow as long as the voltage on pin SNSCURPFC is below the maximum PFC soft start voltage (typ. 0.5 V). If  $V_{SNSCURPFC}$  exceeds the maximum PFC soft start voltage, the soft start current source will start limiting the charge current. To accurately determine if the capacitor is charged, the voltage is only measured during the off-time of the PFC power switch. The operation of the PFC is stopped when  $V_{SNSCURPFC} > V_{stop(ss)(PFC)}$ .

## 7.7.7 PFC overcurrent regulation, OCR-PFC (pin SNSCURPFC)

The maximum peak current is limited cycle-by-cycle by sensing the voltage across an external sense resistor ( $R_{cur(PFC)}$ ) connected to the source of the external MOSFET. The voltage is measured via the SNSCURPFC pin and is limited to  $V_{ocr(PFC)}$ .

A voltage peak will appear on  $V_{SNSCURPFC}$  when the PFC MOSFET is switched on due to the discharging of the drain capacitance. The leading edge blanking time,  $t_{leb(PFC)}$ , ensures that the overcurrent sensing block will not react to this transitory peak.

# 7.7.8 PFC mains undervoltage protection/brownout protection, UVP-mains (pin SNSMAINS)

The voltage on the SNSMAINS pin is sensed continuously to prevent the PFC trying to operate at very low mains input voltages. PFC switching stops as soon as  $V_{\text{SNSMAINS}}$  drops below  $V_{\text{uvp}(\text{SNSMAINS})}$ . Mains undervoltage protection is also called brownout protection.

 $V_{\text{SNSMAINS}}$  is clamped to a minimum value of  $V_{\text{pu}(\text{SNSMAINS})}$  for fast restart as soon as the mains input voltage recovers after a mains-dropout. The PFC (re)starts once  $V_{\text{SNSMAINS}}$  exceeds the start level  $V_{\text{start}(\text{SNSMAINS})}$ .

### 7.7.9 PFC boost overvoltage protection, OVP-boost (pin SNSBOOST)

An overvoltage protection circuit has been built in to prevent boost overvoltages during load steps and mains transients.

Switching of the power factor correction circuit is inhibited as soon as the voltage on the SNSBOOST pin rises above  $V_{ovp(SNSBOOST)}$ . PFC switching resumes as soon as  $V_{SNSBOOST}$  drops below  $V_{ovp(SNSBOOST)}$  again.

Overvoltage protection will also be triggered in the event of an open circuit at the resistor connected between SNSBOOST and ground.

### 7.7.10 PFC short circuit/open-loop protection, SCP/OLP-PFC (pin SNSBOOST)

The power factor correction circuit will not start switching until the voltage on the SNSBOOST pin rises above  $V_{scp(SNSBOOST)}$ . This acts as short circuit protection for the boost voltage (SCP-boost).

The SNSBOOST pin draws a small input current  $I_{prot(SNSBOOST)}$ . If this pin gets disconnected, the residual current will pull down  $V_{SNSBOOST}$ , triggering short circuit protection (SCP-boost). This combination creates an open-loop protection (OLP-PFC).

## 7.8 HBC controller

The HBC controller converts the 400 V boost voltage from the PFC into one or more regulated DC output voltages and drives two external MOSFETS in a half-bridge configuration connected to a transformer. The transformer, which has a leakage inductance and a magnetizing inductance, forms the resonant circuit in combination with the resonant capacitor and the load at the output. The regulation is realized via frequency control.

## 7.8.1 HBC high-side and low-side driver (pin GATEHS and GATELS)

Both drivers have identical driving capability. The output of each driver is connected to the equivalent gate of an external high-voltage power MOSFET.

The low-side driver is referenced to pin PGND and is supplied from SUPREG.

The high-side driver is floating. The reference for the high-side driver is pin HB, connected to the midpoint of the external half-bridge. The high-side driver is supplied from SUPHS which is connected to the external bootstrap capacitor  $C_{SUPHS}$ . The bootstrap capacitor is charged from SUPREG via external diode  $D_{SUPHS}$  when the low-side MOSFET is on.

## 7.8.2 HBC boost undervoltage protection, UVP-boost (pin SNSBOOST)

The voltage on the SNSBOOST pin is sensed continuously to prevent the HBC controller trying to operate at very low boost input voltages. Once V<sub>SNSBOOST</sub> drops below V<sub>uvp(SNSBOOST)</sub>, HBC switching stops the next time GATELS goes HIGH. HBC switching resumes as soon as V<sub>SNSBOOST</sub> rises above V<sub>start(SNSBOOST)</sub>.

## 7.8.3 HBC switch control

HBC switch control determines when the MOSFETs switch on and off. It uses the output from several other blocks.

- A divider is used to realize alternate switching of the high- and low-side MOSFETs for each oscillator cycle. The oscillator frequency is twice the half-bridge frequency.
  - · The controlled oscillator determines the switch-off point.
  - Adaptive non-overlap time sensing determines the switch-on point. This is the adaptive non-overlap time function.

All information provided in this document is subject to legal disclaimers.

TEA1713T

• Several protection circuits and the state of the SSHBC/EN input determine whether the resonant converter is allowed to start switching.

Figure 9 provides an overview of typical switching behavior.



### 7.8.4 HBC Adaptive Non-Overlap (ANO) time function (pin HB)

#### 7.8.4.1 Inductive mode (normal operation)

The high efficiency characteristic of a resonant converter is the result of Zero-Voltage Switching (ZVS) of the power MOSFETs, also called soft switching. To facilitate soft switching, a small non-overlap time is required between the on-times of the high- and low-side MOSFETs. During this non-overlap time, the primary resonant current (dis-)charges the capacitance of the half-bridge between ground and the boost voltage. After this (dis-)charge, the body diode of the MOSFET starts conducting and because the voltage across the MOSFET is zero, there are no switching losses when the MOSFET is switched on. This mode of operation is called inductive mode because the switching frequency is above the resonance frequency and the resonant tank has an inductive impedance.

The time required for the HB transition depends on the amplitude of the resonant current at the instant of switching. There is a complex relationship between this amplitude, the frequency, the boost voltage and the output voltage. Ideally the IC should switch the MOSFET on as soon as the HB transition has been completed. If it waits any longer, the HP voltage may swing back, especially at high output loads. The advanced adaptive non-overlap time function takes care of this timing, so that it's not necessary to chose a fixed dead time (which is always a compromise). This saves on external components.

Adaptive non-overlap time sensing measures the HB slope after one MOSFET has been switched off. Normally, the HB slope starts immediately (the voltage starts rising or falling). Once the transition at the HB node is complete, the slope ends (the voltage stops rising/falling). This is detected by the ANO time sensor and the other MOSFET is switched

TEA1713T Product data sheet

#### **Resonant power supply control IC with PFC**



on. In this way the non-overlap time is optimized automatically, minimizing switching losses, even if the HB transition cannot be fully completed. Figure 10 illustrates the operation of the adaptive non-overlap time function in Inductive mode.

The non-overlap time depends on the HB slope, but has upper and lower limits.

An integrated minimum non-overlap time,  $t_{no(min)}$ , prevents cross conduction occurring under any circumstances.

The maximum non-overlap time is limited to the oscillator charge time. If the HB slope lasts longer than the oscillator charge time (= 1/4 of HB switching period) the MOSFET is forced to switch on. In this case the MOSFET is not soft switching. This limitation ensures that, at very high switching frequencies, the MOSFET on-time is at least 1/4 of the HB switching period.

### 7.8.4.2 Capacitive mode

The description above holds for normal operation with a switching frequency above the resonance frequency. When an error condition occurs (e.g. output short, load pulse too high) the switching frequency can be lower than the resonance frequency. The resonant tank then has a capacitive impedance. In Capacitive mode, the HB slope does not start after the MOSFET has switched off. Switching on the other MOSFET is not recommended in this situation. The absence of soft switching increases dissipation in the MOSFETs. In Capacitive mode, the body diode in the switched-off MOSFET may start conducting. Switching on the other MOSFET at this instant can result in the immediate destruction of the MOSFETs.

The advanced adaptive non-overlap time of the TEA1713 will always wait until the slope at the half-bridge node starts. It guarantees safe switching of the MOSFETs in all circumstances. Figure 11 illustrates the operation of the adaptive non-overlap time function in Capacitive mode.

www.DataSheet4U.com

In Capacitive mode, half the resonance period may elapse before the resonant current changes back to the correct polarity and starts charging the half-bridge node. The oscillator is slowed down until the half-bridge slope starts to allow this relatively long waiting time. See Section 7.8.5 for more details on the oscillator.

© NXP B.V. 2011. All rights reserved. 21 of 47

**Resonant power supply control IC with PFC** 



The MOSFET will be forced to switch on if the half-bridge slope fails to start and the oscillator voltage reaches  $V_{u(CFMIN)}$ .

The switching frequency is increased to eliminate the problems associated with Capacitive mode operation. This is explained in <u>Section 7.8.11</u>.

## 7.8.5 HBC slope controlled oscillator (pins CFMIN and RFMAX)

The slope-controlled oscillator determines the switching frequency of the half-bridge. The oscillator generates a triangular waveform between  $V_{u(CFMIN)}$  and  $V_{l(CFMIN)}$  at the external capacitor  $C_{fmin}$ .

Figure 12 shows how the frequency is determined.

#### **Resonant power supply control IC with PFC**



Two external components determine the frequency range:

- Capacitor C<sub>fmin</sub> connected between pin CFMIN and ground sets the minimum frequency in combination with an internally trimmed current source I<sub>osc(min)</sub>.
- Resistor R<sub>fmax</sub> connected between pin RFMAX and ground sets the frequency range and thus the maximum frequency.

The oscillator frequency depends on the charge and discharge currents of  $C_{fmin}$ . The (dis-)charge current contains a fixed component,  $I_{osc(min)}$ , that determines the minimum frequency, and a variable component that is 4.9 times greater than the current in pin RFMAX. I<sub>RFMAX</sub> is determined by the value of R<sub>fmax</sub> and the voltage on pin RFMAX:

- The voltage on pin RFMAX is V<sub>fmin(RFMAX)</sub> (typ. 0 V) at the minimum frequency.
- The voltage on pin RFMAX is V<sub>fmax(fb)(RFMAX)</sub> (typ. 1.5 V) at the maximum feedback frequency.
- The voltage on pin RFMAX is V<sub>fmax(ss)(RFMAX)</sub> (typ. 2.5 V) at the maximum soft start frequency.

The maximum frequency of the oscillator is limited internally. The HB frequency is limited to  $f_{\text{limit(HB)}}$  (min. 500 kHz). Figure 13 illustrates the relationship between V<sub>RFMAX</sub>, R<sub>fmax</sub>, C<sub>fmin</sub> and f<sub>HB</sub>.

#### **Resonant power supply control IC with PFC**



The oscillator is controlled by the slope of the half-bridge. The oscillator charge current is initially set to a low value  $I_{osc(red)}$  (typ. 30  $\mu$ A). When the start of the half-bridge slope is detected, the charge current is increased to its normal value. This feature is used in combination with the adaptive non-overlap time function as described in <u>Section 7.8.4.2</u> and <u>Figure 11</u>. Since the half-bridge slope normally starts directly after the MOSFET is switched off, the length of time the oscillator current is low will be negligible under normal operating conditions.

## 7.8.6 HBC feedback input (pin SNSFB)

In a typical power supply application, the output voltage is compared and amplified on the secondary side. The output of the error amplifier is transferred to the primary side via an opto-coupler. This opto-coupler can be connected directly to the SNSFB pin.

The SNSFB pin supplies the opto-coupler from an internal voltage source V<sub>pu(SNSFB)</sub> (typ. 8.4 V) with a series resistance R<sub>O(SNSFB)</sub>. The series resistance allows spike filtering via an external capacitor. To ensure sufficient bias current for the opto-coupler, the feedback input has a threshold current I<sub>fmin(SNSFB)</sub> (typ. 0.66 mA) at which the frequency is at a minimum. The maximum frequency is reached at I<sub>fmax(SNSFB)</sub> (typ 2.2 mA). The maximum frequency that can be reached via the SNSFB pin is lower (typ. 60 %) than the maximum frequency that can be reached via the SSHBC/EN pin. Figure 14 shows the relationship between I<sub>SNSFB</sub>, V<sub>SNSFB</sub> and V<sub>RFMAX</sub>.

#### **Resonant power supply control IC with PFC**



Below the level for minimum frequency,  $V_{SNSFB}$  is clamped at  $V_{clamp(SNSFB)}$  (typ. 3.2 V). This clamp enables a fast recovery of the output voltage regulation loop after an overshoot of the output voltage. The maximum current the clamp can deliver is  $I_{clamp(SNSFB)}$  (typ. 7.3 mA).

## 7.8.7 HBC open-loop protection, OLP-HBC (pin SNSFB)

Under normal operating conditions, the opto-coupler current will be between  $I_{fmin(SNSFB)}$  and  $I_{fmax(SNSFB)}$  and will pull down the voltage at pin SNSFB. Due to an error in the feedback loop, the current could be less than  $I_{fmin(SNSFB)}$  with the HBC controller delivering maximum output power.

The HBC controller features open-loop protection (OLP-HBC), which monitors the voltage on pin SNSFB. When  $V_{SNSFB}$  exceeds  $V_{olp(SNSFB)}$ , the protection timer is started. The Restart state is activated if the OLP condition is still present after the protection time has elapsed.

## 7.8.8 HBC soft start (pin SSHBC/EN)

The relationship between switching frequency and output current is not constant. It depends strongly on the output voltage and the boost voltage. This relationship can be complex. The TEA1713 contains a soft start function to ensure that the resonant converter starts or restarts with safe currents. This soft start function forces a start at such a high frequency that currents will be acceptable under all conditions. Soft start then slowly decreases the frequency. Normally, output voltage regulation will have taken over frequency control before soft start has reached its minimum frequency. Limiting the output current during start-up also limits the rate at which the output voltage rises and prevents an overshoot.

Soft start utilizes the voltage on pin SSHBC/EN. The timing of the soft start is set by external capacitor  $C_{ss(HBC)}$ . Pin SSHBC/EN is also used as an enable input. Soft start voltage levels are above the enable voltage thresholds.

www.DataSheet4U.com

### 7.8.8.1 Soft start voltage levels

The relationship between the soft start voltage at pin SSHBC/EN and the voltage at pin RFMAX, which is directly related to the frequency, is illustrated in Figure 15.

TEA1713T Product data sheet © NXP B.V. 2011. All rights reserved. 25 of 47

**Resonant power supply control IC with PFC** 



 $V_{RFMAX}$  and  $V_{SSHBC/EN}$  are of opposite polarity. At initial start-up,  $V_{SSHBC/EN}$  is below  $V_{fmax(SSHBC)}$  (typ. 3.2 V), which corresponds to the maximum frequency. During start-up,  $C_{ss(HBC)}$  is charged,  $V_{SSHBC/EN}$  rises and the frequency decreases. The contribution of the soft start function is zero when  $V_{SSHBC/EN}$  is above  $V_{fmin(SSHBC)}$  (typ. 7.9 V).

 $V_{SSHBC/EN}$  is clamped at a maximum of  $V_{clamp(SSHBC)}$  (typ. 8.4 V) (frequency is at a minimum) and at a minimum ( $\approx 3$  V). Below  $V_{fmax(SSHBC)}$  (maximum frequency), the discharge current is reduced to a maximum-frequency soft start current of typically 5  $\mu A$  The voltage is clamped at a minimum of  $V_{pu(EN)}$  (typ. 3 V). Both clamp levels are just outside the operating area of  $V_{fmax(SSHBC)}$  to  $V_{fmin(SSHBC)}$ . The margins avoid frequency disturbance during normal output voltage regulation, but ensure that overcurrent regulation can respond quickly.

### 7.8.8.2 Soft start charge and discharge

At initial start-up, the soft start capacitor  $C_{ss(HBC)}$  is charged to obtain a decreasing frequency sweep from maximum to operating frequency. As well as being used to softly start up the resonant converter, the soft start functionality is also used for regulation purposes (such as overcurrent regulation).  $C_{ss(HBC)}$  can therefore be charged or discharged. In the case of overcurrent regulation, a continuous alternation between charging and discharging takes place. In this way  $V_{SSHBC/EN}$  can be regulated, thereby overruling the signal from the feedback input.

The (dis-)charge current can have a high value,  $I_{ss(hf)(SSHBC)}$  (typ. 160  $\mu$ A), resulting in a fast (dis-)charge, or it can have a low value  $I_{ss(lf)(SSHBC)}$  (typ. 40  $\mu$ A), resulting in a slow (dis-)charge. This two-speed soft start sweep allows for a combination of a short start-up time for the resonant converter and stable regulation loops (such as overcurrent regulation).

www.DataSheet4U.com

The fast (dis-)charge speed is used for the upper frequency range where  $V_{SSHBC/EN}$  is below  $V_{ss(hf-lf)(SSHBC)}$  (typ. 5.6 V). In the upper frequency range, the currents in the converter do not react strongly to frequency variations.

| TEA1713T |      |       |
|----------|------|-------|
| Product  | data | sheet |

© NXP B.V. 2011. All rights reserved. 26 of 47

The slow (dis-)charge speed is used for the lower frequency range where  $V_{SSHBC/EN}$  is above  $V_{ss(hf-lf)(SSHBC)}$  (typ. 5.6 V). In the lower frequency range, the currents in the converter react strongly to frequency variations.

Section 7.8.10.2 describes how the two-speed soft start function is used for overcurrent regulation.

The soft start capacitor is neither charged nor discharged during non-operation time in Burst mode. The soft start voltage will not change during this time.

#### 7.8.8.3 Soft start reset

Some protection functions, such as overcurrent protection, require fast correction of the operating frequency set point, but do not require switching to stop. See the protection overview in Section 7.9 for details on which protection functions use this step to the maximum frequency. The TEA1713 has a special fast soft start reset feature for the HBC controller that forces  $V_{fmax(ss)(RFMAX)}$  on pin RFMAX. Soft start reset is also used when the HBC controller is enabled via the SSHBC/EN pin or after a restart to ensure a safe start at maximum frequency. Soft start reset is not used when the operation was stopped in Burst mode.

When a protection function is activated, the oscillator control input is disconnected from the soft start capacitor,  $C_{ss(HBC)}$ , connected between pin SSHBC/EN and ground and the switching frequency is immediately set to a maximum. Setting the switching frequency to a maximum will restore safe switching operation in most cases. At the same time, the capacitor is discharged to the maximum frequency level,  $V_{fmax(SSHBC)}$ . Once  $V_{SSHBC/EN}$  has reached this level, the oscillator control input is connected to the pin again and the normal soft start sweep follows. Figure 16 shows the soft start reset and the two-speed frequency sweep downwards.



### 7.8.9 HBC high-frequency protection, HFP-HBC (pin RFMAX)

Normally the converter will not operate continuously at maximum frequency because it will sweep down to much lower values. Certain error conditions, such as a disconnected transformer, could cause the converter to operate continuously at maximum frequency. If zero-voltage switching conditions are no longer present, the MOSFETs can overheat. The TEA1713 features High-Frequency Protection (HFP) for the HBC controller to protect it from being damaged in such circumstances.

HFP senses the voltage at pin RFMAX. This voltage indicates the current frequency. When the frequency is higher than 75 % of the soft start frequency range, the protection timer is started. The 75 % level corresponds to an RFMAX voltage of  $V_{hfp(RFMAX)}$  (typ. 1.83 V).

# 7.8.10 HBC overcurrent regulation and protection, OCR and OCP (pin SNSCURHBC)

The HBC controller is protected against overcurrent in two ways:

- Overcurrent regulation (OCR-HBC) which increases the frequency slowly; the protection timer is also started.
- Overcurrent protection (OCP-HBC) which steps to maximum frequency.

A boost voltage compensation function is included to reduce the variation in the output current protection level.

#### 7.8.10.1 Boost voltage compensation

The primary current, also known as the resonant current, is sensed via pin SNSCURHBC. It senses the momentary voltage across an external current sense resistor  $R_{cur(HBC)}$ . The use of the momentary current signal allows for fast overcurrent protection and simplifies the stabilizing of overcurrent regulation. The OCR and OCP comparators compare  $V_{SNSCURHBC}$  with the maximum positive and negative values.

For the same output power, the primary current is higher when the boost voltage is low. A boost compensation is included to reduce the dependency of the protected output current level on the boost voltage. The boost compensation sources and sinks a current from the SNSCURHBC pin. This current creates a voltage drop across the series resistor R<sub>curremp</sub>.

The amplitude of the current depends linearly on the boost voltage. At nominal boost voltage the current is zero and the voltage  $V_{Cur(HBC)}$  across the current sense resistor is also present at the SNSCURHBC pin. At the UVP-boost start level  $V_{uvp(SNSBOOST)}$ , the current is at a maximum. The direction of the current, sink or source, depends on the active gate signal. The voltage drop created across  $R_{curcmp}$  reduces the amplitude at the pin, resulting in a higher effective current protection level. The amount of compensation is set by the value of  $R_{curcmp}$ . Figure 17 shows how the boost compensation works for an artificial current signal. The sinking compensation current only flows when  $V_{SNSCURHBC}$  is positive because of the circuit implementation.

www.DataSheet4U.com

www.DataSheet4U.com

28 of 47

## **NXP Semiconductors**

# **TEA1713T**

### **Resonant power supply control IC with PFC**



### 7.8.10.2 Overcurrent regulation, OCR-HBC

The lowest comparator levels at the SNSCURHBC pin,  $V_{ocr(HBC)}$  (typ. –0.5 V and +0.5 V), relate to the overcurrent regulation voltage. There are comparators for both the positive and negative polarities. The positive comparator is active during the high-side on-time and the following high-side to low-side non-overlap time. The negative comparator is active during the remaining time. If either level is exceeded, the frequency will be slowly increased. This is accomplished by discharging the soft start capacitor. Each time the OCR level is exceeded, the event is latched until the next stroke and the soft start discharge current is enabled. When both the positive and negative OCR levels are exceeded, the soft start discharge current will flow continuously.

www.DataSheet4U.com

Overcurrent regulation is very effective at limiting the output current during start-up. A smaller soft start capacitor can be used to achieve a faster start-up. Using a smaller capacitor may result in an output current that is too high at times, but the OCR function will slow down the frequency sweep when needed to keep the output current within the specified limits. Figure 18 shows the operation of the OCR during output voltage start-up.

© NXP B.V. 2011. All rights reserved.

### Resonant power supply control IC with PFC



The protection timer is also started. The Restart state is activated when the OCR-HBC condition is still present after the protection time has elapsed.

### 7.8.10.3 Overcurrent protection, OCP-HBC

Under normal operating conditions, OCR is able to ensure the current remains below the specified maximum values. In the event of certain error conditions, however, it might not be fast enough to limit the current. OCP is implemented to protect against those error conditions. The OCP level, V<sub>ocp(HBC)</sub> (typ. –1 V and +1 V), is higher than the OCR level V<sub>ocr(HBC)</sub>.

When the OCP level is reached, the frequency immediately jumps to the maximum value via the soft start reset, followed by a normal sweep down.

#### 7.8.11 HBC capacitive mode regulation, CMR (pin HB)

The MOSFETs in the half-bridge drive the resonant circuit. Depending on the output load, the output voltage, and the switching frequency this resonant circuit can have an inductive impedance or a capacitive impedance. Inductive impedance is preferred because it facilitates efficient zero-voltage switching.

Harmful switching in Capacitive mode is prevented by the adaptive non-overlap time function (see Section 7.8.4.2). An extra action is performed which results in Capacitive Mode Regulation (CMR). CMR causes the half-bridge circuit to return to Inductive mode from Capacitive mode.

All information provided in this document is subject to legal disclaimers.

TEA1713T

1.1.4

### **Resonant power supply control IC with PFC**

Capacitive mode is detected when the HB slope does not start within  $t_{to(cmr)}$  after the MOSFETs have switched off. Detection of Capacitive mode will increase the switching frequency. This is realized by discharging the soft start capacitor with a relatively high current  $I_{cmr(hf)(SSHBC)}$  from the instant  $t_{to(cmr)}$  has expired until the half-bridge slope has started. The frequency increase regulates the HBC to the border between capacitive and inductive mode.

## 7.9 Protection overview

and a start of the

| Table 4.          | Overview protect | ctions                           |           |                                                  |                  |
|-------------------|------------------|----------------------------------|-----------|--------------------------------------------------|------------------|
| Protected<br>Part | Symbol           | Protection                       | Affected  | Action                                           | Description      |
| IC                | UVP-SUPIC        | Undervoltage protection SUPIC    | IC        | disable                                          | Section 7.2.1    |
| IC                | UVP-SUPREG       | Undervoltage protection SUPREG   | IC        | disable                                          | Section 7.2.2    |
| IC                | UVP-supplies     | Undervoltage protection supplies | IC        | disable and reset                                | Section 7.3      |
| IC                | SCP-SUPIC        | Short circuit protection SUPIC   | IC        | low HV start-up current                          | Section 7.2.4    |
| IC                | OVP-output       | Overvoltage protection output    | IC        | shut-down                                        | Section 7.5.4    |
| IC                | UVP-output       | Undervoltage protection output   | IC        | restart after protection time                    | Section 7.5.5    |
| IC                | OTP              | Overtemperature protection       | IC        | disable                                          | Section 7.5.6    |
| PFC               | OCR-PFC          | Overcurrent regulation PFC       | PFC       | switch off cycle-by-cycle                        | Section 7.7.7    |
| PFC               | UVP-mains        | Undervoltage protection mains    | PFC       | suspend switching                                | Section 7.7.8    |
| PFC               | OVP-boost        | Overvoltage protection boost     | PFC       | suspend switching                                | Section 7.7.9    |
| PFC               | SCP-boost        | Short circuit protection boost   | IC        | restart                                          | Section 7.7.10   |
| PFC               | OLP-PFC          | Open-loop protection PFC         | IC        | restart                                          | Section 7.7.10   |
| HBC               | UVP-boost        | Undervoltage protection boost    | HBC       | disable                                          | Section 7.8.2    |
| HBC               | OLP-HBC          | Open-loop protection HBC         | IC        | restart after protection time                    | Section 7.8.7    |
| HBC               | HFP-HBC          | High-frequency protection HBC    | IC        | restart after protection time                    | Section 7.8.9    |
| HBC               | OCR-HBC          | Overcurrent regulation HBC       | HBC<br>IC | increase frequency restart after protection time | Section 7.8.10.2 |
| HBC               | OCP-HBC          | Overcurrent protection HBC       | HBC       | step to maximum<br>frequency                     | Section 7.8.10.3 |
| HBC               | CMR              | Capacitive mode regulation       | HBC       | increase frequency                               | Section 7.8.11   |
| HBC               | ANO              | Adaptive non-overlap             | HBC       | prevent hazardous<br>switching                   | Section 7.8.4    |

www.DataSheet4U.com

31 of 47

## 8. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).; All voltages are measured with respect to pin SGND; Currents are positive when flowing into the IC; The voltage ratings are valid provided other ratings are not violated; Current ratings are valid provided the maximum power rating is not violated.

| Symbol                 | Parameter                  | Conditions              | Min  | Max                      | Unit |
|------------------------|----------------------------|-------------------------|------|--------------------------|------|
| Voltages               |                            |                         |      |                          |      |
| V <sub>SUPHV</sub>     | voltage on pin SUPHV       | continuous              | -0.4 | +630                     | V    |
| V <sub>SUPHS</sub>     | voltage on pin SUPHS       | DC                      | -0.4 | +570                     | V    |
|                        |                            | t < 0.5 s               | -0.4 | +630                     | V    |
|                        |                            | referenced to pin HB    | -0.4 | +14                      | V    |
| V <sub>SUPIC</sub>     | voltage on pin SUPIC       |                         | -0.4 | +38                      | V    |
| V <sub>SNSAUXPFC</sub> | voltage on pin SNSAUXPFC   |                         | -25  | +25                      | V    |
| V <sub>SUPREG</sub>    | voltage on pin SUPREG      |                         | -0.4 | +12                      | V    |
| V <sub>SNSOUT</sub>    | voltage on pin SNSOUT      |                         | -0.4 | +12                      | V    |
| V <sub>RCPROT</sub>    | voltage on pin RCPROT      |                         | -0.4 | +12                      | V    |
| V <sub>SNSFB</sub>     | voltage on pin SNSFB       |                         | -0.4 | +12                      | V    |
| V <sub>SSHBC/EN</sub>  | voltage on pin SSHBC/EN    |                         | -0.4 | +12                      | V    |
| V <sub>GATEHS</sub>    | voltage on pin GATEHS      | t < 10 µs for I > 10 mA | -0.4 | V <sub>SUPHS</sub> + 0.4 | V    |
| V <sub>GATELS</sub>    | voltage on pin GATELS      | t < 10 µs for I > 10 mA | -0.4 | $V_{SUPREG} + 0.4$       | V    |
| V <sub>GATEPFC</sub>   | voltage on pin GATEPFC     | t < 10 µs for I > 10 mA | -0.4 | $V_{SUPREG} + 0.4$       | V    |
| V <sub>SNSCURHBC</sub> | voltage on pin SNSCURHBC   |                         | -5   | +5                       | V    |
| V <sub>SNSBOOST</sub>  | voltage on pin SNSBOOST    |                         | -0.4 | +5                       | V    |
| V <sub>SNSMAINS</sub>  | voltage on pin SNSMAINS    |                         | -0.4 | +5                       | V    |
| V <sub>SNSCURPFC</sub> | voltage on pin SNSCURPFC   | current limited         | -0.4 | +5                       | V    |
| V <sub>COMPPFC</sub>   | voltage on pin COMPPFC     |                         | -0.4 | +5                       | V    |
| V <sub>CFMIN</sub>     | voltage on pin CFMIN       |                         | -0.4 | +5                       | V    |
| V <sub>PGND</sub>      | voltage on pin PGND        |                         | -1   | +1                       | V    |
| Currents               |                            |                         |      |                          |      |
| IGATEPFC               | current into pin GATEPFC   | duty cycle < 10 %       | -0.8 | +2                       | А    |
| ISNSCURPFC             | current into pin SNSCURPFC |                         | -1   | +10                      | mA   |
| General                |                            |                         |      |                          |      |
| P <sub>tot</sub>       | total power dissipation    | T <sub>amb</sub> < 75 ℃ | -    | 0.8                      | W    |
| T <sub>stg</sub>       | storage temperature        |                         | -55  | +150                     | °C   |
| Tj                     | junction temperature       |                         | -40  | +150                     | °C   |

www.DataSheet4U.com

TEA1713T Product data sheet

#### Table 5. Limiting values ...continued

In accordance with the Absolute Maximum Rating System (IEC 60134).; All voltages are measured with respect to pin SGND; Currents are positive when flowing into the IC; The voltage ratings are valid provided other ratings are not violated; Current ratings are valid provided the maximum power rating is not violated.

| Symbol           | Parameter                       | Conditions               | Min          | Max  | Unit |
|------------------|---------------------------------|--------------------------|--------------|------|------|
| ESD              |                                 |                          |              |      |      |
| V <sub>ESD</sub> | Electrostatic discharge voltage | Human body model         |              |      |      |
|                  |                                 | Pin 12 (SUPHV)           | <u>[1]</u> _ | 1500 | V    |
|                  |                                 | Pin 13,14,15 (HS driver) | <u>[1]</u> - | 1000 | V    |
|                  |                                 | other pins               | <u>[1]</u> - | 2000 | V    |
|                  |                                 | Machine model            |              |      |      |
|                  |                                 | All pins                 | [2] _        | 200  | V    |
|                  |                                 | Charged device model     |              |      |      |
|                  |                                 | All pins                 | -            | 500  | V    |

[1] Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

[2] Equivalent to discharging a 200 pF capacitor through a 0.75  $\mu$ H coil and a 10  $\Omega$  resistor.

## 9. Thermal characteristics

#### Table 6. Thermal characteristics

| Symbol               | Parameter                                   | Conditions                                    | Тур | Unit |
|----------------------|---------------------------------------------|-----------------------------------------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | In free air; JEDEC single<br>layer test board | 90  | K/W  |

## **10. Characteristics**

#### Table 7. Characteristics

| Symbol                                                   | Parameter                                   | Conditions                                          | Min  | Тур  | Max  | Unit |
|----------------------------------------------------------|---------------------------------------------|-----------------------------------------------------|------|------|------|------|
| High-voltage start-u                                     | ip source (pin SUPHV)                       |                                                     |      |      |      |      |
| I <sub>dism(SUPHV)</sub>                                 | disable mode current on pin<br>SUPHV        | Disabled IC state                                   | -    | 150  | -    | μA   |
| I <sub>red(SUPHV)</sub>                                  | reduced current on pin SUPHV                | $V_{SUPIC} < V_{scp(SUPIC)}$                        | -    | 1.1  | -    | mΑ   |
| Inom(SUPHV)                                              | nominal current on pin SUPHV                | V <sub>SUPIC</sub> < V <sub>start(hvd)(SUPIC)</sub> | -    | 5.1  | -    | mA   |
| I <sub>tko(SUPHV)</sub>                                  | takeover current on pin SUPHV               | V <sub>SUPIC</sub> > V <sub>start(hvd)(SUPIC)</sub> | -    | 7    | -    | μΑ   |
| V <sub>det(SUPHV)</sub>                                  | detection voltage on pin SUPHV              |                                                     | -    | -    | 25   | V    |
| V <sub>rst(SUPHV)</sub>                                  | reset voltage on pin SUPHV                  | $V_{SUPIC} < V_{rst(SUPIC)}$                        | -    | 7    | -    | V    |
| Low-voltage IC sup                                       | ply (pin SUPIC)                             |                                                     |      |      |      |      |
| V <sub>start(hvd)</sub> (SUPIC)<br>w. D.a.t.a.S.h.e.e.t. | start voltage with high voltage detected    | $V_{SUPHV} > V_{det(SUPHV)}$                        | 21.0 | 22.0 | 23.0 | V    |
| V <sub>start(nohvd)</sub> (SUPIC)                        | start voltage with no high voltage detected | $V_{SUPHV} < V_{det(SUPHV)}$ or open                | 16.1 | 17.0 | 17.9 | V    |
| V <sub>start(hys)(SUPIC)</sub>                           | hysteresis of start voltage on pin SUPIC    |                                                     | -    | 0.3  | -    | V    |

## Resonant power supply control IC with PFC

#### Table 7. Characteristics ...continued

| pin SUPIC<br>I <sub>ch(red)(SUPIC)</sub> reduced charge current on pi<br>SUPIC<br>I <sub>ch(nom)(SUPIC)</sub> nominal charge current on pin                                                                | $V_{SUPHV} < V_{rst(SUPHV)}$<br>e on<br>$N = V_{SUPIC} < V_{scp(SUPIC)}$ |            | 14.2<br>-<br>0.55<br>- | 15.0<br>7<br>0.65<br>-0.95 | 15.8<br>-<br>0.75<br>- | V<br>V<br>V<br>mA |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------|------------------------|----------------------------|------------------------|-------------------|
| Vscp(SUPIC)         short-circuit protection voltage<br>pin SUPIC           Ich(red)(SUPIC)         reduced charge current on pin<br>SUPIC           Ich(nom)(SUPIC)         nominal charge current on pin | e on<br>n V <sub>SUPIC</sub> < V <sub>scp(SUPIC)</sub><br>n              |            | 0.55<br>-              | 0.65                       | 0.75                   | V                 |
| pin SUPIC       I <sub>ch(red)(SUPIC)</sub> reduced charge current on pin SUPIC       I <sub>ch(nom)(SUPIC)</sub> nominal charge current on pin                                                            | n V <sub>SUPIC</sub> < V <sub>scp(SUPIC)</sub>                           |            | -                      |                            |                        |                   |
| SUPIC<br>I <sub>ch(nom)(SUPIC)</sub> nominal charge current on pin                                                                                                                                         | n                                                                        |            | -                      | -0.95                      | -                      | mA                |
|                                                                                                                                                                                                            |                                                                          |            | -                      |                            |                        |                   |
| SUPIC                                                                                                                                                                                                      | bled Disabled IC state                                                   |            |                        | -4.8                       | -                      | mA                |
| I <sub>dism(SUPIC)</sub> current on pin SUPIC in disat<br>mode                                                                                                                                             |                                                                          |            | -                      | 0.25                       | -                      | mA                |
| I <sub>protm(SUPIC)</sub> current on pin SUPIC in prote<br>mode                                                                                                                                            | ection SUPIC charge, SUPREG<br>charge; Restart or<br>Shut-down state     |            | -                      | 0.4                        | -                      | mA                |
| I <sub>oper(SUPIC)</sub> current on pin SUPIC in oper<br>mode                                                                                                                                              | ating Operational supply state;<br>Driver pins open.                     |            | -                      | 3                          | -                      | mA                |
| Regulated supply (pin SUPREG)                                                                                                                                                                              |                                                                          |            |                        |                            |                        |                   |
| V <sub>reg(SUPREG)</sub> regulation voltage on pin SUF                                                                                                                                                     | PREG I <sub>SUPREG</sub> = -40 mA                                        | <u>[1]</u> | 10.6                   | 10.9                       | 11.2                   | V                 |
| V <sub>start(SUPREG)</sub> start voltage on pin SUPREG                                                                                                                                                     |                                                                          | <u>[1]</u> | -                      | 10.7                       | -                      | V                 |
| V <sub>uvp(SUPREG)</sub> undervoltage protection volta<br>pin SUPREG                                                                                                                                       | ge on                                                                    | [1]        | -                      | 10.3                       | -                      | V                 |
| I <sub>ch(SUPREG)max</sub> maximum charge current on<br>SUPREG                                                                                                                                             | pin $V_{\text{SUPREG}} > V_{uvp(\text{SUPREG})}$                         |            | -40                    | -100                       | -                      | mA                |
| I <sub>ch(red)(SUPREG)</sub> reduced charge current on pi<br>SUPREG                                                                                                                                        | n $V_{SUPREG} < V_{uvp(SUPREG)};$<br>T = 25 °C.                          |            | -                      | -5.5                       | -                      | mA                |
|                                                                                                                                                                                                            | T = 140 °C                                                               |            | -2.5                   | -                          | -                      | mA                |
| Enable input (pin SSHBC/EN)                                                                                                                                                                                |                                                                          |            |                        |                            |                        |                   |
| V <sub>en(PFC)(EN)</sub> PFC enable voltage on pin El                                                                                                                                                      | N PFC only                                                               | [2]        | 0.8                    | 1.2                        | 1.4                    | V                 |
| V <sub>en(IC)(EN)</sub> IC enable voltage on pin EN                                                                                                                                                        | PFC + HBC                                                                | [2]        | 1.8                    | 2.2                        | 2.4                    | V                 |
| I <sub>pu(EN)</sub> pull-up current on pin EN                                                                                                                                                              | V <sub>SSHBC/EN</sub> = 2.5 V                                            |            | -                      | -42                        | -                      | μA                |
| V <sub>pu(EN)</sub> pull-up voltage on pin EN                                                                                                                                                              |                                                                          |            | -                      | 3.0                        | -                      | V                 |
| Fast shut-down reset (pin SNSMAINS)                                                                                                                                                                        |                                                                          |            |                        |                            |                        |                   |
| V <sub>rst(SNSMAINS)</sub> reset level on pin SNSMAINS                                                                                                                                                     | 3                                                                        | [2]        | -                      | 0.8                        | -                      | V                 |
| Protection and restart timer (pin RCPROT)                                                                                                                                                                  |                                                                          |            |                        |                            |                        |                   |
| V <sub>u(RCPROT)</sub> upper voltage on pin RCPRO                                                                                                                                                          | Т                                                                        |            | 3.8                    | 4.0                        | 4.2                    | V                 |
| VI(RCPROT) Iower voltage on pin RCPRO                                                                                                                                                                      | Т                                                                        |            | 0.4                    | 0.5                        | 0.6                    | V                 |
| I <sub>ch(fast)(RCPROT)</sub> fast-charge current on pin RC                                                                                                                                                | PROT                                                                     |            | -                      | -2.2                       | -                      | mA                |
| I <sub>ch(slow)</sub> (RCPROT) slow-charge current on pin<br>DataSheet4U.com RCPROT                                                                                                                        |                                                                          |            | -120                   | -100                       | -80                    | μΑ                |

## **Resonant power supply control IC with PFC**

#### Table 7. Characteristics ...continued

| Symbol                                           | Parameter                                                        | Conditions                                    |     | Min   | Тур   | Max   | Unit |
|--------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------|-----|-------|-------|-------|------|
| Output voltage pro                               | tection sensing, UVP/OVP output (p                               | in SNSOUT)                                    |     |       |       |       |      |
| V <sub>ovp(SNSOUT)</sub>                         | overvoltage protection voltage on<br>pin SNSOUT                  |                                               | [2] | 3.40  | 3.50  | 3.60  | V    |
| V <sub>uvp(SNSOUT)</sub>                         | under-voltage protection voltage on<br>pin SNSOUT                |                                               | [2] | 2.20  | 2.35  | 2.50  | V    |
| Overtemperature p                                | rotection                                                        |                                               |     |       |       |       |      |
| T <sub>otp</sub>                                 | overtemperature protection trip<br>temperature                   |                                               | [2] | 130   | 150   | 160   | °C   |
| Burst mode activat                               | ion (pin SNSOUT)                                                 |                                               |     |       |       |       |      |
| V <sub>burst(HBC)</sub>                          | HFC burst mode voltage                                           |                                               | [2] | 0.9   | 1.1   | 1.2   | V    |
| V <sub>burst(PFC)</sub>                          | PFC burst mode voltage                                           |                                               | [2] | 0.3   | 0.4   | 0.5   | V    |
| I <sub>pu(SNSOUT)</sub>                          | pull-up current on pin SNSOUT                                    |                                               |     | -     | -100  | -80   | μA   |
| V <sub>pu(SNSOUT)</sub>                          | pull-up voltage on pin SNSOUT                                    | $R_{SNSOUT}$ = 25 k $\Omega$ to SGND          |     | -     | 1.5   | -     | V    |
| PFC driver (pin GA                               | TEPFC)                                                           |                                               |     |       |       |       |      |
| Isource(GATEPFC)                                 | source current on pin GATEPFC                                    | V <sub>GATEPFC</sub> = 2 V                    |     | -     | -0.5  |       | А    |
| Isink(GATEPFC)                                   | sink current on pin GATEPFC                                      | V <sub>GATEPFC</sub> = 2 V                    |     | -     | 0.7   | -     | А    |
|                                                  |                                                                  | V <sub>GATEPFC</sub> = 10 V                   |     | -     | 1.2   | -     | А    |
| PFC on-timer (pin (                              | COMPPFC)                                                         |                                               |     |       |       |       |      |
| Vton(COMPPFC)zero                                | zero on-time voltage on pin<br>COMPPFC                           |                                               |     | -     | 3.5   | -     | V    |
| Vton(COMPPFC)max                                 | maximum on-time voltage on pin<br>COMPPFC                        |                                               |     | -     | 1.25  | -     | V    |
| f <sub>max(PFC)</sub>                            | PFC maximum frequency                                            |                                               |     | 100   | 125   | 150   | kHz  |
| t <sub>off(PFC)min</sub>                         | minimum PFC off-time                                             |                                               |     | -     | 1.4   | -     | μs   |
| PFC error amplifier                              | (pin SNSBOOST and COMPPFC)                                       |                                               |     |       |       |       |      |
| V <sub>reg(SNSBOOST)</sub>                       | regulation voltage on pin<br>SNSBOOST pin                        | $I_{COMPPFC} = 0$                             |     | 2.475 | 2.500 | 2.525 | V    |
| 9m                                               | transconductance                                                 | V <sub>SNSBOOST</sub> to I <sub>COMPPFC</sub> |     | -     | 80    | -     | μA/\ |
| Isink(COMPPFC)                                   | sink current on pin COMPPFC                                      | V <sub>SNSBOOST</sub> = 3.3 V                 |     | -     | 39    | -     | μΑ   |
| Isource(COMPPFC)                                 | compensation source current                                      | V <sub>SNSBOOST</sub> = 2.0 V                 |     | -     | -39   | -     | μA   |
| V <sub>clamp(COMPPFC)</sub>                      | clamp voltage on pin COMPPFC                                     |                                               | [3] | -     | 3.9   | -     | V    |
| PFC mains comper                                 | nsation (pin SNSMAINS)                                           |                                               |     |       |       |       |      |
| t <sub>on(max)</sub>                             | maximum on-time                                                  | high mains;<br>V <sub>SNSMAINS</sub> = 3.3 V  |     | 3.5   | 4.7   | 5.9   | μS   |
|                                                  |                                                                  | low mains;<br>V <sub>SNSMAINS</sub> = 0.97 V  |     | 29    | 44    | 59    | μS   |
| V <sub>mvc(SNSMAINS)max</sub><br>DataSheet4U.com | maximum mains voltage<br>compensation voltage on pin<br>SNSMAINS |                                               |     | 4.0   | -     | -     | V    |

## Resonant power supply control IC with PFC

#### Table 7. Characteristics ...continued

 $T_{amb} = 25 \text{ °C}; V_{SUPIC} = 20 \text{ V}; V_{SUPHV} > 40 \text{ V}; all voltages are measured with respect to SGND; currents are positive when flowing into the IC; unless otherwise specified.$ 

| Symbol                         | Parameter                                           | Conditions                                   |            | Min  | Тур  | Мах  | Uni |
|--------------------------------|-----------------------------------------------------|----------------------------------------------|------------|------|------|------|-----|
| PFC demagnetiza                | tion sensing (pin SNSAUXPFC)                        |                                              |            |      |      |      |     |
| V <sub>demag</sub> (SNSAUXPFC) | demagnetization voltage on pin<br>SNSAUXPFC         |                                              |            | -150 | -100 | -50  | mV  |
| t <sub>to(mag)</sub>           | magnetization time-out time                         |                                              |            | 40   | 50   | 60   | μs  |
| Iprot(SNSAUXPFC)               | protection current on pin<br>SNSAUXPFC              | $V_{SNSAUXPFC} = 50 \text{ mV}$              |            | -75  | -33  | -    | nA  |
| PFC valley sensing             | ng (pin SNSAUXPFC)                                  |                                              |            |      |      |      |     |
| (dV/dt) <sub>vrec(min)</sub>   | minimum valley recognition rate of voltage change   |                                              |            | -    | -    | 1.7  | V/µ |
| t <sub>slope(vrec)</sub> min   | minimum valley recognition slope                    | $V_{SNSAUXPFC} = 1 V_{pp}$                   | <u>[4]</u> | -    | -    | 300  | ns  |
|                                | time                                                | demagnetization to $\Delta V / \Delta t = 0$ | [5]        | -    | -    | 50   | ns  |
| t <sub>d(val-dem)max</sub>     | maximum valley-to-demag delay time                  |                                              |            | -    | 200  | -    | ns  |
| t <sub>to(vrec)</sub>          | valley recognition time-out time                    |                                              |            | 3    | 4    | 6    | μS  |
| PFC soft start (pir            | n SNSCURPFC)                                        |                                              |            |      |      |      |     |
| I <sub>ch(ss)(PFC)</sub>       | PFC soft-start charge current                       |                                              |            | -    | -60  | -    | μA  |
| V <sub>clamp(ss)(PFC)</sub>    | PFC soft-start clamp voltage                        |                                              | [1]        | 0.46 | 0.50 | 0.54 | V   |
| V <sub>stop(ss)(PFC)</sub>     | PFC soft-start stop voltage                         |                                              | [1]        | -    | 0.45 | -    | V   |
| R <sub>ss(PFC)</sub>           | PFC soft-start resistor                             |                                              |            | 12   | -    | -    | kΩ  |
| PFC overcurrent                | sensing (pin SNSCURPFC)                             |                                              |            |      |      |      |     |
| V <sub>ocr(PFC)</sub>          | PFC overcurrent regulation voltage                  | $dV/dt = 50 mV/\mu s$                        |            | 0.49 | 0.52 | 0.55 | V   |
|                                |                                                     | $dV/dt = 200 \text{ mV}/\mu \text{s}$        |            | 0.51 | 0.54 | 0.57 | V   |
| t <sub>leb(PFC)</sub>          | leading edge blanking time                          |                                              |            | 250  | 310  | 370  | ns  |
| Iprot(SNSCURPFC)               | protection current on pin<br>SNSCURPFC              |                                              |            | -50  | -33  | -    | nA  |
| PFC mains voltag               | e sensing and clamp (pin SNSMAINS                   | )                                            |            |      |      |      |     |
| V <sub>start(SNSMAINS)</sub>   | start voltage on pin SNSMAINS                       |                                              | [1]        | 1.11 | 1.15 | 1.19 | V   |
| $V_{uvp(SNSMAINS)}$            | undervoltage protection voltage on<br>pin SNSMAINS  |                                              | <u>[1]</u> | 0.84 | 0.89 | 0.94 | V   |
| V <sub>pu(SNSMAINS)</sub>      | pull-up voltage on pin SNSMAINS                     | UVP-mains active                             | [1]        | -    | 1.05 | -    | V   |
| Ipu(SNSMAINS)                  | maximum clamp current                               | UVP-mains active                             |            | -    | -42  | -35  | μA  |
| Iprot(SNSMAINS)                | Protection current on pin<br>SNSMAINS               | $V_{SNSMAINS} > V_{uvp(SNSMAINS)}$           |            | -    | 33   | 100  | nA  |
| PFC boost voltage              | e protection sensing, SCP/UVP/OVP                   | ooost (pin SNSBOOST)                         |            |      |      |      |     |
| V <sub>scp(SNSBOOST)</sub>     | short-circuit protection voltage on<br>pin SNSBOOST |                                              |            | 0.35 | 0.40 | 0.45 | V   |
| V <sub>start(SNSBOOST)</sub>   | start voltage on pin SNSBOOST                       |                                              |            | -    | 2.30 | 2.40 | V   |
| Vuvp(SNSBOOST)                 | undervoltage protection voltage on<br>pin SNSBOOST  |                                              |            | 1.50 | 1.60 | -    | V   |
| V <sub>ovp(SNSBOOST)</sub>     | overvoltage protection voltage on<br>pin SNSBOOST   |                                              |            | 2.59 | 2.63 | 2.67 | V   |

TEA1713T Product data sheet

## Resonant power supply control IC with PFC

#### Table 7. Characteristics ...continued

| Symbol                                 | Parameter                                                | Conditions                                                                                                                       |     | Min   | Тур     | Max              | Uni      |
|----------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|------------------|----------|
| I <sub>prot(SNSBOOST)</sub>            | protection current on pin<br>SNSBOOST                    | V <sub>SNSBOOST</sub> = 2.5 V                                                                                                    |     | -     | 45      | 100              | nA       |
| HBC high-side and                      | low-side driver (pin GATEHS and G                        | ATELS)                                                                                                                           |     |       |         |                  |          |
| I <sub>source(GATEHS)</sub>            | source current on pin GATEHS                             | $V_{GATEHS} - V_{HB} = 4 V$                                                                                                      |     | -     | -310    | -                | mΑ       |
| I <sub>source(GATELS)</sub>            | source current on pin GATELS                             | $V_{GATELS} - V_{PGND} = 4 V$                                                                                                    |     | -     | -310    | -                | mΑ       |
| I <sub>sink(GATEHS)</sub>              | sink current on pin GATEHS                               | $V_{GATEHS} - V_{HB} = 2 V;$                                                                                                     |     | -     | 560     | -                | mΑ       |
|                                        |                                                          | $V_{GATEHS} - V_{HB}$ = 11 V                                                                                                     |     | -     | 1.9     | -                | А        |
| Isink(GATELS)                          | sink current on pin GATELS                               | $V_{GATELS} - V_{PGND} = 2 V$                                                                                                    |     | -     | 560     | -                | mΑ       |
|                                        |                                                          | $V_{GATELS} - V_{PGND} = 11 V$                                                                                                   |     | -     | 1.9     | -                | А        |
| V <sub>rst(SUPHS)</sub>                | reset voltage on pin SUPHS                               |                                                                                                                                  |     | -     | 4.5     | -                | V        |
| I <sub>q(SUPHS)</sub>                  | quiescent current on pin SUPHS                           | $V_{SUPHS} - V_{HB}$ = 11 V                                                                                                      |     | -     | 37      | -                | μΑ       |
| HBC adaptive non-                      | overlap time (pin HB)                                    |                                                                                                                                  |     |       |         |                  |          |
| (dV/dt) <sub>ano(min)</sub>            | minimum adaptive non-overlap time rate of voltage change |                                                                                                                                  |     | -     | -       | 120              | V/µ      |
| t <sub>no(min)</sub>                   | minimum non-overlap time                                 |                                                                                                                                  |     | -     | -       | 160              | ns       |
|                                        | olled oscillator (pin CFMIN and RFM                      | AX)                                                                                                                              |     |       |         |                  |          |
| f <sub>min(HB)</sub>                   | minimum frequency on pin HB                              | C <sub>fmin</sub> = 390 pF;<br>V <sub>SSHBC/EN</sub> > V <sub>fmin(SSHBC)</sub><br>V <sub>SNSFB</sub> > V <sub>fmin(SNSFB)</sub> |     | 40    | 44      | 48               | kHz      |
| I <sub>osc(min)</sub>                  | minimum oscillator current                               | V <sub>RFMAX</sub> = 0 V; charge and discharge                                                                                   |     | -     | 150     | -                | μA       |
| l <sub>osc(max)</sub>                  | maximum oscillator current                               | $R_{fmax} = 15 \text{ k}\Omega;$<br>$V_{RFMAX}=2.5 \text{ V};$<br>$V_{SSHBC/EN} < V_{fmax(SSHBC)}$                               |     | -     | 970     | -                | μA       |
| I <sub>osc(red)</sub>                  | reduced oscillator current                               | Slowed-down oscillator                                                                                                           |     | -     | -30     | -                | μΑ       |
| I <sub>CFMIN</sub> /I <sub>RFMAX</sub> | current on pin CFMIN to current on<br>pin RFMAX ratio    |                                                                                                                                  |     | -     | 4.9     | -                |          |
| f <sub>limit(HB)</sub>                 | limit frequency on pin HB                                | C <sub>fmin</sub> = 20 pF                                                                                                        |     | 500   | 670     | -                | kHz      |
| V <sub>u(CFMIN)</sub>                  | upper voltage on pin CFMIN                               |                                                                                                                                  |     | -     | 3.0     | -                | V        |
| V <sub>I(CFMIN)</sub>                  | lower voltage on pin CFMIN                               |                                                                                                                                  |     | -     | 1.0     | -                | V        |
| V <sub>fmin(RFMAX)</sub>               | minimum frequency voltage on pin<br>RFMAX                |                                                                                                                                  |     | -     | 0       | -                | V        |
| V <sub>fmax(ss)</sub> (RFMAX)          | maximum soft start frequency voltage on pin RFMAX        | $V_{SSHBC/EN} < V_{fmax(SSHBC)}$                                                                                                 |     | 2.40  | 2.50    | 2.60             | V        |
| V <sub>fmax(fb)</sub> (RFMAX)          | maximum feedback frequency voltage on pin RFMAX          | $V_{SNSFB} < V_{fmax(SNSFB)}$                                                                                                    |     | 1.45  | 1.55    | 1.65             | V        |
| HBC feedback inpu                      | ıt (pin SNSFB)                                           |                                                                                                                                  |     |       |         |                  |          |
| V <sub>pu(SNSFB)</sub>                 | pull-up voltage on pin SNSFB                             |                                                                                                                                  |     | -     | 8.4     | -                | V        |
| DataSheet4U.com<br>Ro(snsfb)           | output resistance on pin SNSFB                           |                                                                                                                                  |     | -     | 1.5     | -                | kΩ       |
| V <sub>olp(SNSFB)</sub>                | open-loop protection voltage on pin SNSFB                |                                                                                                                                  | [2] | 7.0   | 7.7     | 7.9              | V        |
| I <sub>olp(SNSFB)</sub>                | open-loop protection current on pin SNSFB                |                                                                                                                                  | [2] | -0.35 | -0.26   | -0.10            | mA       |
| EA1713T                                | All information provided in th                           | s document is subject to legal disclaimers.                                                                                      |     |       | © NXP R | V. 2011. All rig | hts rese |
| Product data sheet                     |                                                          | 9 February 2011                                                                                                                  |     |       | 2.00 0. |                  | 37 of    |

## Resonant power supply control IC with PFC

#### Table 7. Characteristics ...continued

| Symbol                         | Parameter                                          | Conditions                                            |     | Min   | Тур   | Max   | Uni |
|--------------------------------|----------------------------------------------------|-------------------------------------------------------|-----|-------|-------|-------|-----|
| V <sub>fmin(SNSFB)</sub>       | minimum frequency voltage on pin SNSFB             |                                                       |     | 6.1   | 6.4   | 6.9   | V   |
| I <sub>fmin</sub> (SNSFB)      | minimum frequency current on pin SNSFB             | $V_{\text{SSHBC/EN}} > V_{\text{fmin}(\text{SSHBC})}$ |     | -0.86 | -0.66 | -0.46 | mA  |
| V <sub>fmax(SNSFB)</sub>       | maximum frequency voltage on pin SNSFB             | $V_{\text{SSHBC/EN}} > V_{\text{fmin}(\text{SSHBC})}$ |     | 3.9   | 4.1   | 4.3   | V   |
| I <sub>fmax</sub> (SNSFB)      | maximum frequency current on pin SNSFB             | $V_{SSHBC/EN} > V_{fmin(SSHBC)}$                      |     | -     | -2.2  | -     | mA  |
| V <sub>clamp</sub> (SNSFB)     | clamp voltage on pin SNSFB                         | maximum frequency;<br>I <sub>SNSFB</sub> = -4 mA      |     | -     | 3.2   | -     | V   |
| clamp(SNSFB)                   | clamp current on pin SNSFB                         | maximum frequency; -<br>V <sub>SNSFB</sub> = 0 V      |     | -7.3  | -     | mA    |     |
| HBC soft-start (pin            | SSHBC/EN)                                          |                                                       |     |       |       |       |     |
| V <sub>fmax(SSHBC)</sub>       | maximum frequency voltage on pin SSHBC             |                                                       |     | -     | 3.2   | -     | V   |
| V <sub>fmin(SSHBC)</sub>       | minimum frequency voltage on pin<br>SSHBC          | $V_{SNSFB} > V_{fmin(SNSFB)}$                         |     | 7.5   | 7.9   | 8.3   | V   |
| V <sub>clamp(SSHBC)</sub>      | clamp voltage on pin SSHBC                         |                                                       |     | -     | 8.4   | -     | V   |
| V <sub>ss(hf-lf)</sub> (SSHBC) | high-low frequency soft-start voltage on pin SSHBC |                                                       | [2] | -     | 5.6   | -     | V   |
| ss(hf)(SSHBC)                  | high frequency soft-start current on<br>pin SSHBC  | $V_{SSHBC} < V_{ss(lf-hf)(SSHBC)}$                    |     |       |       |       |     |
| pin                            |                                                    | charge current                                        |     | -     | -160  | -     | μΑ  |
|                                |                                                    | discharge current                                     |     | -     | 160   | -     | μΑ  |
| ss(lf)(SSHBC)                  | low frequency soft-start current on                | $V_{SSHBC} > V_{ss(lf-hf)(SSHBC)}$                    |     |       |       |       |     |
|                                | pin SSHBC                                          | charge current                                        |     | -     | -40   | -     | μA  |
|                                |                                                    | discharge current                                     |     | -     | 40    | -     | μA  |
| cmr(hf)(SSHBC)                 | high frequency CMR current on pin SSHBC            | $V_{SSHBC} < V_{ss(lf-hf)(SSHBC)}$ discharge only     |     | -     | 1800  | -     | μΑ  |
| cmr(lf)(SSHBC)                 | low frequency CMR current on pin SSHBC             | $V_{SSHBC} > V_{ss(lf-hf)(SSHBC)}$<br>discharge only  |     | -     | 440   | -     | μA  |
| HBC high frequenc              | y sensing, HFP - HBC (pin RFMAX)                   |                                                       |     |       |       |       |     |
| V <sub>hfp(RFMAX)</sub>        | High-frequency protection voltage on pin RFMAX     |                                                       | [2] | 1.70  | 1.83  | 2.00  | V   |
| HBC overcurrent se             | ensing, OCR/OCP - HBC (pin SNSCU                   | JRHBC)                                                |     |       |       |       |     |
| V <sub>ocr(HBC)</sub>          | HBC overcurrent regulation voltage                 |                                                       |     |       |       |       |     |
|                                |                                                    | positive level;<br>HS on + HS-LS non-overlap<br>time  |     | 0.45  | 0.50  | 0.55  | V   |
| DataSheet4U.com                |                                                    | negative level;<br>LS on + LS-HS non-overlap<br>time  |     | -0.55 | -0.50 | -0.45 | V   |

### **Resonant power supply control IC with PFC**

#### Table 7. Characteristics ...continued

 $T_{amb} = 25 \text{ °C}; V_{SUPIC} = 20 \text{ V}; V_{SUPHV} > 40 \text{ V}; all voltages are measured with respect to SGND; currents are positive when flowing into the IC; unless otherwise specified.$ 

| Symbol                   | Parameter                                           | Conditions                                           | Min   | Тур   | Max   | Unit |
|--------------------------|-----------------------------------------------------|------------------------------------------------------|-------|-------|-------|------|
| V <sub>ocp(HBC)</sub>    | HBC overcurrent protection voltage                  |                                                      |       |       |       |      |
|                          |                                                     | positive level;<br>HS on + HS-LS non-overlap<br>time | 0.90  | 1.00  | 1.10  | V    |
|                          |                                                     | negative level;<br>LS on + LS-HS non-overlap<br>time | -1.10 | -1.00 | -0.90 | V    |
| Ibstc(SNSCURHBC)max      | maximum boost compensation current on pin SNSCURHBC | V <sub>SNSBOOST</sub> = 1.8 V                        |       |       |       |      |
|                          |                                                     | source current;<br>V <sub>SNSCURHBC</sub> = -0.5 V   | -     | -170  | -     | μΑ   |
|                          |                                                     | sink current;<br>V <sub>SNSCURHBC</sub> = 0.5 V      | -     | 170   | -     | μΑ   |
| <b>HBC Capacitive Mo</b> | de Protection (CMP) (pin HB)                        |                                                      |       |       |       |      |
| t <sub>to(cmr)</sub>     | time-out capacitive mode regulation                 |                                                      | -     | 690   | -     | ns   |

[1] The marked levels on this pin are correlated. The voltage difference between the levels has much less spread than the absolute value of the levels themselves.

[2] Switching level has some hysteresis. The hysteresis falls within the limits.

[3] For a typical application with a compensation network on pin COMPPFC, like the example in Figure 19.

[4] Minimum required voltage change time for valley recognition on pin SNSAUXPFC.

[5] Minimum time required between demagnetization detection and  $\Delta V/\Delta t = 0$  on pin SNSAUXPFC.

**Resonant power supply control IC with PFC** 

## **11. Application information**



## **NXP Semiconductors**

## TEA1713T Resonant power supply control IC with PFC

## 12. Package outline



#### Fig 20. Package outline SOT137 (SO24)

All information provided in this document is subject to legal disclaimers.

TEA1713T

Resonant power supply control IC with PFC

## 13. Abbreviations

| Table 8. | Abbreviations                                                                                         |
|----------|-------------------------------------------------------------------------------------------------------|
| Acronym  | Description                                                                                           |
| ANO      | Adaptive Non-Overlap                                                                                  |
| CMOS     | Complementary Metal-Oxide-Semiconductor                                                               |
| CMR      | Capacitive Mode Regulation                                                                            |
| DMOS     | Double-diffused Metal-Oxide-Semiconductor                                                             |
| EMI      | ElectroMagnetic Interference                                                                          |
| HBC      | Half-Bridge Converter or Controller. Resonant converter which generates the regulated output voltage. |
| HFP      | High-Frequency Protection                                                                             |
| HV       | High-voltage                                                                                          |
| OCP      | OverCurrent Protection                                                                                |
| OCR      | OverCurrent Regulation                                                                                |
| OLP      | Open-Loop Protection                                                                                  |
| OTP      | OverTemperature Protection                                                                            |
| OVP      | OverVoltage Protection                                                                                |
| PFC      | Power Factor Converter or Controller. Converter which performs the power factor correction.           |
| UVP      | UnderVoltage Protection                                                                               |
| SCP      | Short-Circuit Protection                                                                              |

www.DataSheet4U.com

42 of 47

## 14. Revision history

| Table 9. Revision hist | tory         |                    |               |              |
|------------------------|--------------|--------------------|---------------|--------------|
| Document ID            | Release date | Data sheet status  | Change notice | Supersedes   |
| TEA1713T v.2           | 20110209     | Product data sheet | -             | TEA1713T v.1 |
| TEA1713T v.1           | 20091222     | Product data sheet | -             | -            |

## **15. Legal information**

## 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

## 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes - NXP Semiconductors reserves the right to make

www.changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

© NXP B.V. 2011. All rights reserved.

44 of 47

TEA1713T

### **Resonant power supply control IC with PFC**

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

## 16. Contact information

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

## 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

17

## Resonant power supply control IC with PFC

PFC frequency and off-time limiting..... 17

PFC soft start and soft stop

(pin SNSCURPEC)

7.7.5

7.7.6

## **17. Contents**

| 1       | General description 1                          |
|---------|------------------------------------------------|
| 2       | Features and benefits 2                        |
| 2.1     | General features 2                             |
| 2.2     | PFC controller features 2                      |
| 2.3     | HBC controller features 2                      |
| 2.4     | Protection features 2                          |
| 3       | Applications 2                                 |
| 4       | Ordering information 3                         |
| 5       | Block diagram 3                                |
| 6       | Pinning information 4                          |
| 6.1     | Pinning                                        |
| 6.2     | Pin description 4                              |
| 7       | Functional description 5                       |
| 7.1     | Overview of IC modules                         |
| 7.2     | Power supply                                   |
| 7.2.1   | Low-voltage supply input                       |
|         | (pin SUPIC) 6                                  |
| 7.2.2   | Regulated supply                               |
|         | (pin SUPREG) 7                                 |
| 7.2.3   | High-side driver floating supply               |
|         | (pin SUPHS) 7                                  |
| 7.2.4   | High voltage supply input (pin SUPHV) 8        |
| 7.3     | Flow diagram 8                                 |
| 7.4     | Enable input (pin SSHBC/EN) 10                 |
| 7.5     | IC protection                                  |
| 7.5.1   | IC restart and shut-down 11                    |
| 7.5.2   | Protection and restart timer 12                |
| 7.5.2.1 | Protection timer 12                            |
| 7.5.2.2 | Restart timer 12                               |
| 7.5.3   | Fast shut-down reset                           |
|         | (pin SNSMAINS) 13                              |
| 7.5.4   | Output overvoltage protection                  |
| 7 5 5   | (pin SNSOUT) 13                                |
| 7.5.5   | Output undervoltage protection<br>(pin SNSOUT) |
| 7.5.6   | OverTemperature Protection (OTP) 14            |
| 7.6     | Burst mode operation (pin SNSOUT) 14           |
| 7.7     | PFC controller                                 |
| 7.7.1   | PFC gate driver (pin GATEPFC)                  |
| 7.7.2   | PFC on-time control                            |
| 7.7.2.1 | PFC error amplifier (pins COMPPFC and          |
| 1.1.2.1 | SNSBOOST) 15                                   |
| 7.7.2.2 | PFC mains compensation                         |
|         | (pin SNSMAINS)                                 |
| 7.7.3   | PFC demagnetization sensing                    |
|         | (pin SNSAUXPFC)                                |
| 7.7.4   | PFC valley sensing (pin SNSAUXPFC) 16          |
|         |                                                |

| 7.7.7    | PFC overcurrent regulation, OCR-PFC        |          |
|----------|--------------------------------------------|----------|
| 1.1.1    | (pin SNSCURPFC)                            | 18       |
| 7.7.8    | PFC mains undervoltage protection/brownout | 10       |
| 1.1.0    | protection, UVP-mains (pin SNSMAINS)       | 18       |
| 7.7.9    | PFC boost overvoltage protection,          | 10       |
| 1.1.5    | OVP-boost (pin SNSBOOST)                   | 18       |
| 7.7.10   | PFC short circuit/open-loop protection,    | 10       |
| 1.1.10   | SCP/OLP-PFC (pin SNSBOOST)                 | 19       |
| 7.8      | HBC controller                             | 19       |
| 7.8.1    | HBC high-side and low-side driver          | 10       |
|          | (pin GATEHS and GATELS)                    | 19       |
| 7.8.2    | HBC boost undervoltage protection,         | 10       |
|          | UVP-boost (pin SNSBOOST)                   | 19       |
| 7.8.3    | HBC switch control.                        | 19       |
| 7.8.4    | HBC Adaptive Non-Overlap (ANO) time        |          |
| -        | function (pin HB)                          | 20       |
| 7.8.4.1  | Inductive mode (normal operation)          | 20       |
| 7.8.4.2  | Capacitive mode                            | 21       |
| 7.8.5    | HBC slope controlled oscillator            |          |
|          | (pins CFMIN and RFMAX)                     | 22       |
| 7.8.6    | HBC feedback input (pin SNSFB)             | 24       |
| 7.8.7    | HBC open-loop protection, OLP-HBC (pin     |          |
|          | SNSFB)                                     | 25       |
| 7.8.8    | HBC soft start (pin SSHBC/EN)              | 25       |
| 7.8.8.1  | Soft start voltage levels                  | 25       |
| 7.8.8.2  | Soft start charge and discharge            | 26       |
| 7.8.8.3  | Soft start reset                           | 27       |
| 7.8.9    | HBC high-frequency protection, HFP-HBC     |          |
|          | (pin RFMAX)                                | 28       |
| 7.8.10   | HBC overcurrent regulation and protection, | 00       |
| 70404    | OCR and OCP (pin SNSCURHBC)                | 28       |
| 7.8.10.1 |                                            | 28<br>29 |
| 7.8.10.2 |                                            | 29<br>30 |
| 7.8.10.3 | HBC capacitive mode regulation, CMR        | 30       |
| 1.0.11   | (pin HB)                                   | 30       |
| 7.9      | Protection overview                        | 31       |
| 8        |                                            | 32       |
| -        | Limiting values                            |          |
| 9        | Thermal characteristics                    | 33       |
| 10       | Characteristics                            | 33       |
| 11       | Application information                    | 40       |

Package outline..... 41 Abbreviations ..... 42

Revision history ..... 43

continued >>

#### TEA1713T Product data sheet

12

13 14

© NXP B.V. 2011. All rights reserved.

46 of 47

## **NXP Semiconductors**

## **TEA1713T**

## Resonant power supply control IC with PFC

| 15   | Legal information 44   |  |
|------|------------------------|--|
| 15.1 | Data sheet status 44   |  |
| 15.2 | Definitions 44         |  |
| 15.3 | Disclaimers            |  |
| 15.4 | Trademarks 45          |  |
| 16   | Contact information 45 |  |
| 17   | Contents 46            |  |

www.DataSheet4U.com

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 9 February 2011 Document identifier: TEA1713T