

HV start-up DCM/QR flyback controller with integrated DCM/QR PFC controller

Rev. 3 — 24 August 2012

**Product data sheet** 

# 1. General description

The TEA1753LT is the third generation of green Switched Mode Power Supply (SMPS) controller ICs. The TEA1753LT combines a controller for Power Factor Correction (PFC) and a flyback controller. Its high level of integration allows the design of a cost-effective power supply with a very low number of external components.

The special built-in green functions provide high efficiency at all power levels. This efficiency applies to quasi-resonant operation at high-power levels, quasi-resonant operation with valley skipping, as well as to reduced frequency operation at lower power levels. At low-power levels, the PFC switches off to maintain high efficiency.

During low-power conditions, the flyback controller switches to frequency reduction mode and limits the peak current to an adjustable minimum value. This mode ensures high efficiency at low-power and good standby power performance while minimizing audible noise from the transformer.

The controller can be switched to the power-down mode for no-load operation. In this mode, the controller is shut down for very low standby power applications

The TEA1753LT is a Multi-Chip Module (MCM), containing 2 chips. The proprietary high-voltage BCD800 process which makes direct start-up possible from the rectified universal mains voltage in an effective and green way. The second low voltage Silicon On Insulator (SOI) is used for accurate, high-speed protection functions and control.

The TEA1753LT enables the design of highly efficient and reliable supplies with power requirements of up to 250 W using a minimum number of external components.

**Remark:** All values provided throughout the running text, are typical values unless otherwise stated.



#### HV start-up flyback controller with integrated PFC controller

## 2. Features and benefits

### 2.1 Distinctive features

- Integrated PFC and flyback controller
- Universal mains supply operation (70 V (AC) to 276 V (AC))
- Dual-boost PFC with accurate maximum output voltage (NXP patented)
- High level of integration, resulting in a very low external component count and a cost-effective design
- Adjustable PFC switch-off delay

### 2.2 Green features

- On-chip start-up current source
- Power down functionality for very low standby power

### 2.3 PFC green features

- Valley/zero voltage switching (ZVS) for minimum switching losses (NXP patented)
- Frequency limitation to reduce switching losses
- PFC is switched off when a low load is detected at the flyback output

## 2.4 Flyback green features

- Valley switching for minimum switching losses (NXP patented)
- Frequency reduction with adjustable minimum peak current at low-power operation to maintain high efficiency at low output power levels

### 2.5 Protection features

- Safe restart mode for system fault conditions
- Continuous mode protection with demagnetization detection for both converters (NXP patented)
- UnderVoltage Protection (UVP) (foldback during overload)
- Accurate OverVoltage Protection (OVP) for both converters (adjustable for flyback converter)
- Mains voltage independent OverPower Protection (OPP)
- Open control loop protection for both converters. The open-loop protection on the flyback converter is latched
- OverTemperature Protection (OTP)
- Low and adjustable OverCurrent Protection (OCP) trip level for both converters
- General-purpose latched protection input for system OverTemperature Protection (OTP) for example

# 3. Applications

The device is used in all applications requiring an efficient and cost-effective power supply solution up to 250 W. Notebook adapters, in particular, benefit from the high level of integration

# 4. Ordering information

| Type number | er Package |                                                            |          |
|-------------|------------|------------------------------------------------------------|----------|
|             | Name       | Description                                                | Version  |
| TEA1753LT   | SO16       | plastic small outline package; 16 leads; body width 3.9 mm | SOT109-1 |

### HV start-up flyback controller with integrated PFC controller

# 5. Block diagram



TEA1753LT Product data sheet

# 6. Pinning information

## 6.1 Pinning



## 6.2 Pin description

| Table 2.        | Pin description |                                                                    |
|-----------------|-----------------|--------------------------------------------------------------------|
| Symbol          | Pin             | Description                                                        |
| V <sub>CC</sub> | 1               | supply voltage                                                     |
| GND             | 2               | ground                                                             |
| FBCTRL          | 3               | flyback control input                                              |
| FBAUX           | 4               | auxiliary winding input for demagnetization timing and flyback OVP |
| LATCH           | 5               | general-purpose protection input                                   |
| PFCCOM          | P 6             | frequency compensation pin for PFC                                 |
| VINSENS         | E 7             | mains voltage sense input                                          |
| PFCAUX          | 8               | auxiliary winding input for demagnetization timing for PFC         |
| VOSENSE         | E 9             | sense input for PFC output voltage                                 |
| FBSENSE         | 10              | flyback current sense input                                        |
| PFCSENS         | SE 11           | PFC current sense input                                            |
| PFCDRIV         | ER 12           | PFC gate-driver output                                             |
| FBDRIVE         | R 13            | flyback gate-driver output                                         |
| PFCTIME         | R 14            | delay timer pin for PFC on/off control                             |
| HVS             | 15              | high-voltage safety spacer, not connected                          |
| HV              | 16              | high-voltage start-up/ flyback valley sensing                      |

## 7. Functional description

### 7.1 General control

The TEA1753LT contains a controller for a power factor correction circuit as well as a controller for a flyback circuit. A typical configuration is shown in Figure 3.



### 7.1.1 Start-up and UnderVoltage LockOut (UVLO)

Initially the capacitor on the  $V_{\text{CC}}$  pin is charged from the high-voltage mains using the HV pin.

When  $V_{CC}$  is less than  $V_{trip}$ , the charge current is low. This low current protects the IC if the  $V_{CC}$  pin is shorted to ground. To ensure a short start-up time, the charge current above  $V_{trip}$  is increased until  $V_{CC}$  reaches  $V_{th(UVLO)}$ . When  $V_{CC}$  is between  $V_{th(UVLO)}$  and  $V_{startup}$ , the charge current returns to low to ensure a low safe restart duty cycle during fault conditions.

The control logic activates the internal circuitry and switches off the HV charge current when the voltage on pin V<sub>CC</sub> passes the V<sub>startup</sub> level. First, the LATCH pin current source is activated and the soft-start capacitors on the PFCSENSE and FBSENSE pins are charged. Also the clamp circuit on the PFCCOMP pin is activated.

The PFC circuit is activated when the following conditions are met:

- the LATCH pin voltage exceeds the  $V_{en(LATCH)}$  voltage
- the PFCCOMP pin voltage reaches the  $V_{\text{en}(\text{PFCCOMP})}$  voltage
- the soft-start capacitor on the PFCSENSE pin is charged

If the soft start capacitor on the FBSENSE pin is charged, the flyback converter is also activated. The flyback converter output voltage is then regulated to its nominal output voltage. The auxiliary winding of the flyback converter takes over the IC supply. See Figure 4.

If during start-up the LATCH pin does not reach the  $V_{en(LATCH)}$  level before  $V_{CC}$  reaches  $V_{th(UVLO)}$ , it is deactivated. The charge current is then switched on again.

When the flyback converter starts,  $V_{FBCTRL}$  is monitored. If this output voltage does not reach its intended regulation level within a specified time, the voltage on the FBCTRL pin reaches the  $V_{to(FBCTRL)}$  level. An error is then assumed and a latched protection is initiated.

When one of the protection functions is activated, both converters stop switching and the  $V_{CC}$  voltage drops to  $V_{th(UVLO)}$ . A latched protection recharges capacitor  $C_{VCC}$  using the HV pin, but does not restart the converters. To provide safe restart protection, the capacitor is recharged using the HV pin and the device restarts (see block diagram, Figure 1).

If OVP of the PFC circuit (V<sub>VOSENSE</sub> > V<sub>OVP(VOSENSE)</sub>) occurs, the PFC controller stops switching until the VOSENSE pin voltage drops to less than V<sub>OVP(VOSENSE</sub>). If a mains undervoltage is detected, V<sub>VINSENSE</sub> < V<sub>stop(VINSENSE</sub>), the PFC controller stops switching until V<sub>VINSENSE</sub> > V<sub>start(VINSENSE</sub>) again.

When the voltage on the V<sub>CC</sub> pin drops below the undervoltage lockout level, both controllers stop switching and re-enter the safe restart mode. In the safe restart mode, the driver outputs are disabled and the V<sub>CC</sub> pin voltage is recharged using the HV pin.

### **NXP Semiconductors**

# **TEA1753LT**

### HV start-up flyback controller with integrated PFC controller



### 7.1.2 Power down

The power-down mode is activated for very low standby power applications by pulling the VINSENSE pin below the V<sub>th(pd)</sub> level. The TEA1753LT stops switching and the safe restart protection is activated. The high-voltage start-up current source is also disabled during power-down, so the TEA1753LT does not restart until the VINSENSE pin voltage is raised again. During power down all internal circuitry is disabled except for a voltage detection circuit on the VINSENSE pin. This circuit is supplied by the HV pin and draws 16  $\mu$ A from the HV pin for biasing.

If the VINSENSE pin is pulled low, a latched protection is also reset. (see Section 7.1.5)

### 7.1.3 Supply management

All internal reference voltages are derived from a temperature compensated and trimmed on-chip band gap circuit. Internal reference currents are derived from a temperature compensated and trimmed on-chip current reference circuit.

### 7.1.4 Latch input

The LATCH pin is a general-purpose input pin, which is used to switch off both converters. The pin sources a current  $I_{O(LATCH)}$  of 80  $\mu$ A. Switching is stopped as soon as the voltage on this pin drops below 1.25 V.

At initial start-up, switching is inhibited until the capacitor on the LATCH pin is charged above 1.35 V. No internal filtering is done on this pin. An internal Zener clamp of 2.9 V protects this pin from excessive voltages.

### 7.1.5 Fast latch reset

In a typical application, the mains is interrupted briefly to reset the latched protection. The PFC bus capacitor,  $C_{bus}$ , does not have to discharge for this latched protection to reset.

When the VINSENSE voltage drops below 750 mV and is then raised to 870 mV, the latched protection is reset.

The latched protection is also reset by removing the voltage on the  $V_{CC}$  and HV pins.

### 7.1.6 Overtemperature protection

An accurate internal temperature protection is provided in the circuit. When the junction temperature exceeds the thermal shut-down temperature, the IC stops switching. As long as OTP is active, the capacitor  $C_{VCC}$  is not recharged from the HV mains. If the  $V_{CC}$  supply voltage is not sufficient, the OTP circuit is supplied from the HV pin.

OTP is a latched protection. It is reset by removing the voltage on the  $V_{CC}$  and HV pins or by the fast latch reset function. (See <u>Section 7.1.5</u>)

### 7.2 Power factor correction circuit

The power factor correction circuit operates in quasi-resonant or Discontinuous Conduction Mode (CDM) with valley switching. The next primary stroke is only started when the previous secondary stroke has ended and the voltage across the PFC MOSFET has reached a minimum value. V<sub>PFCAUX</sub> is used to detect transformer demagnetization and the minimum voltage across the external PFC MOSFET switch.

### 7.2.1 ton control

The power factor correction circuit is operated in t<sub>on</sub> control. The resulting mains harmonic reduction is well within the class-D requirements.

### 7.2.2 Valley switching and demagnetization (PFCAUX pin)

The PFC MOSFET is switched on after the transformer is demagnetized. Internal circuitry connected to the PFCAUX pin detects the end of the secondary stroke. It also detects the voltage across the PFC MOSFET. To reduce switching losses and electromagnetic Interference (EMI) (valley switching), the next stroke is started if the voltage across the PFC MOSFET is at its minimum.

If a demagnetization signal is not detected on the PFCAUX pin, the controller generates a Zero Current Signal (ZCS), 50  $\mu$ s after the last PFCGATE signal.

If a valley signal is not detected on the PFCAUX pin, the controller generates a valley signal 4  $\mu$ s after demagnetization is detected.

To protect the internal circuitry during lightning events, for example, add a 5 k $\Omega$  series resistor to PFCAUX. To prevent incorrect switching due to external disturbance, place the resistor close to the IC on the printed-circuit board.

### 7.2.3 Frequency limitation

To optimize the transformer and minimize switching losses, the switching frequency is limited to  $f_{sw(PFC)max}$ . If the frequency for quasi-resonant operation is above the  $f_{sw(PFC)max}$  limit, the system switches over to DCM. The PFC MOSFET is only switched on at a minimum voltage across the switch (valley switching).

### 7.2.4 Mains voltage compensation (VINSENSE pin)

The equation for the transfer function of a power factor corrector contains the square of the mains input voltage. In a typical application this results in a low bandwidth for low mains input voltages and a high bandwidth for high mains input voltages.

To compensate for the mains input voltage influence, TEA1753LT contains a correction circuit. The average input voltage is measured using the VINSENSE pin and the information is fed to an internal compensation circuit. Using this compensation, it is possible to keep the regulation loop bandwidth constant over the mains input range. This yields a fast transient response on load steps, while still complying with class-D MHR requirements.

In a typical application, a resistor and two capacitors on the PFCCOMP pin set the bandwidth of the regulation loop.

### 7.2.5 Soft start-up (PFCSENSE pin)

To prevent audible transformer noise at start-up or during hiccup, the soft-start function slowly increases the transformer peak current. This increase is achieved by inserting  $R_{SS1}$  and  $C_{SS1}$  between the PFCSENSE pin and current sense resistor  $R_{SENSE1}$ . An internal current source charges the capacitor to:

$$V_{PFCSENSE} = I_{start(soft)PFC} \times R_{SS1}$$

The voltage is limited to V<sub>start(soft)PFC</sub>.

The start level and the time constant of the increasing primary current level is adjusted externally by changing the values of  $R_{SS1}$  and  $C_{SS1}$ .

$$\tau soft-start = 3 \times R_{SS1} \times C_{SS1}$$
(2)

The charging current I<sub>start(soft)PFC</sub> flows as long as V<sub>PFCSENSE</sub> is below 0.5 V. If V<sub>PFCSENSE</sub> exceeds 0.5 V, the soft-start current source starts limiting current I<sub>start(soft)PFC</sub>. When the PFC starts switching, the I<sub>start(soft)PFC</sub> current source is switched off; see Figure 5.

(1)

HV start-up flyback controller with integrated PFC controller



### 7.2.6 Low-power mode

When the output power of the flyback converter (see <u>Section 7.3</u>) is low, the flyback converter switches over to frequency modulation mode. When the maximum switching frequency of the flyback drops below 48 kHz, the power factor correction circuit is switched off to maintain high efficiency. Connect a capacitor to the PFCTIMER pin to delay switching off (see also Section 7.2.7).

During low-power mode operation, the PFCCOMP pin is clamped to a minimum voltage of 3.5 V or 2.5 V and a maximum voltage of 3.9 V. The lower clamp voltage depends on the voltage on VINSENSE pin. This voltage limits the maximum power that is delivered when the PFC is switched on again. The upper clamp voltage ensures that the PFC returns from low-power mode to its normal regulation point in a limited time.

When the maximum switching frequency of the flyback converter exceeds 86 kHz, the power factor correction circuit restores normal operation.

### 7.2.7 PFC off delay (pin PFCTIMER)

When the flyback converter maximum frequency drops below 48 kHz, the PFC is switched off. The IC then outputs a 5  $\mu$ A current to the PFCTIMER pin. When the voltage on the PFCTIMER pin reaches 3.6 V, the PFC is switched off by performing a soft-stop.

When the flyback converter frequency exceeds 86 kHz, a switch discharges the PFCTIMER pin capacitor. When the voltage on the PCTIMER pin drops below 1.27 V, the PFC is switched on (see Figure 6).



TEA1753LT

### 7.2.8 Dual-boost PFC

The mains input voltage modulates the PFC output voltage. The mains input voltage is measured using the VINSENSE pin. If the voltage on the VINSENSE pin drops below 2.2 V, the current is sourced from the VOSENSE pin. To ensure the stable switch-over, a 200 mV transition region is inserted around the 2.2 V, see Figure 7.

For low VINSENSE input voltages, the output current is 8  $\mu$ A. This output current, in combination with the resistors on the VOSENSE pin, sets the lower PFC output voltage level at low mains voltages. At high mains input voltages, the current is switched to zero. The PFC output voltage is then at its maximum. As this current is zero in this situation, it does not affect the accuracy of the PFC output voltage.

For proper switch-off, the VOSENSE current is switched to its maximum value of 8  $\mu$ A when the voltage on pin VOSENSE drops below 2.1 V.



### 7.2.9 Overcurrent protection (PFCSENSE pin)

The maximum peak current is limited cycle-by-cycle by sensing the voltage across an external sense resistor,  $R_{SENSE1}$ , on the source of the external MOSFET. The voltage is measured using the PFCSENSE pin.

### 7.2.10 Mains undervoltage lockout/brownout protection (VINSENSE pin)

To prevent the PFC from operating at very low mains input voltages, the voltage on the VINSENSE pin is continuously sensed. When the voltage on this pin drops below the  $V_{stop(VINSENSE)}$  level, switching of the PFC is stopped.

### 7.2.11 Overvoltage protection (VOSENSE pin)

To prevent output overvoltage during load steps and mains transients, an overvoltage protection circuit is built in.

When the voltage on the VOSENSE pin exceeds the V<sub>ovp(VOSENSE)</sub> level, switching of the power factor correction circuit is inhibited. Switching of the PFC recommences when the VOSENSE pin voltage drops below the V<sub>ovp(VOSENSE)</sub> level again.

When the resistor between the VOSENSE pin and ground is open, the overvoltage protection is also triggered.

### 7.2.12 PFC open-loop protection (VOSENSE pin)

The power factor correction circuit does not start switching until the voltage on the VOSENSE pin is above the  $V_{th(ol)(VOSENSE)}$  level. This feature protects the circuit from open-loop and VOSENSE short-circuit.

### 7.2.13 Driver (PFCDRIVER pin)

The driver circuit to the gate of the power MOSFET has a current sourcing capability of -500 mA and a current sink capability of 1.2 A. These capabilities permit fast turn-on and turn-off of the power MOSFET for efficient operation.

### 7.3 Flyback controller

The TEA1753LT includes a controller for a flyback converter. The flyback converter operates in quasi-resonant or DCM with valley switching. The auxiliary winding of the flyback transformer provides demagnetization detection and powers the IC after start-up.

### 7.3.1 Multimode operation

The TEA1753LT flyback controller operates in several modes; see Figure 8.



At high output power the converter switches to quasi-resonant mode. The next converter stroke starts after demagnetization of the transformer and detection of the valley. In quasi-resonant mode switching losses are minimized. This minimization is achieved by the converter only switching on when the voltage across the external MOSFET is at its minimum (see also Section 7.3.2).

To prevent high frequency operation at low loads, the maximum switching frequency is limited to 125 kHz. When the frequency limit is reached, the quasi-resonant operation changes to DCM with valley skipping. This mode limits the MOSFET switch-on losses and conducted EMI.

A Voltage Controlled Oscillator (VCO) controls the frequency at very low power and standby levels. The minimum frequency is reduced to zero. During frequency reduction mode, the primary peak current is kept at an adjustable minimal level to maintain a high efficiency. As the primary peak current is low in frequency reduction operation, no audible noise is noticeable at switching frequencies in the audible range. Valley switching is also active in this mode.

In frequency reduction mode, the PFC controller is switched off. The flyback maximum frequency changes linearly with the control voltage on the FBCTRL pin (see Figure 9). Hysteresis has been added for stable on and off switching of the PFC. At no-load operation, the switching frequency is reduced to (almost) zero.

The input voltage of the flyback converter and the capacitance on the drain node of the flyback power switch affect the frequency reduction slope. By choosing the proper compensation, the frequency reduction slope for high input voltages is chosen as the same as for low input voltages. This compensation yields an input voltage independent PFC switch-on and switch-off power level (see the application information in Section 11).



### 7.3.2 Valley switching (HV pin)

A new cycle starts when the external MOSFET is switched on. V<sub>FBSENSE</sub> and V<sub>FBCTRL</sub> determine the on-time. The MOSFET is then switched off and the secondary stroke starts. After the secondary stroke, the drain voltage shows an oscillation with a frequency of approximately:

$$f = \frac{1}{\left[2 \times \pi \times \sqrt{(L_p \times C_d)}\right]}$$
(3)

where L<sub>p</sub> is the primary self-inductance of the flyback transformer and C<sub>d</sub> is the capacitance on the drain node.

When the internal oscillator voltage is high and the secondary stroke ended, the circuit waits for the lowest drain voltage before starting a new primary stroke.

TEA1753LT

#### HV start-up flyback controller with integrated PFC controller

<u>Figure 10</u> shows the drain voltage, valley signal, secondary stroke signal and the internal oscillator signal.

Valley switching allows high frequency operation as capacitive switching losses are reduced, see Equation 4. High frequency operation makes small and cost-effective magnetic components possible.

$$P = \frac{1}{2} \times C_d \times V^2 \times f \tag{4}$$



### 7.3.3 Current mode control (FBSENSE pin)

Current mode control is used for the flyback converter for its good line regulation.

The FBSENSE pin senses the primary current across an external resistor and compares it with an internal control voltage. The internal control voltage is proportional to the FBCTRL pin voltage, see <u>Figure 11</u>.

The FBSENSE pin outputs a current of 3  $\mu$ A. This current runs through the resistors from the FBSENSE pin to the sense resistor and creates an offset voltage. The minimum peak current of the flyback is adjusted using this offset voltage. Adjusting the minimum peak current level, changes the frequency reduction slope (see Figure 8).

#### HV start-up flyback controller with integrated PFC controller



The driver output is latched in the logic, preventing multiple switch-on.

### 7.3.4 Demagnetization (FBAUX pin)

The system is always in QR or DCM. The internal oscillator does not start a new primary stroke until the previous secondary stroke has ended.

Demagnetization features a cycle-by-cycle output short-circuit protection by immediately lowering the frequency (longer off-time), thus reducing the power level.

Demagnetization recognition is suppressed during the first  $t_{sup(xfmr_ring)}$  time of 2 µs. This suppression is necessary at low output voltages and at start-up. It is also required in applications where the transformer has a large leakage inductance.

If the FBAUX pin is open-circuit or not connected, a fault condition is assumed and the converter immediately stops. Operation restarts as soon as the fault condition is removed.

### 7.3.5 Flyback control/time-out (FBCTRL pin)

The FBCTRL pin is connected to an internal voltage source of 3.5 V using an internal resistor of 3 k $\Omega$ . When the voltage on this pin exceeds 2.5 V, the connection is disabled and the pin is biased with a small current. If the voltage on this pin exceeds 4.5 V, a fault is assumed, switching is stopped and a latched protection is activated.

If a capacitor and a resistor are connected in series to this pin, a time-out function is created to protect against an open control loop. See Figure 12 and Figure 13. The time-out function is disabled by connecting a resistor (100 k $\Omega$ ) to ground on the FBCTRL pin.

If the pin is short-circuited to ground, switching of the flyback controller is prevented.

During normal operating conditions, the converter regulates the output voltage. The voltage on the FBCTRL pin is then between 1.3 V for the minimum output power and 2 V for the maximum output power.

### HV start-up flyback controller with integrated PFC controller





### 7.3.6 Soft start-up (FBSENSE pin)

To prevent audible transformer noise during start-up, the soft-start function slowly increases the transformer peak current. This increase is achieved by inserting a resistor and a capacitor between pin 10 (FBSENSE) and the current sense resistor.

An internal current source charges the capacitor to:

$$V = I_{start(soft)fb} \times R_{SS2}$$

with a maximum of approximately 0.63 V.

The start level and the time constant of the increasing primary current level is adjusted externally by changing the values of  $R_{SS2}$  and  $C_{SS2}$ .

$$\tau soft-start = 3 \times R_{SSI} \times C_{SSI}$$
(6)

The soft-start current  $I_{start(soft)fb}$  is switched on as soon as  $V_{CC}$  reaches  $V_{startup}$ . When  $V_{FBSENSE}$  has reached 0.63 V, the flyback converter starts switching.

(5)

#### HV start-up flyback controller with integrated PFC controller

The charging current  $I_{start(soft)(FB)}$  flows as long as  $V_{FBSENSE}$  is less than approximately 0.63 V. If  $V_{FBSENSE}$  exceeds 0.63 V, the soft start current source starts limiting the current. After the flyback converter has started, the soft-start current source is switched off.



### 7.3.7 Maximum on-time

The flyback controller limits the on-time of the external MOSFET to 40  $\mu$ s. When the on-time is longer than 40  $\mu$ s, the IC stops switching and enters the safe restart mode.

### 7.3.8 Overvoltage protection (FBAUX pin)

An output overvoltage protection is implemented in the GreenChip III series. In the TEA1753LT, the auxiliary voltage is sensed using the current flowing into the FBAUX pin during the secondary stroke. The auxiliary winding voltage is a well-defined replica of the output voltage. An internal filter averages voltage spikes.

An internal up-down counter prevents false OVP detection which occurs during ESD or lightning events. The internal counter counts up by one when the output voltage exceeds the OVP trip level within one switching cycle. The internal counter counts down by two when the output voltage has not exceeded the OVP trip level within one switching cycle. When the counter has reached eight, the IC assumes a true OVP, sets the latched protection and switches off both converters.

The converter only restarts after the OVP latch is reset. In a typical application, the internal latch is reset when the VINSENSE voltage drops below 750 mV and is then raised to 870 mV.

The latched protection is also reset by removing both the voltage on the VCC and HV pins.

The demagnetization resistor,  $R_{\text{FBAUX}}$  sets the output voltage  $V_{o(\text{OVP})}$  at which the OVP function trips:

$$V_{o(OVP)} = \frac{N_s}{N_{aux}} (I_{ovp(FBAUX)} \times R_{FBAUX} + V_{clamp(FBAUX)})$$
(7)

where  $N_s$  is the number of secondary turns and  $N_{aux}$  is the number of auxiliary turns of the transformer. Current  $I_{ovp(FBAUX)}$  is internally trimmed.

Accurate OVP detection is made possible by adjusting the value of  $\mathsf{R}_{\mathsf{FBAUX}}$  to the turns ratio of the transformer.

### 7.3.9 Overcurrent protection (FBSENSE pin)

The primary peak current in the transformer is measured accurately cycle-by-cycle using the external sense resistor  $R_{sense2}$ . The OCP circuit limits  $V_{FBSENSE}$  to a level set by  $V_{fbctrl}$  (see also <u>Section 7.3.3</u>). The OCP detection is suppressed during the leading-edge blanking period,  $t_{leb}$ , to prevent false triggering due to switch-on spikes.



### 7.3.10 Overpower protection

During the primary stroke of the flyback converter, the input voltage is measured by sensing the current that is drawn from the FBAUX pin.

The current information is used to limit the maximum peak current of the flyback converter, measured from the FBSENSE pin. The internal compensation is such, that a maximum output power is realized which is almost independent of the input voltage.

The OPP curve is given in Figure 16.



### 7.3.11 Driver (FBDRIVER pin)

The driver circuit to the power MOSFET gate has a current sourcing capability of -500 mA and a current sink capability of 1.2 A. These capabilities permit fast switching of the power MOSFET for efficient operation.

All information provided in this document is subject to legal disclaimers.

TEA1753LT

## HV start-up flyback controller with integrated PFC controller

# 8. Limiting values

| Symbol                     | Parameter                    | Conditions              | Min          | Max  | Unit |
|----------------------------|------------------------------|-------------------------|--------------|------|------|
| Voltages                   |                              |                         |              |      |      |
| V <sub>CC</sub>            | supply voltage               |                         | -0.4         | +38  | V    |
| V <sub>LATCH</sub>         | voltage on the LATCH pin     | current limited         | -0.4         | +5   | V    |
| V <sub>FBCTRL</sub>        | voltage on the FBCTRL pin    |                         | -0.4         | +5   | V    |
| V <sub>PFCCOMP</sub>       | voltage on the PFCCOMP pin   |                         | -0.4         | +5   | V    |
| V <sub>VINSENSE</sub>      | voltage on the VINSENSE pin  |                         | -0.4         | +5   | V    |
| V <sub>VOSENSE</sub>       | voltage on the VOSENSE pin   |                         | -0.4         | +5   | V    |
| V <sub>PFCAUX</sub>        | voltage on the PFCAUX pin    |                         | -25          | +25  | V    |
| V <sub>FBSENSE</sub>       | voltage on the FBSENSE pin   | current limited         | -0.4         | +5   | V    |
| V <sub>PFCSENSE</sub>      | voltage on the PFCSENSE pin  | current limited         | -0.4         | +5   | V    |
| V <sub>PFCTIMER</sub>      | voltage on the PFCTIMER pin  |                         | -0.4         | +5.5 | V    |
| V <sub>HV</sub>            | voltage on the HV pin        |                         | -0.4         | +650 | V    |
| Currents                   |                              |                         |              |      |      |
| I <sub>FBCTRL</sub>        | current on the FBCTRL pin    |                         | -3           | 0    | mA   |
| I <sub>FBAUX</sub>         | current on the FBAUX pin     |                         | -1           | +1   | mA   |
| IPFCSENSE                  | current on the PFCSENSE pin  |                         | -1           | +10  | mA   |
| IFBSENSE                   | current on the FBSENSE pin   |                         | -1           | +10  | mA   |
| I <sub>FBDRIVER</sub>      | current on the FBDRIVER pin  | duty cycle < 10 %       | -0.8         | +2   | А    |
| IPFCDRIVER                 | current on the PFCDRIVER pin | duty cycle < 10 %       | -0.8         | +2   | A    |
| I <sub>HV</sub><br>General | current on the HV pin        |                         | -            | 8    | mA   |
| P <sub>tot</sub>           | total power dissipation      | T <sub>amb</sub> < 75 ℃ | -            | 0.6  | W    |
| T <sub>stg</sub>           | storage temperature          |                         | -55          | +150 | °C   |
| T <sub>j</sub><br>ESD      | junction temperature         |                         | -40          | +150 | °C   |
| V <sub>ESD</sub>           | electrostatic discharge      | class 1                 |              |      |      |
|                            | voltage                      | human body<br>model     |              |      |      |
|                            |                              | pins 1 to 13            | <u>[1]</u> - | 2000 | V    |
|                            |                              | pin 16 (HV)             | <u>[1]</u> _ | 1500 | V    |
|                            |                              | machine model           | [2] _        | 200  | V    |
|                            |                              | charged device<br>model | -            | 500  | V    |

TEA1753LT Product data sheet

### HV start-up flyback controller with integrated PFC controller

- [1] Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.
- [2] Equivalent to discharging a 200 pF capacitor through a 0.75  $\mu\text{H}$  coil and a 10  $\Omega$  resistor.

## 9. Thermal characteristics

| Table 4.             | Thermal characteristics                     |                               |     |      |
|----------------------|---------------------------------------------|-------------------------------|-----|------|
| Symbol               | Parameter                                   | Conditions                    | Тур | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air; JEDEC test board | 124 | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    | in free air; JEDEC test board | 37  | K/W  |

# **10. Characteristics**

#### Table 5.Characteristics

 $T_{amb} = 25 \text{ °C}$ ;  $V_{CC} = 20 \text{ V}$ ; all voltages are measured with respect to ground; currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                       | Parameter                                                            | Conditions                                                                                              | Min  | Тур  | Max             | Unit           |
|------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|-----------------|----------------|
| Start-up current s           | source (HV pin)                                                      |                                                                                                         |      |      |                 |                |
| I <sub>HV</sub>              | current on the HV pin                                                | V <sub>HV</sub> > 80 V                                                                                  |      |      |                 |                |
|                              |                                                                      | V <sub>CC</sub> < V <sub>trip</sub> ;<br>V <sub>th(UVLO)</sub> < V <sub>CC</sub> < V <sub>startup</sub> | -    | 1.0  | -               | mA             |
|                              |                                                                      | $V_{trip} < V_{CC} < V_{th(UVLO)}$                                                                      | -    | 5.4  | -               | mA             |
|                              |                                                                      | with auxiliary supply                                                                                   | 8    | 20   | 40              | μA             |
|                              |                                                                      | in Power-down mode                                                                                      | 5    | 16   | 20              | μΑ             |
| V <sub>BR</sub>              | breakdown voltage                                                    |                                                                                                         | 650  | -    | -               | V              |
| Supply voltage m             | anagement (V <sub>CC</sub> pin)                                      |                                                                                                         |      |      |                 |                |
| V <sub>trip</sub>            | trip voltage                                                         |                                                                                                         | 0.55 | 0.65 | 0.75            | V              |
| V <sub>startup</sub>         | start-up voltage                                                     |                                                                                                         | 21   | 22   | 23              | V              |
| V <sub>th(UVLO)</sub>        | undervoltage lockout threshold voltage                               |                                                                                                         | 14   | 15   | 16              | V              |
| V <sub>start(hys)</sub>      | hysteresis of start voltage                                          | during start-up phase                                                                                   | -    | 300  | -               | mV             |
| V <sub>hys</sub>             | hysteresis voltage                                                   | $V_{startup} - V_{th(UVLO)}$                                                                            | 6.3  | 7    | 7.7             | V              |
| I <sub>ch(low)</sub>         | low charging current                                                 | $V_{HV}$ > 80 V; $V_{CC}$ < $V_{trip}$ or<br>$V_{th(UVLO)}$ < $V_{CC}$ < $V_{startup}$                  | -1.2 | -1.0 | -0.8            | mA             |
| I <sub>ch(high)</sub>        | high charging current                                                | $V_{HV}$ > 80 V; $V_{trip}$ < $V_{CC}$ < $V_{th(UVLO)}$                                                 | -4.6 | -5.4 | -6.3            | mA             |
| I <sub>CC(oper)</sub>        | operating supply current                                             | no load on the FBDRIVER and<br>PFCDRIVER pins                                                           | 2.25 | 3    | 3.75            | mA             |
| Input Voltage Ser            | sing PFC (VINSENSE pin)                                              |                                                                                                         |      |      |                 |                |
| $V_{stop(VINSENSE)}$         | stop voltage on the VINSENSE pin                                     |                                                                                                         | 0.85 | 0.88 | 0.91            | V              |
| V <sub>start(VINSENSE)</sub> | start voltage on the VINSENSE pin                                    |                                                                                                         | 1.11 | 1.15 | 1.19            | V              |
| $V_{mvc(VINSENSE)max}$       | maximum mains voltage<br>compensation voltage on the<br>VINSENSE pin |                                                                                                         | 4    | -    | -               | V              |
| V <sub>flr</sub>             | fast latch reset voltage                                             | active after $V_{th(\text{UVLO})}$ is detected                                                          | -    | 0.75 | -               | V              |
| TEA1753LT                    | All information p                                                    | rovided in this document is subject to legal disclaimers.                                               |      | ©NX  | P B.V. 2012. Al | l rights reser |
| Product data sheet           | R                                                                    | 2ev. 3 — 24 August 2012                                                                                 |      |      |                 | 21 of          |

#### Table 5. Characteristics ...continued

 $T_{amb} = 25$  °C;  $V_{CC} = 20$  V; all voltages are measured with respect to ground; currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                                | Parameter                                         | Conditions                                                                                            | Min        | Тур   | Max            | Unit        |
|---------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------|-------|----------------|-------------|
| V <sub>flr(hys)</sub>                 | hysteresis of fast latch reset voltage            |                                                                                                       | -          | 0.12  | -              | V           |
| I(VINSENSE)                           | input current on the VINSENSE pin                 | V <sub>VINSENSE</sub> > V <sub>stop(VINSENSE)</sub> after<br>V <sub>start(VINSENSE)</sub> is detected | 5          | 33    | 100            | nA          |
| V <sub>bst(dual)</sub>                | dual boost voltage                                | current switch-over point                                                                             | -          | 2.2   | -              | V           |
|                                       |                                                   | switch-over region                                                                                    | -          | 200   | -              | mV          |
| V <sub>th(pd)</sub>                   | power-down threshold voltage                      |                                                                                                       | 305        | 355   | 405            | mV          |
| V <sub>hys(pd)</sub>                  | power-down hysteresis voltage                     |                                                                                                       | 55         | 85    | 120            | mV          |
|                                       | ion PFC (PFCCOMP pin)                             |                                                                                                       |            |       |                |             |
| 9 <sub>m</sub>                        | transconductance                                  | V <sub>VOSENSE</sub> to I <sub>O(PFCCOMP)</sub>                                                       | 60         | 80    | 100            | μΑ/\        |
| I <sub>O(PFCCOMP)</sub>               | output current on the                             | $V_{VOSENSE} = 2 V$                                                                                   | 33         | 39    | 45             | μΑ          |
| , , , , , , , , , , , , , , , , , , , | PFCCOMP pin                                       | V <sub>VOSENSE</sub> = 3.3 V                                                                          | -45        | -39   | -33            | μA          |
| V <sub>en(PFCCOMP)</sub>              | enable voltage on the                             | VINSENSE ≥ V <sub>bst(dual)</sub>                                                                     |            | 3.5   |                | V           |
|                                       | PFCCOMP pin                                       | VINSENSE < V <sub>bst(dual)</sub>                                                                     |            | 2.5   |                | V           |
| V <sub>clamp</sub> (PFCCOMP)          | clamp voltage on the<br>PFCCOMP pin               | Low-power mode; PFC off; lower clamp voltage.                                                         | <u>[1]</u> |       |                |             |
|                                       |                                                   | VINSENSE ≥ V <sub>bst(dual)</sub>                                                                     | -          | 3.5   | -              | V           |
|                                       |                                                   | VINSENSE < V <sub>bst(dual)</sub>                                                                     | -          | 2.5   | -              | V           |
|                                       |                                                   | Upper clamp voltage                                                                                   | -          | 3.9   | -              | V           |
| Vton(PFCCOMP)zero                     | zero on-time voltage on the PFCCOMP pin           |                                                                                                       | 3.4        | 3.5   | 3.6            | V           |
| V <sub>ton</sub> (PFCCOMP)max         | maximum on-time voltage the pin PFCCOMP pin       |                                                                                                       | 1.20       | 1.25  | 1.30           | V           |
| Pulse width mod                       | ulator PFC                                        |                                                                                                       |            |       |                |             |
| t <sub>on(PFC)</sub>                  | PFC on-time                                       | $V_{VINSENSE} = 3.3 V;$<br>$V_{PFCCOMP} = V_{ton(PFCCOMP)max}$                                        | 3.6        | 4.5   | 5              | μS          |
|                                       |                                                   | $V_{VINSENSE} = 0.9 V;$<br>$V_{PFCCOMP} = V_{ton(PFCCOMP)max}$                                        | 30         | 40    | 53             | μS          |
| Output voltage se                     | ensing PFC (VOSENSE pin)                          |                                                                                                       |            |       |                |             |
| $V_{th(ol)(VOSENSE)}$                 | open-loop threshold voltage on the VOSENSE pin    |                                                                                                       | -          | 1.15  | -              | V           |
| V <sub>reg(VOSENSE)</sub>             | regulation voltage on the VOSENSE pin             | for $I_{O(PFCCOMP)} = 0$                                                                              | 2.475      | 2.500 | 2.525          | V           |
| Vovp(VOSENSE)                         | overvoltage protection voltage on the VOSENSE pin |                                                                                                       | 2.60       | 2.63  | 2.67           | V           |
| l <sub>bst(dual)</sub>                | dual boost current                                | V <sub>VINSENSE</sub> < V <sub>bst(dual)</sub> or<br>V <sub>VOSENSE</sub> < 2.1 V                     | -          | -8    | -              | μA          |
|                                       |                                                   | V <sub>VINSENSE</sub> > V <sub>bst(dual)</sub>                                                        | -          | -30   | -              | nA          |
| Over current pro                      | tection PFC (PFCSENSE pin)                        |                                                                                                       |            |       |                |             |
| V <sub>sense</sub> (PFC)max           | maximum PFC sense voltage                         | $\Delta V/\Delta t = 50 \text{ mV}/\mu s$                                                             | 0.49       | 0.52  | 0.55           | V           |
|                                       |                                                   | $\Delta V / \Delta t = 200 \text{ mV} / \mu \text{s}$                                                 | 0.51       | 0.54  | 0.57           | V           |
| t <sub>leb(PFC)</sub>                 | PFC leading edge blanking time                    |                                                                                                       | 250        | 310   | 370            | ns          |
| EA1753LT                              | All information p                                 | rovided in this document is subject to legal disclaimers.                                             |            | © NXP | B.V. 2012. All | rights rese |
| Product data sheet                    | R                                                 | ev. 3 — 24 August 2012                                                                                |            |       |                | 22 of       |

## **NXP Semiconductors**

# **TEA1753LT**

## HV start-up flyback controller with integrated PFC controller

#### Table 5. Characteristics ...continued

 $T_{amb} = 25$  °C;  $V_{CC} = 20$  V; all voltages are measured with respect to ground; currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                            | Parameter                                       | Conditions                                 |     | Min  | Тур  | Мах  | Unit |
|-----------------------------------|-------------------------------------------------|--------------------------------------------|-----|------|------|------|------|
| prot(PFCSENSE)                    | protection current on the<br>PFCSENSE pin       |                                            |     | -50  | -    | -5   | nA   |
| Soft-start PFC (P                 | FCSENSE pin)                                    |                                            |     |      |      |      |      |
| I <sub>start(soft)PFC</sub>       | PFC soft-start current                          |                                            |     | -75  | -60  | -45  | μA   |
| V <sub>start(soft)PFC</sub>       | PFC soft-start voltage                          | enabling voltage                           |     | 0.46 | 0.50 | 0.54 | V    |
| V <sub>stop(soft)PFC</sub>        | PFC soft-stop voltage                           | disabling voltage                          |     | 0.42 | 0.45 | 0.48 | V    |
| Oscillator PFC                    |                                                 |                                            |     |      |      |      |      |
| f <sub>sw(PFC)max</sub>           | maximum PFC switching<br>frequency              |                                            |     | -    | 250  | -    | kHz  |
| t <sub>off(PFC)min</sub>          | minimum PFC off-time                            |                                            |     | 0.8  | 1.1  | 1.4  | μS   |
| Valley switching                  | PFC (PFCAUX pin)                                |                                            |     |      |      |      |      |
| $(\Delta V/\Delta t)_{vrec(PFC)}$ | PFC valley recognition voltage change with time |                                            |     | -    | -    | 1.7  | V/µs |
| t <sub>vrec(PFC)</sub>            | PFC valley recognition time                     | V <sub>PFCAUX</sub> = 1 V peak to peak     | [2] | -    | -    | 300  | ns   |
|                                   |                                                 | demagnetization to $\Delta V/\Delta t = 0$ | [3] | -    | -    | 50   | ns   |
| t <sub>to(vrec)</sub> PFC         | PFC valley recognition time-out time            |                                            |     | 3    | 4    | 6    | μS   |
| Demagnetization                   | management PFC (PFCAUX pi                       | n)                                         |     |      |      |      |      |
| $V_{th(comp)}$ PFCAUX             | comparator threshold voltage on the PFCAUX pin  |                                            |     | -150 | -100 | -50  | mV   |
| t <sub>to(demag)</sub> PFC        | PFC demagnetization time-out time               |                                            |     | 40   | 50   | 60   | μS   |
| I <sub>prot(PFCAUX)</sub>         | protection current on the PFCAUX pin            | V <sub>PFCAUX</sub> = 50 mV                |     | -75  | -    | -5   | nA   |
| PFC off delay (PF                 | CTIMER pin)                                     |                                            |     |      |      |      |      |
| I <sub>source</sub> (PFCTIMER)    | source current on the<br>PFCTIMER pin           |                                            |     | -    | -5   | -    | μA   |
| I <sub>sink(PFCTIMER)</sub>       | sink current on the PFCTIMER pin                | V <sub>PFCTIMER</sub> = 5 V                |     | -    | 3.5  | -    | mA   |
| V <sub>start(PFCTIMER)</sub>      | start voltage on the PFCTIMER pin               |                                            |     | -    | 1.27 | -    | V    |
| $V_{stop(PFCTIMER)}$              | stop voltage on the PFCTIMER pin                |                                            |     | -    | 3.6  | -    | V    |
| Driver (PFCDRIV                   | ER pin)                                         |                                            |     |      |      |      |      |
| Isrc(PFCDRIVER)                   | source current on the<br>PFCDRIVER pin          | V <sub>PFCDRIVER</sub> = 2 V               |     | -    | -0.5 | -    | A    |
| Isink(PFCDRIVER)                  | sink current on the                             | V <sub>PFCDRIVER</sub> = 2 V               |     | -    | 0.7  | -    | А    |
|                                   | PFCDRIVER pin                                   | V <sub>PFCDRIVER</sub> = 10 V              |     | -    | 1.2  | -    | А    |
| V <sub>O</sub> (PFCDRIVER)max     | maximum output voltage on the PFCDRIVER pin     |                                            |     | 9.5  | 10.8 | 12   | V    |
| OverVoltage Prot                  | ection flyback (FBAUX pin)                      |                                            |     |      |      |      |      |
| I <sub>ovp(FBAUX)</sub>           | overvoltage protection current                  |                                            |     | 279  | 300  | 321  | μA   |

## HV start-up flyback controller with integrated PFC controller

#### Table 5. Characteristics ...continued

 $T_{amb} = 25 \text{ °C}$ ;  $V_{CC} = 20 \text{ V}$ ; all voltages are measured with respect to ground; currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                             | Parameter                                           | Conditions                                                |            | Min   | Тур              | Max            | Unit |
|------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|------------|-------|------------------|----------------|------|
| N <sub>cy(ovp)</sub>               | number of overvoltage protection cycles             |                                                           |            | 6     | 8                | 12             |      |
| Demagnetization                    | management flyback (FBAUX                           | pin)                                                      |            |       |                  |                |      |
| $V_{th(comp)}FBAUX$                | comparator threshold voltage on the FBAUX pin       |                                                           |            | 60    | 80               | 110            | mV   |
| I <sub>prot(FBAUX)</sub>           | protection current on the FBAUX pin                 | V <sub>FBAUX</sub> = 50 mV                                |            | -75   | -                | -5             | nA   |
| V <sub>clamp(FBAUX)</sub>          | clamp voltage on the FBAUX                          | $I_{FBAUX} = -100 \ \mu A$                                |            | -0.85 | -0.7             | -0.55          | V    |
|                                    | pin                                                 | I <sub>FBAUX</sub> = 300 μA                               |            | 0.79  | 0.94             | 1.09           | V    |
| t <sub>sup(xfmr_ring)</sub>        | transformer ringing suppression time                |                                                           |            | 1.5   | 2                | 2.5            | μS   |
| Pulse width mod                    | ulator flyback                                      |                                                           |            |       |                  |                |      |
| t <sub>on(fb)min</sub>             | minimum flyback on-time                             |                                                           |            | -     | t <sub>leb</sub> | -              | ns   |
| t <sub>on(fb)max</sub>             | maximum flyback on-time                             |                                                           |            | 32    | 40               | 48             | μS   |
| Oscillator flybac                  | k                                                   |                                                           |            |       |                  |                |      |
| f <sub>sw(fb)max</sub>             | maximum flyback switching frequency                 |                                                           |            | 100   | 125              | 150            | kHz  |
| V <sub>start(VCO)</sub> FBCTRL     | VCO start voltage on the<br>FBCTRL pin              |                                                           |            | 1.3   | 1.5              | 1.7            | V    |
| f <sub>sw(fb)swon(PFC)</sub>       | PFC switch-on flyback<br>switching frequency        |                                                           |            | -     | 86               | -              | kHz  |
| f <sub>sw(fb)swoff</sub> (PFC)     | PFC switch-off flyback<br>switching frequency       |                                                           |            | -     | 48               | -              | kHz  |
| $\Delta V_{VCO(FBCTRL)}$           | VCO voltage difference on the FBCTRL pin            |                                                           |            | -     | -0.12            | -              | V    |
| Peak current con                   | trol flyback (FBCTRL pin)                           |                                                           |            |       |                  |                |      |
| V <sub>FBCTRL</sub>                | voltage on the FBCTRL pin                           | for maximum flyback peak current                          |            | 1.85  | 2                | 2.15           | V    |
| V <sub>to(FBCTRL)</sub>            | time-out voltage on the                             | enable voltage                                            |            | -     | 2.5              | -              | V    |
|                                    | FBCTRL pin                                          | trip voltage                                              |            | 4.2   | 4.5              | 4.8            | V    |
| R <sub>int(FBCTRL)</sub>           | internal resistance on the FBCTRL pin               |                                                           |            | -     | 3                | -              | kΩ   |
| I <sub>O(FBCTRL)</sub>             | output current on the FBCTRL                        | V <sub>FBCTRL</sub> = 0 V                                 |            | -1.4  | -1.19            | -0.93          | mA   |
|                                    | pin                                                 | V <sub>FBCTRL</sub> = 2 V                                 |            | -0.6  | -0.5             | -0.4           | mA   |
| I <sub>to(FBCTRL)</sub>            | time-out current on the                             | V <sub>FBCTRL</sub> = 2.6 V                               |            | -36   | -30              | -24            | μΑ   |
|                                    | FBCTRL pin                                          | V <sub>FBCTRL</sub> = 4.1 V                               |            | -34.5 | -28.5            | -22.5          | μΑ   |
| Valley switching                   | flyback (HV pin)                                    |                                                           |            |       |                  |                |      |
| $(\Delta V / \Delta t)_{vrec(fb)}$ | flyback valley recognition voltage change with time |                                                           |            | -75   | -                | +75            | V/µ  |
| t <sub>d(vrec-swon)</sub>          | valley recognition to switch on delay time          |                                                           | <u>[4]</u> | -     | 150              | -              | ns   |
| Soft-start flyback                 |                                                     |                                                           |            |       |                  |                |      |
| I <sub>start(soft)fb</sub>         | flyback soft-start current                          |                                                           |            | -75   | -60              | -45            | μA   |
| V <sub>start(soft)fb</sub>         | flyback soft-start voltage                          | enable voltage                                            |            | 0.55  | 0.63             | 0.70           | V    |
| TEA1753LT                          |                                                     | rovided in this document is subject to legal disclaimers. |            | -     |                  | B.V. 2012. All |      |

### HV start-up flyback controller with integrated PFC controller

#### Table 5. Characteristics ...continued

 $T_{amb} = 25 \text{ °C}$ ;  $V_{CC} = 20 \text{ V}$ ; all voltages are measured with respect to ground; currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                        | Parameter                                  | Conditions                                      | Min   | Тур   | Max   | Uni |
|-------------------------------|--------------------------------------------|-------------------------------------------------|-------|-------|-------|-----|
| Overcurrent prot              | ection flyback (FBSENSE pin)               |                                                 |       |       |       |     |
| V <sub>sense(fb)max</sub>     | maximum flyback sense<br>voltage           | $\Delta V/\Delta t = 50 \text{ mV}/\mu s$       | 0.61  | 0.65  | 0.69  | V   |
|                               |                                            | $\Delta V/\Delta t = 200 \text{ mV}/\mu s$      | 0.64  | 0.68  | 0.72  |     |
| V <sub>sense(fb)</sub> min    | minimum flyback sense voltage              | $\Delta V/\Delta t = 50 \text{ mV/}\mu s$       | 0.305 | 0.325 | 0.345 | V   |
| t <sub>leb(fb)</sub>          | flyback leading-edge blanking time         |                                                 | 255   | 305   | 355   | ns  |
| adj(FBSENSE)                  | adjust current on the<br>FBSENSE pin       |                                                 | -3.2  | -3    | -2.8  | μA  |
| Overpower prote               | ection flyback (FBSENSE pin)               |                                                 |       |       |       |     |
| V <sub>sense(fb)max</sub>     | maximum flyback sense                      | $\Delta V/\Delta t = 50 \text{ mV/}\mu s$       |       |       |       |     |
|                               | voltage                                    | I <sub>FBAUX</sub> = 80 μA                      | 0.61  | 0.65  | 0.69  | V   |
|                               |                                            | I <sub>FBAUX</sub> = 120 μA                     | 0.57  | 0.62  | 0.67  | V   |
|                               |                                            | I <sub>FBAUX</sub> = 240 μA                     | 0.47  | 0.52  | 0.57  | V   |
|                               |                                            | I <sub>FBAUX</sub> = 360 μA                     | 0.41  | 0.46  | 0.51  | V   |
| Driver (FBDRIVE               | R pin)                                     |                                                 |       |       |       |     |
| src(FBDRIVER)                 | source current on the<br>FBDRIVER pin      | $V_{FBDRIVER} = 2 V$                            | -     | -0.5  | -     | A   |
| Isink(FBDRIVER)               | sink current on the FBDRIVER pin           | V <sub>FBDRIVER</sub> = 2 V                     | -     | 0.7   | -     | А   |
|                               |                                            | V <sub>FBDRIVER</sub> = 10 V                    | -     | 1.2   | -     | А   |
| V <sub>O(FBDRIVER)(max)</sub> | maximum output voltage on the FBDRIVER pin |                                                 | 9.5   | 10.8  | 12    | V   |
| LATCH input (LA               | TCH pin)                                   |                                                 |       |       |       |     |
| V <sub>prot(LATCH)</sub>      | protection voltage on the LATCH pin        |                                                 | 1.23  | 1.25  | 1.27  | V   |
| I <sub>O(LATCH)</sub>         | output current on the LATCH pin            | $V_{prot(LATCH)} < V_{LATCH} < V_{oc(LATCH)}$   | -85   | -80   | -75   | μA  |
| V <sub>en(LATCH)</sub>        | enable voltage on the LATCH pin            | at start-up                                     | 1.30  | 1.35  | 1.40  | V   |
| V <sub>hys(LATCH)</sub>       | hysteresis voltage on the LATCH pin        | $V_{en(\text{LATCH})} - V_{prot(\text{LATCH})}$ | 80    | 100   | 140   | mV  |
| V <sub>oc(LATCH)</sub>        | open-circuit voltage on the LATCH pin      |                                                 | 2.65  | 2.9   | 3.15  | V   |
| Temperature pro               | tection                                    |                                                 |       |       |       |     |
| T <sub>pl(IC)</sub>           | IC protection level temperature            |                                                 | 130   | 140   | 150   | °C  |
| T <sub>pl(IC)hys</sub>        | hysteresis of IC protection level          |                                                 | -     | 10    | -     | °C  |

[1] For a typical application with a compensation network on pin PFCCOMP, like the example in Figure 3.

[2] Minimum required voltage change time for valley recognition on pin PFCAUX.

[3] Minimum time required between demagnetization detection and  $\Delta V/\Delta t = 0$  on pin PFCAUX.

[4] Guaranteed by design.

TEA1753LT

#### HV start-up flyback controller with integrated PFC controller

## **11. Application information**

A power supply with the TEA1753LT consists of a power factor correction circuit and a flyback converter. See Figure 17.

Capacitor C<sub>VCC</sub> buffers the IC supply voltage. The IC is powered from the high voltage rectified mains during start-up and the auxiliary winding of the flyback converter during operation. Sense resistors R<sub>SENSE1</sub> and R<sub>SENSE2</sub> convert the current through the MOSFETs S1 and S2 into a voltage at the PFCSENSE and FBSENSE pins. The values of R<sub>SENSE1</sub> and R<sub>SENSE2</sub> define the maximum primary peak current in MOSFETs S1 and S2.

In the example given, the LATCH pin is connected to a Negative Temperature Coefficient (NTC) resistor. The protection is activated when the resistance drops below a value calculated as follows:

$$\frac{V_{prot(LATCH)}}{I_{O(LATCH)}} = 15.6 \text{ k}\Omega$$

(8)

A capacitor  $C_{TIMEOUT}$  is connected to the FBCTRL pin. For a 120 nF capacitor, the time-out protection is activated after 10 ms.  $R_{LOOP}$  is added so that the time-out capacitor does not interfere with the normal regulation loop.

 $R_{S1}$  and  $R_{S2}$  are added to prevent the soft-start capacitors from being charged during normal operation due to negative voltage spikes across the sense resistors.

Resistor R<sub>AUX1</sub> is added to protect the IC from damage during lightning events.

RS3 and RCOMP are added to compensate for input voltage variations. The (stray) capacitance on the drain node of MOSFET S3 affects the frequency reduction slope and therefore the PFC switch-on and switch-off levels. Choosing the proper values for RS3 and RCOMP results in an input voltage independent PFC switch-on and switch-off power level.

## **NXP Semiconductors**

# **TEA1753LT**

HV start-up flyback controller with integrated PFC controller



### **NXP Semiconductors**

# **TEA1753LT**

HV start-up flyback controller with integrated PFC controller

## 12. Package outline



### Fig 18. Package outline SOT109-1 (SO16)

All information provided in this document is subject to legal disclaimers.

TEA1753LT

# **13. Revision history**

| Table 6. Revision | history                          |                         |               |               |
|-------------------|----------------------------------|-------------------------|---------------|---------------|
| Document ID       | Release date                     | Data sheet status       | Change notice | Supersedes    |
| TEA1753LT v.3     | 20120824                         | Product data sheet      |               | TEA1753LT v.2 |
| Modifications:    | <ul> <li>Multiple tex</li> </ul> | t changes               |               |               |
|                   | <ul> <li>Multiple gra</li> </ul> | phic updates            |               |               |
|                   | <ul> <li>Updates to</li> </ul>   | several characteristics |               |               |
| TEA1753LT v.2     | 20110408                         | Product data sheet      | -             | TEA1753LT v.1 |
| TEA1753LT v.1     | 20110304                         | Objective data sheet    | -             | -             |
|                   |                                  |                         |               |               |

# 14. Legal information

### 14.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 14.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 14.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP B.V. 2012. All rights reserved.

TEA1753LT

### HV start-up flyback controller with integrated PFC controller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's

# **15. Contact information**

own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

GreenChip — is a trademark of NXP B.V.

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

### **NXP Semiconductors**

# **TEA1753LT**

HV start-up flyback controller with integrated PFC controller

## 16. Contents

| 1              | General description 1                |
|----------------|--------------------------------------|
| 2              | Features and benefits 2              |
| 2.1            | Distinctive features 2               |
| 2.2            | Green features 2                     |
| 2.3            | PFC green features 2                 |
| 2.4            | Flyback green features 2             |
| 2.5            | Protection features 2                |
| 3              | Applications 2                       |
| 4              | Ordering information 3               |
| 5              | Block diagram 4                      |
| 6              | Pinning information 5                |
| 6.1            | Pinning 5                            |
| 6.2            | Pin description 5                    |
| 7              | Functional description 6             |
| 7.1            | General control 6                    |
| 7.1.1          | Start-up and UnderVoltage LockOut    |
|                | (UVLO)                               |
| 7.1.2          | Power down 8                         |
| 7.1.3          | Supply management                    |
| 7.1.4          | Latch input 9                        |
| 7.1.5          | Fast latch reset 9                   |
| 7.1.6          | Overtemperature protection           |
| 7.2            | Power factor correction circuit      |
| 7.2.1          | t <sub>on</sub> control              |
| 7.2.2          | Valley switching and demagnetization |
|                | (PFCAUX pin)                         |
| 7.2.3          | Frequency limitation 10              |
| 7.2.4          | Mains voltage compensation           |
|                | (VINSENSE pin)                       |
| 7.2.5          | Soft start-up                        |
| 700            | (PFCSENSE pin) 10                    |
| 7.2.6<br>7.2.7 | Low-power mode 11                    |
| 1.2.1          | PFC off delay (pin PFCTIMER)11       |
| 7.2.8          | Dual-boost PFC                       |
| 7.2.9          | Overcurrent protection               |
| 1.2.3          | (PFCSENSE pin) 12                    |
| 7.2.10         | Mains undervoltage lockout/brownout  |
| 7.2.10         | protection (VINSENSE pin)            |
| 7.2.11         | Overvoltage protection               |
|                | (VOSENSE pin) 12                     |
| 7.2.12         | PFC open-loop protection             |
|                | (VOSENSE pin) 13                     |
| 7.2.13         | Driver                               |
|                | (PFCDRIVER pin)                      |
| 7.3            | Flyback controller 13                |
| 7.3.1          | Multimode operation                  |
|                |                                      |

| 7.3.2  | Valley switching                        |          |
|--------|-----------------------------------------|----------|
|        | (HV pin)                                | 14       |
| 7.3.3  | Current mode control                    |          |
|        | (FBSENSE pin)                           | 15       |
| 7.3.4  |                                         | 40       |
| 7.3.5  | (FBAUX pin)<br>Flyback control/time-out | 16       |
| 7.5.5  | (FBCTRL pin)                            | 16       |
| 7.3.6  | Soft start-up (FBSENSE pin)             | 17       |
| 7.3.7  | Maximum on-time                         | 18       |
| 7.3.8  | Overvoltage protection                  |          |
|        | (FBAUX pin)                             | 18       |
| 7.3.9  | Overcurrent protection                  | 40       |
| 7.3.10 | (FBSENSE pin)<br>Overpower protection   | 19<br>19 |
| 7.3.11 | Driver (FBDRIVER pin)                   | 19       |
| 8      | Limiting values                         | 20       |
| 9      | Thermal characteristics                 | 21       |
| 10     | Characteristics                         | 21       |
| 11     | Application information                 | 26       |
| 12     | Package outline                         | 28       |
| 13     | Revision history                        | 29       |
| 14     | Legal information                       | 30       |
| 14.1   | Data sheet status                       | 30       |
| 14.2   | Definitions                             | 30       |
| 14.3   | Disclaimers                             | 30       |
| 14.4   | Trademarks                              | 31       |
| 15     | Contact information                     | 31       |
| 16     | Contents                                | 32       |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 24 August 2012 Document identifier: TEA1753LT