## Advance Product Information July 22, 2005 #### **TGA4505** #### 4 Watt Ka Band HPA #### **Product Description** The TriQuint TGA4505 is a compact 4 Watt High Power Amplifier MMIC for Kaband applications. The part is designed using TriQuint's proven standard 0.25 um gate Power pHEMT production process. The TGA4505 provides a nominal 35.5 dBm of output power at 1 dB gain compression from 24-32 GHz with a small signal gain of 23 dB. The part is ideally suited for low cost emerging markets such as base station transmitters for satellite ground terminals and point to point radio. The TGA4505 is 100% DC and RF tested on-wafer to ensure performance compliance. Lead-free and RoHS compliant. #### **Key Features** - Frequency Range: 24-31 GHz - 23 dB Nominal Gain - 35.5 dBm Nominal P1dB @30 GHz - 36.0 dBm Nominal Psat @30 GHz - 40 dBc at SCL Pout 20dBm - 0.25 um pHEMT 2MI Technology - Bias 6 V @ 2.1 A Idq - Chip size 4.29 x 3.02 x .05 mm (0.169 x 0.119 x 0.002 in) #### **Primary Applications** - Satellite Ground Terminal - Point-to-Point Radio ## Fixtured Data Bias Conditions: Vd = 6 V, Idq = 2.1A Note: This device is early in the characterization process prior to finalizing all electrical specifications. Specifications are subject to change without notice. #### Advance Product Information July 22, 2005 TGA4505 ## TABLE I MAXIMUM RATINGS | Symbol | Parameter <u>1/</u> | Value | Notes | |------------------|-----------------------------------|--------------------|------------------------| | V <sup>+</sup> | Positive Supply Voltage | 8 V | <u>2/</u> | | V | Negative Supply Voltage Range | -5V TO 0V | | | I <sup>+</sup> | Positive Supply Current: | 4 A | <u>2/</u> | | I <sub>G</sub> | Gate Supply Current | 62 mA | | | P <sub>IN</sub> | Input Continuous Wave Power | 24 dBm | <u>2</u> / | | $P_{D}$ | Power Dissipation | 17.2 W | <u>2</u> /, <u>3/</u> | | T <sub>CH</sub> | Operating Channel Temperature | 150 <sup>0</sup> C | <u>4</u> /, <u>5</u> / | | $T_M$ | Mounting Temperature (30 Seconds) | 320 °C | | | T <sub>STG</sub> | Storage Temperature | -65 to 150 °C | | - 1/ These ratings represent the maximum operable values for this device. - 2/ Combinations of supply voltage, supply current, input power, and output power shall not exceed PD. - 3/ When operated at this bias condition with a base plate temperature of 70 °C, the median life is 1E+6 hours. - 4/ Junction operating temperature will directly affect the device median time to failure (T<sub>M</sub>). For maximum life, it is recommended that junction temperatures be maintained at the lowest possible levels. - 5/ These ratings apply to each individual FET. #### TABLE II DC PROBE TEST (T<sub>A</sub> = 25 °C, nominal) | NOTES | SYMBOL | LIMITS | | UNITS | |----------------|-----------------------------|--------|------|-------| | | | MIN | MAX | | | <u>1/</u> | I <sub>DSS(Q35)</sub> | 15 | 70.5 | mA | | <u>1/</u> | G <sub>M (Q35)</sub> | 33 | 79.5 | mS | | <u>1</u> /, 2/ | V <sub>P(Q1, Q9, Q35)</sub> | 0.5 | 1.5 | V | | <u>1</u> /, 2/ | V <sub>BVGS(Q35)</sub> | 11 | 30 | V | | <u>1</u> /, 2/ | V <sub>BVGD(Q35)</sub> | 11 | 30 | V | <sup>1/</sup> Q35 is a 150 um Test FET $<sup>\</sup>underline{2}/V_P$ , $V_{BVGD}$ , and $V_{BVGS}$ are negative. #### TABLE III RF CHARACTERIZATION TABLE $(T_A = 25^{\circ}C, Nominal)$ (Vd = 6V, Id = 2.1A) | SYMBOL | PARAMETER | TEST<br>CONDITION | TYPICAL | UNITS | |--------|---------------------|-------------------|---------|-------| | Gain | Small Signal Gain | F = 24-31 GHz | 23 | dB | | IRL | Input Return Loss | F = 24-31 GHz | 6 | dB | | ORL | Output Return Loss | F = 24-31 GHz | 12 | dB | | PWR | Output Power @ P1dB | F = 24-31 GHz | 35 | dBm | Note: Table III Lists the RF Characteristics of typical devices as determined by fixtured measurements. ## TABLE IV THERMAL INFORMATION | Parameter | Test Conditions | T <sub>CH</sub> (°C) | R <sub>θJC</sub><br>(°C/W) | T <sub>M</sub><br>(HRS) | |-------------------------------------------------------------------------------|---------------------------------------------|----------------------|----------------------------|-------------------------| | R <sub>eJC</sub> Thermal<br>Resistance<br>(channel to backside of<br>carrier) | Vd = 6V<br>$I_D = 2.05 A$<br>Pdiss = 12.3 W | 128 | 4.7 | 7.4E+6 | Note: Assumes eutectic attach using 1.5 mil 80/20 AuSn mounted to a 20 mil CuMo Carrier at 70°C baseplate temperature. Worst case is at saturated output power when DC power consumption rises to 23 W with 4 W RF power delivered to load. Power dissipated is 19 W and the temperature rise in the channel is 88 °C. Baseplate temperature must be reduced to 62 °C to remain below the 150 °C maximum channel temperature. **Measured Fixtured Data**Bias Conditions: Vd = 6 V, Id = 2.1 A ### **Advance Product Information** July 22, 2005 TGA4505-EPU #### **Measured Fixtured Data** Bias Conditions: Vd = 6 V, Id = 2.1 A ## Advance Product Information July 22, 2005 TGA4505-EPU #### **Mechanical Drawing** Units: millimeters (inches) Thickness: 0.050 (0.002) (reference only) Chip edge to bond pad dimensions are shown to center of pad Chip size: +/- 0.051 (0.002) #### GND IS BACKSIDE OF MMIC | Bond Pad #1: | RF IN | 0.130 x 0.205 (0.005 x 0.008) | |---------------|--------|-------------------------------| | Bond Pad #2: | VG1 | 0.080 x 0.080 (0.003 x 0.003) | | Bond Pad #3: | VD1 | 0.143 x 0.103 (0.006 x 0.004) | | Bond Pad #4: | VG2 | 0.105 x 0.105 (0.004 x 0.004) | | Bond Pad #5: | VD2 | 0.205 x 0.105 (0.008 x 0.004) | | Bond Pad #6: | VG3 | 0.080 x 0.080 (0.003 x 0.003) | | Bond Pad #7: | VD3 | 0.095 x 0.130 (0.004 x 0.005) | | Bond Pad #8: | RF OUT | 0.130 x 0.205 (0.005 x 0.008) | | Bond Pad #9: | VD3 | 0.095 x 0.130 (0.004 x 0.005) | | Bond Pad #10: | VG3 | 0.080 x 0.080 (0.003 x 0.003 | | Bond Pad #11: | VD2 | 0.205 x 0.145 (0.008 x 0.006) | | Bond Pad #12: | VG2 | 0.105 x 0.105 (0.004 x 0.004) | | Bond Pad #13: | VD1 | 0.145 x 0.105 (0.006 x 0.004) | | Bond Pad #14: | VG1 | 0.080 x 0.080 (0.003 x 0.003 | ## Recommended Chip Assembly & Bonding Diagram Both-Sided Biasing Option ## Alternative Chip Assembly & Bonding Diagram Single-Side Biasing Option #### **Assembly Process Notes** #### Reflow process assembly notes: - Use AuSn (80/20) solder with limited exposure to temperatures at or above 300°C (for 30 sec max). - An alloy station or conveyor furnace with reducing atmosphere should be used. - No fluxes should be utilized. - Coefficient of thermal expansion matching is critical for long-term reliability. - Devices must be stored in a dry nitrogen atmosphere. #### Component placement and adhesive attachment assembly notes: - Vacuum pencils and/or vacuum collets are the preferred method of pick up. - Air bridges must be avoided during placement. - The force impact is critical during auto placement. - Organic attachment can be used in low-power applications. - Curing should be done in a convection oven; proper exhaust is a safety concern. - Microwave or radiant curing should not be used because of differential heating. - Coefficient of thermal expansion matching is critical. #### Interconnect process assembly notes: - Thermosonic ball bonding is the preferred interconnect technique. - Force, time, and ultrasonics are critical parameters. - Aluminum wire should not be used. - Discrete FET devices with small pad sizes should be bonded with 0.0007-inch wire. - Maximum stage temperature is 200°C.