#### TLC5502-5M 8-BIT ANALOG-TO-DIGITAL CONVERTER

NC [ 12 13 NC

SGLS067 - MARCH 1992

 LinEPIC™ 1-μm CMOS Process J PACKAGE (TOP VIEW) 8-Bit Resolution Differential Linearity Error . . . ±0.2% Max 24 ANLG GND DGTL GND1 Maximum Conversion Rate . . . 20 MHz Typ (LSB) D0 1 2 23 DGTL V<sub>DD</sub>1 ... 10 MHz Min 22 ANLG V<sub>DD</sub> D1**∏** 3 Analog Input Voltage Range ... 0 V to V<sub>DD</sub> D2**∏** 4 21 T REFB TTL Digital I/O Level D3∏ 20 ANLG INPUT 5 D4**∏** 6 19 ANLG INPUT Low Power Consumption . . . 150 mW Typ D5**∏** 7 18 REFM 5-V Single-Supply Operation 17 REFT D6[ (MSB) D7 9 16 ANLG V<sub>DD</sub> description CLK 10 15 DGTL V<sub>DD</sub>2 DGTL GND2 11 14 ANLG GND

The TLC5502-5M is a low-power ultra-high-speed 8-bit analog-to-digital converter that uses the

LinEPIC™ CMOS process. It utilizes the full parallel comparison (flash method) for high-speed conversion. Because of such high-speed capability, the TLC5502-5M is suitable for forternator from the period of processing, and video or radar signal processing.

Separate analog and digital supply pins are provided to reduce coupling between the high-speed digital switching sections and the lower-frequency analog signal comparators. This pin partitioning minimizes crosstalk and unwanted spurious signals.

The TLC5502-5M is characterized for operation from –55°C to 125°C.



During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either VCC or ground. Specific guidelines for handling devices of this type are contained in the publication Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies available from Texas Instruments.

LinEPIC is a trademark of Texas Instruments Incorporated.



#### functional block diagram



#### operating sequence



Following the operating sequence above, the rising edge of the clock samples the analog input (sample N) at time  $t_N$  and latches sample N-1 at the output. Sample N is encoded to eight digital lines on the next falling edge of the clock and then the following high clock level latches these eight bits to the outputs (with a delay  $t_d$ ) and acquires sample N + 1. Conversion is completed in one clock cycle and continues the sequence for the next cycle.



#### equivalents of analog input circuit



 $\dagger$  m = comparator position along the resistor string

$$^{\ddagger} \ V_{ref^{'}} \ = \ \left[ V_{refT} \ - \ V_{refB} \right] \left[ 1 \ - \ \frac{M}{256} \right] \ + \ V_{refB}$$

#### equivalent of digital input circuit



#### **FUNCTION TABLE**

| STEP | ANALOG INPUT<br>VOLTAGE† | DIGITAL OUTPUT<br>CODE |   |   |   |   |   |   |   |
|------|--------------------------|------------------------|---|---|---|---|---|---|---|
| 0    | 0.000 V                  | L                      | L | L | L | L | L | L | L |
| 1    | 0.019 V                  | L                      | L | L | L | L | L | L | Н |
| :    | ·<br>·                   |                        |   |   |   |   |   |   |   |
| 127  | 2.413 V                  | L                      | Н | Н | Н | Н | Н | Н | Н |
| 128  | 2.432 V                  | Н                      | L | L | L | L | L | L | L |
| 129  | 2.451 V                  | Н                      | L | L | L | L | L | L | Н |
| :    | :                        |                        |   |   |   |   |   |   |   |
| 254  | 4.826 V                  | Н                      | Н | Н | Н | Н | Н | Н | L |
| 255  | 4.845 V                  | Н                      | Н | Н | Н | Н | Н | Н | Н |

 $<sup>\</sup>dot{T}$  These values are based on the assumption that V<sub>refB</sub> and V<sub>refT</sub> have been adjusted so that the voltage at the transition from digital 0 to 1 (V<sub>ZT</sub>) is 0 V and the transition to full scale (V<sub>FT</sub>) is 4.8545 V. 1 LSB = 19 mV.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, ANLG V <sub>DD</sub> (see Note 1)      |                                                     |
|--------------------------------------------------------------|-----------------------------------------------------|
| Supply voltage range, DGTL V <sub>DD</sub> (see Note 1)      |                                                     |
| Input voltage range at CLK, V <sub>I</sub>                   | $-0.3 \text{ V}$ to DGTL $V_{DD}$ + $0.3 \text{ V}$ |
| Input voltage range at analog input, V <sub>I</sub>          | $\dots$ -0.5 V to ANLG V <sub>DD</sub> + 0.5 V      |
| Analog reference voltage range, V <sub>ref</sub>             | $-0.5 \text{ V}$ to ANLG $V_{DD} + 0.5 \text{ V}$   |
| Operating free-air temperature range, T <sub>A</sub>         | –55°C to 125°C                                      |
| Storage temperature range                                    | –55°C to 150°C                                      |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                                               |

NOTE 1: Voltages at analog inputs and ANLG V<sub>DD</sub> are with respect to the ANLG GND terminals. Voltages at the digital outputs and DGTL V<sub>DD</sub> are with respect to the DGTL GND terminals.

#### recommended operating conditions

|                                                                          | MIN  | NOM                     | MAX               | UNIT |
|--------------------------------------------------------------------------|------|-------------------------|-------------------|------|
| Supply voltage, ANLG V <sub>DD</sub>                                     |      | 5                       | 5.25              | V    |
| Supply voltage, DGTL V <sub>DD</sub>                                     | 4.75 | 5                       | 5.25              | V    |
| High-level input voltage, V <sub>IH</sub> , CLK                          | 2    |                         |                   | V    |
| Low-level input voltage V <sub>IL</sub> , CLK                            |      |                         | 8.0               | V    |
| Input voltage at analog input, V <sub>I</sub>                            | 0    |                         | 5                 | V    |
| Analog reference voltage (top side), V <sub>refT</sub>                   |      | ANLG<br>V <sub>DD</sub> |                   |      |
| Analog reference voltage (midpoint), V <sub>refM</sub>                   |      | refT - Y                | V <sub>refB</sub> | V    |
| Analog reference voltage (bottom side), V <sub>refB</sub>                |      | 0                       |                   | V    |
| Differential reference voltage, V <sub>refT</sub> – V <sub>refB</sub>    |      | 5                       |                   | V    |
| High-level output current, IOH                                           |      |                         | -400              | μΑ   |
| Low-level output current, IOL                                            |      |                         | 4                 | mA   |
| Clock pulse duration, high or low, t <sub>wH</sub> or t <sub>wL</sub> 50 |      |                         |                   | ns   |
| Operating free-air temperature, T <sub>A</sub>                           |      |                         | 125               | °C   |



SGLS067 - MARCH 1992

## electrical characteristics over operating supply voltage range, $T_A = 25^{\circ}C$

|                   | PARAMETER                         | TEST CONDITIONS                        | MIN | TYP  | MAX | UNIT |
|-------------------|-----------------------------------|----------------------------------------|-----|------|-----|------|
| Vон               | High-level output voltage         | I <sub>OH</sub> = -400 μA              | 2.4 |      |     | V    |
| VOL               | Low-level output voltage          | I <sub>OL</sub> = 4 mA                 |     |      | 0.4 | V    |
| Ц                 | Analog input current              | $V_I = 0$ to 5 V, $f_{Clock} = 10$ MHz |     | ±0.5 |     | mA   |
| lН                | Digitial high-level input current | V <sub>I</sub> = 5 V                   |     |      | 1   | μΑ   |
| Ι <sub>Ι</sub> L  | Digital low-level input current   | V <sub>I</sub> = 0                     |     |      | -1  | μΑ   |
| I <sub>refB</sub> | Reference current                 | V <sub>refB</sub> = 0                  |     | -10  | -20 | mA   |
| I <sub>refT</sub> | Reference current                 | V <sub>refT</sub> = 5 V                |     | 10   | 20  | mA   |
| Ci                | Analog input capacitance          |                                        |     | 50   |     | pF   |
| $I_{DD}$          | Supply current                    | f <sub>Clock</sub> = 10 MHz            |     | 30   | 60  | mA   |

### operating characteristics over operating supply voltage range, $T_A = 25$ °C

|                     | PARAMETER                           | TEST CONDITIONS                                         | MIN | TYP  | MAX  | UNIT |
|---------------------|-------------------------------------|---------------------------------------------------------|-----|------|------|------|
| f <sub>c(max)</sub> | Maximum conversion rate             |                                                         | 10  | 20   |      | MHz  |
| ED                  | Linearity error, differential       | V <sub>I</sub> = 0 to 5 V                               |     | ±0.1 | ±0.2 | %FSR |
| EL                  | Linearity error, best straight line | V <sub>I</sub> = 0 to 5 V                               |     |      | ±0.4 | %FSR |
| SNR <sup>†</sup>    | Signal to noise ratio               | $f_{Clock} = 9.9 \text{ MHz}, f_{IN} = 97 \text{ kHz},$ |     | -50  |      | dB   |
| THD                 | Total harmonic distortion           | BW = 5 MHz                                              |     | 51   |      | dB   |
| BW                  | Analog input bandwidth (3 dB)       | f <sub>clock</sub> = 10 MHz                             |     | 5    |      | MHz  |
| t <sub>d</sub>      | Delay time, digital output          | C <sub>L</sub> = 15 pF                                  |     | 10   | 30   | ns   |

<sup>†</sup> SNR is total noise without THD.

### timing diagram





NOTE A: This curve is based on the assumption that V<sub>refB</sub> and V<sub>refT</sub> have been adjusted so that the voltage at the transition from digital 0 to 1 (V<sub>ZT</sub>) is 0 and the transition to full scale (V<sub>FT</sub>) is 4.8545 V. 1 LSB = 19 mV.

Figure 1. Ideal Conversion Characteristics





TEXAS
INSTRUMENTS
POST OFFICE BOX 655303 DALLAS, TEXAS 75265

#### **TYPICAL CHARACTERISTICS**

#### TOTAL HARMONIC DISTORTION

# vs OPERATING FREE-AIR TEMPERATURE



Figure 4

## DIFFERENTIAL LINEARITY ERROR



Figure 6

# TOTAL HARMONIC DISTORTION vs



Figure 5

# DIFFERENTIAL LINEARITY ERROR vs



Figure 7

#### **TYPICAL CHARACTERISTICS**





#### PARAMETER MEASUREMENT INFORMATION



Figure 10. Load Circuit

SGLS067 - MARCH 1992

#### **APPLICATION INFORMATION**

The following design recommendations will benefit the TLC5502-5M user:

- 1. External analog and digital circuitry should be physically separated and shielded as much as possible to reduce system noise.
- 2. RF breadboarding or PCB techniques should be used throughout the evaluation and production process. Breadboards should be copper clad for bench evaluation.
- 3. Since the ANLG GND, DGTL GND1, and DGTL GND2 are not connected internally, these pins need to be connected externally. With breadboards, these ground lines should be connected through separate leads with proper supply bypassing. A good method to use is a separate twisted-pair cable for the supply lines to minimize noise pickup. An analog and digital ground plane should be used on PCB layouts.
- 4. Since the ANLG  $V_{DD}$ , DGTL  $V_{DD}$ 1, and DGTL  $V_{DD}$ 2 are not connected internally, these pins also need to be connected externally. To connect ANLG  $V_{DD}$ , DGTL  $V_{DD}$ 1, and DGTL  $V_{DD}$ 2, a 50- $\Omega$  resistor should be placed in series with DGTL  $V_{DD}$ 1 and then a 0.1- $\mu$ F capacitor to ground before being connected to ANLG  $V_{DD}$  and DGTL  $V_{DD2}$ .
- 5. ANLG V<sub>DD</sub> to ANLG GND, DGTL V<sub>DD</sub>1 to DGTL GND1, and DGTL V<sub>DD</sub>2 to DGTL GND2 should be decoupled with 1-μF and 0.01-μF capacitors, respectively, as close as possible to the appropriate device pins. A ceramic-chip capacitor is recommended for the 0.01-μF capacitor. Care should be exercised to assure a solid noise free ground connection for the analog and digital grounds.
- 6. The no connection (NC) pins on the J package should be connected to ground.
- ANLG V<sub>DD</sub>, ANLG GND, and ANLG INPUT should be shielded from the higher-frequency pins, CLK and D0–D7. If possible, ANLG GND traces should be placed on both sides of the ANLG INPUT traces on the PCB.
- 8. In testing or application of the device, the resistance of the driving source connected to the analog input should be 10  $\Omega$  or less within the analog frequency range of interest.



#### TLC5502-5M 8-BIT ANALOG-TO-DIGITAL CONVERTER

SGLS067 - MARCH 1992



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated