

Order

Now



# 24-Channel, Constant-Current LED Driver With Global Brightness Control And LED Open-Short Detection

Technical

Documents

## 1 Features

- 24-Channel Constant-Current Sink Output With On-Off Control
- Current Capability:
  - 35 mA for 16 Channels
  - 26.2 mA for 8 Channels
- Global Brightness Control (BC) for Each Color Group: 7-Bit (128 Step), Three Groups
- LED Power-Supply Voltage up to 15 V
- V<sub>CC</sub> = 3 V to 5.5 V
- Constant-Current Accuracy:
  - Channel-to-Channel =  $\pm 1\%$
  - Device-to-Device =  $\pm 3\%$
- CMOS Logic Level I/O
- Data Transfer Rate: 35 MHz
- BLANK Pulse Duration: 15 ns
- Open-Load, Shorted-Load, and Overtemperature Detection
- Thermal Shutdown (TSD) With Auto Restart
- Delay Switching to Prevent Inrush Current
- Operating Temperature: -40°C to 85°C
- Packages: HTSSOP-32, QFN-32

## 2 Applications

Tools &

Software

- Full-Color LED Displays
- LED Signboards

## 3 Description

The TLC5952 device is a 24-channel, constantcurrent sink driver. Each channel can be turned on or off with internal register data. The output channels are grouped into three groups of eight channels each. Each channel group has a 128-step global brightness control (BC) function. Both on-off data and BC are writable via a serial interface. The maximum current value of all 24 channels is set by a single external resistor.

Support &

Community

20

The TLC5952 device has three error detection circuits: LED-open detection (LOD), LED-shorted detection (LSD), and a thermal error flag (TEF). The error detection is read via a serial interface.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)    |  |  |  |
|-------------|-------------|--------------------|--|--|--|
| TLC5952     | HTSSOP (32) | 11.00 mm × 6.20 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Typical Application Circuit (Multiple Daisy-Chained TLC5952s)





Page

STRUMENTS

XAS

## **Table of Contents**

| 1 | Feat           | tures                                     | 1  |  |
|---|----------------|-------------------------------------------|----|--|
| 2 | Арр            | lications                                 | 1  |  |
| 3 | Des            | cription                                  | 1  |  |
| 4 | Rev            | ision History                             | 2  |  |
| 5 | Pin            | Configuration and Functions               | 3  |  |
| 6 | Specifications |                                           |    |  |
|   | 6.1            | Absolute Maximum Ratings                  | 4  |  |
|   | 6.2            | ESD Ratings                               | 4  |  |
|   | 6.3            | Recommended Operating Conditions          |    |  |
|   | 6.4            | Thermal Information                       | 5  |  |
|   | 6.5            | Electrical Characteristics                | 6  |  |
|   | 6.6            | Switching Characteristics                 | 8  |  |
|   | 6.7            | Typical Characteristics                   | 11 |  |
| 7 | Para           | ameter Measurement Information            | 15 |  |
|   | 7.1            | Pin Equivalent Input and Output Schematic |    |  |

|    |      | Diagrams                                        | 15 |
|----|------|-------------------------------------------------|----|
|    | 7.2  | Test Circuits                                   |    |
| 8  | Deta | iled Description                                | 16 |
|    | 8.1  | Overview                                        | 16 |
|    | 8.2  | Functional Block Diagram                        | 16 |
|    | 8.3  | Feature Description                             | 17 |
|    |      | Device Functional Modes                         |    |
| 9  | Pow  | er Supply Recommendations                       | 25 |
| 10 | Dev  | ice and Documentation Support                   | 26 |
|    | 10.1 | Receiving Notification of Documentation Updates | 26 |
|    | 10.2 | Community Resources                             | 26 |
|    | 10.3 | Trademarks                                      | 26 |
|    | 10 / | Electrostatic Discharge Caution                 | 26 |
|    | 10.4 |                                                 |    |
|    | 10.4 | C C                                             | 26 |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Original (May 2009) to Revision A

| • | Changed "Pulse Width" to "Pulse Duration"                                                                                                            | 1  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Added the Device Information table                                                                                                                   | 1  |
| • | Deleted pinout diagram for the RHB package                                                                                                           |    |
| • | Deleted the RHB column and corresponding table note from the Pin Functions table                                                                     | 3  |
| • | Changed "free-air" in the Absolute Maximum Ratings condition statement to "junction"                                                                 | 4  |
| • | Deleted ESD ratings from the Absolute Maximum Ratings table                                                                                          | 4  |
| • | Deleted the Dissipation Ratings section                                                                                                              |    |
| • | Added the ESD Ratings section                                                                                                                        |    |
| • | Changed T <sub>WH0</sub> to t <sub>WH0</sub> in the Recommended Operating Conditions table                                                           | 5  |
| • | Added the Thermal Information table to the data sheet                                                                                                | 5  |
| • | Changed Condition statement of Electrical Characteristics table from $T_A = -40^{\circ}C$ to $85^{\circ}C$ to $T_J = -40^{\circ}C$ to $150^{\circ}C$ |    |
| • | Changed the Electrical Characteristics table to combine multiple symbols for the Supply current and Constant-                                        |    |
|   | output current parameters                                                                                                                            | 6  |
| • | Changed MAX value of VIREEF in Electrical Characteristics from 1.23 V to 1.25 V                                                                      | 7  |
| • | Changed T <sub>xx</sub> to t <sub>xx</sub> at multiple locations in Figure 1                                                                         | 8  |
| • | Changed T <sub>xx</sub> to t <sub>xx</sub> at multiple locations in Figure 3                                                                         | 10 |
| • | Changed Figure 6                                                                                                                                     | 11 |
| • | Added the Overview section                                                                                                                           | 16 |
| • | Added the Device Functional Modes section                                                                                                            | 19 |
| • | Added the Device and Documentation Support and Mechanical, Packaging, and Orderable Information sections                                             | 26 |





## 5 Pin Configuration and Functions



#### **Pin Functions**

| Р               | IN                                  | I/O | DECODIDEION                                                                                                                                                                                                                                                                                                           |
|-----------------|-------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NAME NO.                            |     | DESCRIPTION                                                                                                                                                                                                                                                                                                           |
| BLANK           | 29                                  | I   | All outputs are blank. When BLANK is high, all constant-current outputs (OUTR0–OUTR7, OUTG0–OUTG7, and OUTB0–OUTB7) are forced off. When BLANK is low, all constant current outputs are controlled by the on-off control data in the data latch.                                                                      |
| GND             | 1                                   | _   | Power ground                                                                                                                                                                                                                                                                                                          |
| IREF            | 32                                  | I/O | Reference current terminal. The maximum current for the outputs OUTR0–OUTR7, OUTG0–OUTG7, and OUTB0–OUTB7 is set with a resistor from IREF to GND.                                                                                                                                                                    |
| LAT             | 4                                   | I   | Edge-triggered latch. The rising edge of LAT latches the data from the common shift register into the output on-off data latch. See the <i>Output On-Off Data Latch</i> section for more details.                                                                                                                     |
| OUTB0–OUT<br>B7 | 7, 10, 13, 16,<br>19, 22, 25,<br>28 | 0   | Constant-current outputs for the BLUE LED group.<br>Multiple outputs can be configured in parallel to increase the constant-current capability.<br>Different voltages can be applied to each output. These outputs are turned on or off by the<br>BLANK signal and the data in the output on-off control data latch.  |
| OUTG0–OUT<br>G7 | 6, 9, 12, 15,<br>18, 21, 24,<br>27  | 0   | Constant-current outputs for the GREEN LED group.<br>Multiple outputs can be configured in parallel to increase the constant-current capability.<br>Different voltages can be applied to each output. These outputs are turned on or off by the<br>BLANK signal and the data in the output on-off control data latch. |
| OUTR0–OUT<br>R7 | 5, 8, 11, 14,<br>17, 20, 23,<br>26  | ο   | Constant-current outputs for the RED LED group.<br>Multiple outputs can be configured in parallel to increase the constant-current capability.<br>Different voltages can be applied to each output. These outputs are turned on or off by the<br>BLANK signal and the data in the output on-off control data latch.   |
| SCLK            | 3                                   | I   | Serial data shift clock. Data present on SIN are shifted to the LSB of the common shift register with the rising edge of SCLK. Data in the shift register are shifted toward the MSB at each rising edge of SCLK. The MSB data of the common shift register appear on SOUT.                                           |
| SIN             | 2                                   | Ι   | Serial data input for the 25-bit common shift register                                                                                                                                                                                                                                                                |
| SOUT            | 30                                  | 0   | Serial data output. The MSB of the 25-bit common shift register is shifted out at the rising edge of SCLK.                                                                                                                                                                                                            |
| V <sub>CC</sub> | 31                                  |     | Power-supply voltage                                                                                                                                                                                                                                                                                                  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1) (2)</sup>

Over operating junction temperature range, unless otherwise noted.

|                         |                       | PARAMETER                             | MIN  | MAX            | UNIT |
|-------------------------|-----------------------|---------------------------------------|------|----------------|------|
| $V_{CC}$                | Supply voltage        | V <sub>cc</sub>                       | -0.3 | 6              | V    |
|                         |                       | OUTR0–OUTR7, OUTG0–OUTG7              |      | 45             | ~    |
| IOUT                    |                       | OUTB0-OUTB7                           |      | 35             | mA   |
| V <sub>IN</sub>         | Input voltage range   | SIN, SCLK, LAT, BLANK, IREF           | -0.3 | $V_{CC} + 0.3$ | V    |
| V                       |                       | SOUT                                  | -0.3 | $V_{CC} + 0.3$ | V    |
| V <sub>OUT</sub>        | Output voltage range  | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7 | -0.3 | 16             | v    |
| T <sub>J(ma</sub><br>x) |                       |                                       |      | 150            | °C   |
| T <sub>stg</sub>        | Storage temperature r | ange                                  | -55  | 150            | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

## 6.2 ESD Ratings

|   |                    |                         |                                                                              | VALUE | UNIT | 1 |
|---|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|---|
|   |                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>            | ±2000 |      | 1 |
| ١ | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22- $\rm C101^{(2)}$ | ±500  | V    |   |

 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±2000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±500 V may actually have higher performance.

EXAS

STRUMENTS

www.ti.com

Submit Documentation Feedback

4

# 6.3 Recommended Operating Conditions

At  $T_A = -40^{\circ}$ C to 85°C, unless otherwise noted.

|                         | PARA                                       | METER                                    | MIN                   | NOM MAX             | UNIT |
|-------------------------|--------------------------------------------|------------------------------------------|-----------------------|---------------------|------|
| DC CHARA                | CTERISTICS: V <sub>CC</sub> = 3 V to 5.5 V |                                          | Ľ                     |                     |      |
| V <sub>CC</sub>         | Supply voltage                             |                                          | 3                     | 5.5                 | V    |
| Vo                      | Voltage applied to output                  | OUTR0–OUTR7, OUTG0–OUTG7,<br>OUTB0–OUTB7 |                       | 15                  | V    |
| V <sub>IH</sub>         | High-level input voltage                   | SIN, SCLK, LAT, BLANK                    | 0.7 × V <sub>CC</sub> | V <sub>CC</sub>     | V    |
| V <sub>IL</sub>         | Low-level input voltage                    | SIN, SCLK, LAT, BLANK                    | GND                   | $0.3 \times V_{CC}$ | V    |
| I <sub>OH</sub>         | High-level output current                  | SOUT                                     |                       | -1                  | mA   |
| I <sub>OL</sub>         | Low-level output current                   | SOUT                                     |                       | 1                   | mA   |
|                         | Constant output sink ourrant               | OUTR0-OUTR7, OUTG0-OUTG7                 |                       | 35                  | ~ ^  |
| IOLC                    | Constant-output sink current               | OUTB0-OUTB7                              |                       | 26.2                | mA   |
| T <sub>A</sub>          | Operating ambient temperature              |                                          | -40                   | 85                  | °C   |
| TJ                      | Operating junction temperature             |                                          | -40                   | 125                 | °C   |
| AC CHARA                | CTERISTICS, V <sub>CC</sub> = 3 V to 5.5 V |                                          |                       |                     |      |
| f <sub>CLK (SCLK)</sub> | Data shift clock frequency                 | SCLK                                     |                       | 35                  | MHz  |
| t <sub>WH0</sub>        |                                            | SCLK                                     | 10                    |                     | ns   |
| t <sub>WL0</sub>        |                                            | SCLK                                     | 10                    |                     | ns   |
| t <sub>WH1</sub>        | Pulse duration                             | LAT                                      | 15                    |                     | ns   |
| t <sub>WH2</sub>        |                                            | BLANK                                    | 15                    |                     | ns   |
| t <sub>WL2</sub>        |                                            | BLANK                                    | 15                    |                     | ns   |
| t <sub>SU0</sub>        | Cotup time                                 | SIN – SCLK↑                              | 4                     |                     | ns   |
| t <sub>SU1</sub>        |                                            | LAT↑ – SCLK↑                             | 150                   |                     | ns   |
| t <sub>H0</sub>         | Hold time                                  | SIN – SCLK↑                              | 3                     |                     | ns   |
| t <sub>H1</sub>         | Pulse duration Setup time Hold time        | LAT↑ – SCLK↑                             | 10                    |                     | ns   |

## 6.4 Thermal Information

|                       |                                              | TLC5952     |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DAP (TSSOP) | UNIT |
|                       |                                              | 32 PINS     |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 28.3        | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 20.6        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 10.7        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.3         | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 10.6        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.6         | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.



SBVS129A-MAY 2009-REVISED JULY 2018

### 6.5 Electrical Characteristics

At  $T_J = -40^{\circ}$ C to 150°C,  $V_{CC} = 3$  V to 5.5 V, and  $V_{LED} = 5$  V, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}$ C and  $V_{CC}$ = 3.3 V.

|                    | PARAMETER                                                                            | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                             | MIN            | ТҮР | MAX             | UNIT |
|--------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-----------------|------|
| V <sub>OH</sub>    | High-level output voltage                                                            | I <sub>OH</sub> = −1 mA at SOUT                                                                                                                                                                                                                                                                                                             | $V_{CC} - 0.4$ |     | V <sub>CC</sub> | V    |
| V <sub>OL</sub>    | Low-level output voltage                                                             | I <sub>OL</sub> = 1 mA at SOUT                                                                                                                                                                                                                                                                                                              |                |     | 0.4             | V    |
| I <sub>IN</sub>    | Input current                                                                        | $V_I = V_{CC}$ or GND at SIN, SCLK, LAT, and BLANK                                                                                                                                                                                                                                                                                          | -1             |     | 1               | μΑ   |
|                    |                                                                                      | $ \begin{array}{l} \text{SIN, SCLK, LAT = low, BLANK = high,} \\ \text{V}_{\text{OUTRn, -Gn, -Bn}} = 1 \text{ V, BCR, -G, -B = 7Fh,} \\ \text{R}_{\text{IREF}} = 24  k\Omega \left( I_{\text{OUTRn/Gn}} = 2 \text{ mA target, } I_{\text{OUTBn}} = 1.5 \text{ mA target} \right) \end{array} $                                              |                | 1   | 3               |      |
| I <sub>CC</sub>    | Supply current                                                                       | $ \begin{array}{l} \text{SIN, SCLK, LAT = low, BLANK = high,} \\ \text{V}_{\text{OUTRn, -Gn, -Bn}} = 1 \text{ V, BCR, -G, -B = 7Fh,} \\ \text{R}_{\text{IREF}} = 2.4  \text{k} \Omega \left( \text{I}_{\text{OUTRn/Gn}} = 20 \text{ mA target, } \text{I}_{\text{OUTBn}} = 15 \text{ mA target} \right) \end{array} $                       |                | 8   | 14              | m۸   |
|                    | Supply current                                                                       | $\begin{array}{l} \text{SIN, SCLK, LAT = low, BLANK = low, all OUTRn, -Gn, -Bn = on,} \\ \text{V}_{\text{OUTRn, -Gn, -Bn}} = 1 \text{ V, BCR, -G, -B = 7Fh,} \\ \text{R}_{\text{IREF}} = 2.4  \text{k}\Omega \left( \text{I}_{\text{OUTRn/Gn}} = 20 \text{ mA target, } \text{I}_{\text{OUTBn}} = 15 \text{ mA target} \right) \end{array}$ |                | 12  | 30              | mA   |
|                    |                                                                                      | $\begin{array}{l} {\sf SIN, SCLK, LAT = low, BLANK = low, all OUTRn, -Gn, -Bn = on, } \\ {\sf V_{OUTRn, -Gn, -Bn} = 1 \ V, \ BCR, -G, -B = 7Fh, } \\ {\sf R}_{IREF} = 1.5 \ k\Omega \ (I_{OUTRn/Gn} = 32 \ \text{mA target}, \ I_{OUTBn} = 24 \ \text{mA target}) \end{array}$                                                              |                | 20  | 50              |      |
|                    |                                                                                      | At OUTR0–OUTR7 and OUTG0–OUTG7,<br>All OUTRn, -Gn, -Bn = on, BCR, -G, -B = 7Fh,<br>$V_{OUTRn, -Gn, -Bn} = V_{OUTfix} = 1 V$ ,<br>$R_{IREF} = 1.5 k\Omega (I_{OUTRn/Gn} = 32 mA target)$                                                                                                                                                     | 29             | 32  | 35              | • mA |
| I <sub>OLC</sub>   | Constant-output current                                                              | At OUTB0–OUTB7,<br>All OUTRn, -Gn, -Bn = on, BCR, -G, -B = 7Fh,<br>$V_{OUTRn, -Gn, -Bn} = V_{OUTfix} = 1 V$ ,<br>$R_{IREF} = 1.5 k\Omega (I_{OUTBn} = 24 mA target)$                                                                                                                                                                        | 21.8           | 24  | 26.2            |      |
| I <sub>OLKG</sub>  | Leakage output current                                                               | At OUTR0–OUTR7, OUTG0–OUTG7, and OUTB0–OUTB7, BLANK = high, V <sub>OUTRn, -Gn, -Bn</sub> = V <sub>OUTfix</sub> = 15 V, R <sub>IREF</sub> = 1.5 k $\Omega$                                                                                                                                                                                   |                |     | 0.1             | μΑ   |
| ΔI <sub>OLC</sub>  | Constant-current error <sup>(1)</sup><br>(channel-to-channel in<br>same color group) | At OUTR0–OUTR7, OUTG0–OUTG7, and OUTB0–OUTB7,<br>All OUTRn, -Gn, -Bn = on, BCR, -G, -B = 7Fh,<br>$V_{OUTRn, -Gn, -Bn} = V_{OUTfix} = 1 V$ ,<br>$R_{IREF} = 1.5 k\Omega (I_{OUTRn/Gn} = 32 mA target, I_{OUTBn} = 24 mA target)$ ,<br>at same color group output                                                                             |                | ±1% | ±3%             |      |
| ΔI <sub>OLC1</sub> | Constant current error <sup>(2)</sup><br>(device to device in<br>same color group)   | At OUTR0–OUTR7, OUTG0–OUTG7, and OUTB0–OUTB7,<br>All OUTRn, -Gn, -Bn = on, BCR, -G, -B = 7Fh,<br>$V_{OUTRn, -Gn, -Bn} = V_{OUTfix} = 1 V$ ,<br>$R_{IREF} = 1.5 k\Omega$ ( $I_{OUTRn/Gn} = 32 \text{ mA target}$ , $I_{OUTBn} = 24 \text{ mA target}$ ),<br>at same color group output                                                       |                | ±3% | ±6%             |      |

The deviation of each output in the same color group from the average of the same color group (OUTR0-OUTR7, OUTG0-OUTG7, or (1)OUTB0\_OUTB7) constant current. The deviation is calculated by the formula (X = R, G, or B; n = 0-7):

$$\Delta (\%) = \left[ \frac{I_{OUTXn}}{(I_{OUTX0} + I_{OUTX1} + \dots + I_{OUTX6} + I_{OUTX7})} - 1 \right] \times 100$$

The deviation of the constant-current average of each color group from the ideal constant-current value. The deviation is calculated by (2) the formula (X = R, G, or B):

100

$$\Delta (\%) = \left[ \frac{\frac{(I_{OUTX0} + I_{OUTX1} + \dots + I_{OUTX7})}{8} - (Ideal Output Current)}{Ideal Output Current} \right] \times$$

Ideal current is calculated by the following equation for OUTR0-OUTR7 and OUTG0-OUTG7 (X = R, G, or B):

$$I_{OUTRn/Gn(IDEAL, mA)} = 40 \times \left[\frac{1.20}{R_{IREF}(\Omega)}\right]$$

J

Ideal current is calculated by the following equation for OUTR0-OUTR7 and OUTG0-OUTG7 (X = R, G, or B):

 $I_{OUTBn(IDEAL, mA)} = 30 \times \left(\frac{1.20}{R_{IREF}(\Omega)}\right)$ 



### **Electrical Characteristics (continued)**

At  $T_J = -40^{\circ}$ C to 150°C,  $V_{CC} = 3$  V to 5.5 V, and  $V_{LED} = 5$  V, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}$ C and  $V_{CC} = 3.3$  V.

| - 5.5 V            |                                  |                                                                                                                                                                                   |                        |                     |                        |      |
|--------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------|------------------------|------|
|                    | PARAMETER                        | TEST CONDITIONS                                                                                                                                                                   | MIN                    | TYP                 | MAX                    | UNIT |
| ∆l <sub>OLC2</sub> | Line regulation <sup>(3)</sup>   | At OUTR0–OUTR7, OUTG0–OUTG7, and OUTB0–OUTB7, All OUTRn, -Gn, -Bn = on, BCR, -G, -B = 7Fh, $V_{OUTRn, -Gn, -Bn} = V_{OUTfix} = 1 V, R_{IREF} = 1.5 k\Omega$                       |                        | ±0.5%               | ±1%                    |      |
| ∆l <sub>OLC3</sub> | Load regulation <sup>(4)</sup>   | At OUTR0–OUTR7, OUTG0–OUTG7, and OUTB0–OUTB7, All OUTRn, -Gn, -Bn = on, BCR, -G, -B = 7Fh, $V_{OUTRn, -Gn, -Bn} = 1 V \text{ to } 3 V, V_{OUTfix} = 1 V, R_{IREF} = 1.5  k\Omega$ |                        | ±1                  | ±3                     | %/V  |
| T <sub>TEF</sub>   | Thermal error flag<br>threshold  | Junction temperature <sup>(5)</sup>                                                                                                                                               | 150                    | 165                 | 180                    | °C   |
| T <sub>HYS</sub>   | Thermal error flag<br>hysteresis | Junction temperature <sup>(5)</sup>                                                                                                                                               | 5                      | 10                  | 20                     | °C   |
| V <sub>LOD0</sub>  |                                  | All OUTRn, -Gn, -Bn = on, detection voltage select code = 0h                                                                                                                      | 0.25                   | 0.3                 | 0.35                   | V    |
| V <sub>LOD1</sub>  | LED open detection               | All OUTRn, -Gn, -Bn = on, detection voltage select code = 1h                                                                                                                      | 0.5                    | 0.6                 | 0.7                    | V    |
| V <sub>LOD2</sub>  | threshold                        | All OUTRn, -Gn, -Bn = on, detection voltage select code = 2h                                                                                                                      | 0.8                    | 0.9                 | 1                      | V    |
| V <sub>LOD3</sub>  |                                  | All OUTRn, -Gn, -Bn = on, detection voltage select code = 3h                                                                                                                      | 1.1                    | 1.2                 | 1.3                    | V    |
| V <sub>LSD0</sub>  |                                  | All OUTRn, -Gn, -Bn = on, detection voltage select code = 4h                                                                                                                      | 0.55 × V <sub>CC</sub> | $0.6 \times V_{CC}$ | 0.65 × V <sub>CC</sub> | V    |
| V <sub>LSD1</sub>  | LED short detection              | All OUTRn, -Gn, -Bn = on, detection voltage select code = 5h                                                                                                                      | $0.65 \times V_{CC}$   | $0.7 \times V_{CC}$ | $0.75 \times V_{CC}$   | V    |
| V <sub>LSD2</sub>  | threshold                        | All OUTRn, -Gn, -Bn = on, detection voltage select code = 6h                                                                                                                      | 0.75 × V <sub>CC</sub> | $0.8 \times V_{CC}$ | $0.85 \times V_{CC}$   | V    |
| V <sub>LSD3</sub>  |                                  | All OUTRn, -Gn, -Bn = on, detection voltage select code = 7h                                                                                                                      | 0.85 × V <sub>CC</sub> | $0.9 \times V_{CC}$ | $0.95 \times V_{CC}$   | V    |
| VIREF              | Reference voltage output         | $R_{IREF} = 1.5 \text{ k}\Omega$                                                                                                                                                  | 1.17                   | 1.2                 | 1.25                   | V    |

(3) Line regulation is calculated by the following equation (X = R, G, or B; n = 0–7):

$$\Delta (\%/V) = \left( \frac{(I_{OUTXn} \text{ at } V_{CC} = 5.5 \text{ V}) - (I_{OUTXn} \text{ at } V_{CC} = 3.0 \text{ V})}{(I_{OUTXn} \text{ at } V_{CC} = 3.0 \text{ V})} \right) \times \frac{100}{5.5 \text{ V} - 3 \text{ V}}$$

(4) Load regulation is calculated by the following equation (X = R, G, or B; n = 0–7):

$$\Delta (\%/V) = \left( \frac{(I_{OUTXn} \text{ at } V_{OUTXn} = 3 \text{ V}) - (I_{OUTXn} \text{ at } V_{OUTXn} = 1 \text{ V})}{(I_{OUTXn} \text{ at } V_{OUTXn} = 1 \text{ V})} \right) \times \frac{100}{3 \text{ V} - 1 \text{ V}}$$

(5) Not tested; specified by design.



### 6.6 Switching Characteristics

At  $T_A = -40^{\circ}$ C to 85°C,  $V_{CC} = 3$  V to 5.5 V,  $C_L = 15$  pF,  $R_L = 120 \Omega$ ,  $R_{IREF} = 1.5 k\Omega$ , and  $V_{LED} = 5$  V, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}$ C and  $V_{CC} = 3.3$  V.

|                     | PARAMETER                             | TEST CONDITIONS                                                                                     | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>R0</sub>     | Diag time                             | SOUT                                                                                                |     | 6   | 15  | ns   |
| t <sub>R1</sub>     | Rise time                             | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7, BCR, -G, -B = 7Fh                                            |     | 10  | 30  | ns   |
| t <sub>F0</sub>     | Foll time                             | SOUT                                                                                                |     | 6   | 15  | ns   |
| t <sub>F1</sub>     | Fall time                             | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7, BCR, -G, -B = 7Fh                                            |     | 10  | 30  | ns   |
| t <sub>D0</sub>     |                                       | SCLK↑ to SOUT                                                                                       |     | 8   | 20  | ns   |
| t <sub>D1</sub>     |                                       | LAT↑ to OUTR0 on-off, BCR, -G, -B = 7Fh                                                             |     | 22  | 45  | ns   |
| t <sub>D2</sub>     |                                       | BLANK↓↑ to OUTR0 on-off, BCR, -G, -B = 7Fh                                                          |     | 15  | 30  | ns   |
| t <sub>D3</sub>     | Propagation delay time <sup>(1)</sup> | OUTRn on to OUTGn on, OUTGn on to OUTBn on,<br>OUTBn on to OUTRn + 1 on, BCR, -G, -B = 7Fh          |     | 3   | 6   | ns   |
| t <sub>D4</sub>     |                                       | OUTRn off to OUTGn off, OUTGn off to OUTBn off,<br>OUTBn off to OUTRn + 1 off, BCR, -G, -B = 7Fh    |     | 3   | 6   | ns   |
| t <sub>D5</sub>     |                                       | LAT $\uparrow$ to $I_{OUTn}$ changing by global brightness control (BC data are 0Ch–72h or 72h–0Ch) |     | 20  | 50  | ns   |
| t <sub>ON_ERR</sub> | Output on-time error <sup>(2)</sup>   | On-off latched data = 1, BCR, -G, -B = 7Fh, 20 ns BLANK low level one-<br>shot pulse input          | -11 |     | 5   | ns   |

(1) Propagation delay,  $t_{D3}$  (OUTRn on to OUTGn on, OUTGn on to OUTBn on, OUTBn on to OUTRn + 1 on) is calculated by the formula:  $t_{D3}$  (ns) = (the propagation delay between OUTR0 to OUTB7 = on) / 23  $t_{D4}$  (OUTRn to OUTGn = off, OUTGn to OUTBn = off, OUTBn to OUTRn + 1 = off) is calculated by the formula:

 $t_{D4}$  (ns) = (the propagation delay between OUTR0 to OUTB7 = off) / 23 Output on-time error is calculated by the formula:  $t_{ON\_ERR}$  (ns) =  $t_{OUT\_ON}$  – BLANK low-level pulse duration.  $t_{OUT\_ON}$  is the actual on-time (2) of the constant current output.



Input pulse rise and fall time is 1 ns to 3 ns.







Input pulse rise and fall time is 1 ns to 3 ns.

Figure 2. Output Timing



SBVS129A-MAY 2009-REVISED JULY 2018

www.ti.com



Figure 3. Timing Diagram



## 6.7 Typical Characteristics

At  $T_A = 25^{\circ}C$  and  $V_{CC} = 3.3$  V, unless otherwise noted.



Copyright © 2009-2018, Texas Instruments Incorporated

## **Typical Characteristics (continued)**







### **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}C$  and  $V_{CC} = 3.3$  V, unless otherwise noted.



## **Typical Characteristics (continued)**







## 7 Parameter Measurement Information

### 7.1 Pin Equivalent Input and Output Schematic Diagrams



### 7.2 Test Circuits





## 8 Detailed Description

#### 8.1 Overview

The TLC5952 device is a 24-channel, constant- current sink driver. Each channel can be turned on or off with internal register data. The output channels are grouped into three groups of eight channels each. Each channel group has a 128-step global brightness control (BC) function. Both on-off data and BC are writable via a serial interface. The maximum current value of all 24 channels is set by a single external resistor.

### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Maximum Constant-Sink-Current Value

The maximum output current per channel,  $I_{OLCMax}$ , is programmed by a single resistor,  $R_{IREF}$ , which is placed between the IREF and GND pins. The voltage on IREF is set by an internal band-gap  $V_{IREF}$ , with a typical value of 1.20 V. The maximum channel current is equivalent to the current flowing through  $R_{IREF}$  multiplied by a factor of 40 for OUTRn, -Gn and 30 for OUTBn. The maximum output current per channel can be calculated by Equation 1.

$$R_{IREF} (k\Omega) = \frac{V_{IREF} (V)}{I_{OLCMax} (mA)} \times 40 \text{ (for OUTRn/Gn)}$$
$$= \frac{V_{IREF} (V)}{I_{OLCMax} (mA)} \times 30 \text{ (for OUTBn)}$$

where:

- V<sub>IREF</sub> = the internal reference voltage on IREF (1.20 V, typical)
- I<sub>OLCMax</sub> = 2 mA to 35 mA at OUTRn, -Gn and 1.5 mA to 26.2 mA at OUTBn

I<sub>OLCMax</sub> is the largest current for each output. Each output sinks the I<sub>OLCMax</sub> current when it is turned on and the global brightness control data are set to the maximum value of 7Fh (127d). Each output sink current can be reduced by lowering the output global brightness control (BC) value.

 $R_{IREF}$  must be between 1.37 k $\Omega$  and 24 k $\Omega$  to hold  $I_{OLCMax}$  between 35 mA (typ) and 2 mA (typ) for OUTRn, -Gn and between 26.2 mA (typ) and 1.5 mA (typ) for OUTBn. Otherwise, the output may be unstable. Output currents lower than 2 mA (or 1.5 mA for OUTBn) can be achieved by setting  $I_{OLCMax}$  to 2 mA or higher and then using global brightness control to lower the output current.

Table 1 shows the characteristics of the constant-current sink versus the external resistor, R<sub>IREF</sub>.

| I <sub>OLCMa</sub> | D (1/0) |                        |  |  |  |  |  |
|--------------------|---------|------------------------|--|--|--|--|--|
| OUTRn, OUTGn       | OUTBn   | R <sub>IREF</sub> (kΩ) |  |  |  |  |  |
| 35                 | 26.28   | 1.37                   |  |  |  |  |  |
| 30                 | 22.5    | 1.6                    |  |  |  |  |  |
| 25                 | 18.75   | 1.92                   |  |  |  |  |  |
| 20                 | 15      | 2.4                    |  |  |  |  |  |
| 15                 | 11.25   | 3.2                    |  |  |  |  |  |
| 10                 | 7.5     | 4.8                    |  |  |  |  |  |
| 5                  | 3.75    | 9.6                    |  |  |  |  |  |
| 2                  | 1.5     | 24                     |  |  |  |  |  |

# Table 1. Maximum Constant-Current Output Versus External Resistor Value

(1)

## SBVS129A-MAY 2009-REVISED JULY 2018

#### 8.3.2 Global Brightness Control (BC) Function: Sink-Current Control

The TLC5952 is able to adjust the output current of each of the three color groups OUTR0–OUTR7, OUTG0–OUTG7, and OUTB0–OUTB7. This function is called *global brightness control* (BC). The BC function allows users to adjust the global brightness of LEDs connected to the three output groups (OUTR0–OUTR7, OUTG0–OUTG7, and OUTB0–OUTB7). All color group output currents can be adjusted in 128 steps from 0% to 100% of the maximum output current, I<sub>OLCMax</sub>. The brightness control data are entered into the TLC5952 via the serial interface. When the BC data change, the output current also changes immediately. When the device is powered on, the data in the common shift register and the control data latch are not set to any default values. Therefore, BC data must be written to the control data latch before turning on the constant-current output.

Equation 2 determines the output sink current for each color group. Table 2 summarizes the BC data versus current ratio and set current value.

$$I_{OUT}$$
 (mA) =  $I_{OLCMax}$  (mA) ×  $\left(\frac{BCR/G/B}{127d}\right)$ 

where:

- I<sub>OLCMax</sub> = the maximum channel current for each channel determined by R IREF
- BCR, -G, -B = the global brightness control value in the control data latch for each output color group (2)

| BC DATA<br>(Binary) | BC DATA<br>(Decimal) | BC DATA<br>(Hex) | RATIO OF OUTPUT<br>CURRENT TO<br>I <sub>OLCMax</sub><br>(mA, Typical) | I <sub>OUT</sub> , mA<br>(I <sub>OLCMax</sub> = 35 mA,<br>Typical) | I <sub>OUT</sub> , mA<br>(I <sub>OLCMax</sub> = 2 mA,<br>Typical) |
|---------------------|----------------------|------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|
| 000 0000            | 0                    | 00               | 0                                                                     | 0                                                                  | 0                                                                 |
| 000 0001            | 1                    | 01               | 0.8                                                                   | 0.28                                                               | 0.02                                                              |
| 000 0010            | 2                    | 02               | 1.6                                                                   | 0.55                                                               | 0.03                                                              |
|                     |                      |                  |                                                                       |                                                                    |                                                                   |
| 111 1101            | 125                  | 7D               | 98.4                                                                  | 34.45                                                              | 1.97                                                              |
| 111 1110            | 126                  | 7E               | 99.2                                                                  | 34.72                                                              | 1.98                                                              |
| 111 1111            | 127                  | 7F               | 100                                                                   | 35                                                                 | 2                                                                 |

 Table 2. BC Data vs Current Ratio and Set-Current Value

### 8.3.3 Constant-Current Output On-Off Control

When BLANK is low, each output is controlled by the data in the output on-off data latch. When data corresponding to an output are equal to 1, the output turns on; when the data corresponding to an output are equal to 0, the output turns off. When BLANK is high, all outputs are forced off.

When the device is powered on, the data in the output on-off data latch are not set to any default values. Therefore, on-off data must be written to the output on-off data latch before turning on the constant-current output and pulling BLANK low.

If there are any OUTRn, -Gn, -Bn outputs not connected to an LED, including open for short-to-ground failures, the on-off data corresponding to the unconnected output should be set to 0 before the LED is turned on. Otherwise, the  $V_{CC}$  supply current ( $I_{CC}$ ) increases while the LEDs are on. A truth table for the on-off control data is shown in Table 3.

| ON-OFF CONTROL DATA | CONSTANT-CURRENT OUTPUT<br>STATUS |
|---------------------|-----------------------------------|
| 0                   | Off                               |
| 1                   | On                                |



SBVS129A-MAY 2009-REVISED JULY 2018

### 8.4 Device Functional Modes

#### 8.4.1 LOD, LSD, and TEF Operation



Figure 34. LOD, LSD, and TEF Operation (LED-Open Error)

#### SBVS129A-MAY 2009-REVISED JULY 2018

www.ti.com

#### **Device Functional Modes (continued)**





SBVS129A-MAY 2009-REVISED JULY 2018

#### www.ti.com

#### **Device Functional Modes (continued)**

#### 8.4.2 Register and Data Latch Configuration

The TLC5952 device has two writable data latches: the output on-off data latch and the control data latch. Both data latches are 24 bits in length. If the common shift register MSB is 0, the least significant 24 bits of data from the 25-bit common shift register are latched into the output on-off data latch. If the MSB is 1, the data are latched into the control data latch. Figure 37 shows the common shift register and the control data latch configuration.





#### 8.4.2.1 Output On-Off Data Latch

The output on-off data latch is 24 bits long. This latch is used to turn each output current sink (OUTRn, -Gn, -Bn) on or off. When the MSB of the common shift register is set to 0, the lower 24 bits are written to the output on-off data latch on the rising edge of LAT. If the output on-off data latch bit corresponding to an output is 0, the output is turned off; if the bit is a 1, the output is turned on.

When the device is powered on, the data in the output on-off data latch are not set to any default value. Therefore, the on-off control data should be written to the data latch before the constant-current outputs are turned on.

## Device Functional Modes (continued)

## 8.4.2.2 Control-Data Latch

The control data latch is 24 bits long and is used to adjust the LED current for each color group (OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7). The LED current for each group can be adjusted between 0% and 100% of  $I_{OLCMAX}$  in 128 steps (7-bit resolution). This data latch is also used to select the error detection type, LED open detection (LOD) or LED short detection (LSD), and the threshold voltage. When the MSB of the common shift register is set to 1, the lower 24 bits are written to the control data latch on the rising edge of LAT. Table 4 shows the control data latch bit assignment.

When the device is powered on, the data in the control data latch are not set to a default value. Therefore, the control data latch data should be written to the latch before the constant-current outputs are turned on.

|       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BITS  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6–0   | Global brightness control data for RED group (OUTR0-OUTR7, data = 00h to 7Fh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 13–7  | Global brightness control data for GREEN group (OUTG0-OUTG7, data = 00h to 7Fh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 20–14 | Global brightness control data for BLUE group (OUTB0-OUTB7, data = 00h to 7Fh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 23–21 | Detection voltage and type select (data = 0h to 7h)<br>0 = LED open detection with 0.3 V (typ) threshold<br>1 = LED open detection with 0.6 V (typ) threshold<br>2 = LED open detection with 0.9 V (typ) threshold<br>3 = LED open detection with 1.2 V (typ) threshold<br>4 = LED short detection with $V_{CC} \times 60\%$ (typ) threshold<br>5 = LED short detection with $V_{CC} \times 80\%$ (typ) threshold<br>6 = LED short detection with $V_{CC} \times 80\%$ (typ) threshold<br>7 = LED short detection with $V_{CC} \times 90\%$ (typ) threshold |

#### Table 4. Data Bit Assignment

22



#### SBVS129A-MAY 2009-REVISED JULY 2018



#### Figure 38 shows the operation to write data into the common shift register and control data latch.



#### 8.4.2.3 Status Information Data (SID)

The 25-bit word status information data (SID) contains the status of the LED open detection (LOD) or LED short detection (LSD), and thermal error flag (TEF). When the MSB of the common shift register is set to 0, the SID overwrites the common shift register data at the rising edge of LAT after the data in the common shift register are copied to the output on-off data latch. If the common shift register MSB is 1, the SID data are not copied to the common shift register.

After being copied into the common shift register, new SID data are not available until new data are written into the common shift register. If new data are not written, the LAT signal is ignored. To recheck SID data without changing the constant-current output on-off data, reprogram the common shift register with the same data that are currently programmed into the output on-off data latch. When LAT goes high, the output on-off data do not change, but new SID data are loaded into the common shift register. LOD, LSD, and TEF are shifted out of SOUT with each rising edge of SCLK.

Copyright © 2009–2018, Texas Instruments Incorporated





### 8.4.2.4 LED-Open Detection (LOD), LED-Short Detection (LSD), And Thermal Error Flag (TEF)

LOD detects a fault caused by an LED open circuit or a short from OUTRn, -Gn, -Bn to ground by comparing the OUTRn, -Gn, -Bn voltage to the LOD detection threshold voltage level set in the control data latch (Table 4). If the OUTRn, -Gn, -Bn voltage is lower than the programmed voltage, that output LOD bit is set to 1 to indicate an open LED. Otherwise, the LOD bit is set to 0. LOD data are only valid for outputs programmed to be on. LOD data for outputs programmed to be off are always 0.

LSD data detects a fault caused by a shorted LED by comparing the OUTRn, -Gn, -Bn voltage to the LSD detection threshold voltage level set in the control data latch (Table 4). If the OUTRn, -Gn, -Bn voltage is higher than the programmed voltage, that output LOD bit is set to 1 to indicate a shorted LED. Otherwise, the LSD bit is set to 0. LSD data are only valid for outputs programmed to be on. LSD data for outputs programmed to be off are always 0.

LOD and LSD data are not valid until 1  $\mu$ s after the falling edge of BLANK. Therefore, BLANK must be low for at least 1  $\mu$ s before going high. At the rising edge of BLANK, the LOD and LSD detection data are latched in the LOD-LSD holder. Changes in the LOD or LSD data while BLANK is low are directly connected to the output of the LOD-LSD holder, but are only valid 1  $\mu$ s after the change. The rising edge of LAT transfers the output data of the LOD-LSD holder to the common shift register.

As shown in Table 5, LOD and LSD data cannot be checked simultaneously. LOD and LSD data are not valid when TEF is active because all outputs are forced off.

The TEF bit indicates that the device junction temperature exceeds the temperature threshold ( $T_{TEF} = 165^{\circ}C$ , typ). The TEF bit also indicates that the device has turned off all drivers to avoid overheating. The device automatically turns the drivers back on when the device temperature decreases to less than  $T_{TEF} - T_{HYS}$ . The TEF data are held in the TEF holder latch until the TEF data are loaded into the common shift register by the rising edge of LAT. If the device temperature falls below  $T_{TEF} - T_{HYS}$  when LAT goes high, the TEF data in the TEF holder become 0. If the device temperature is not below  $T_{TEF} - T_{HYS}$  when LAT goes high, then the TEF data remain 1. Table 5 shows a truth table for LOD, LSD, and TEF. Figure 33 to Figure 36 show different examples of LOD, LSD, and TEF operation.



SBVS129A-MAY 2009-REVISED JULY 2018

www.ti.com

### Table 5. LOD, LSD, and TEF Truth Table

|          |                                                                                                                                                                                  | CONDITION                                                                                                                                                                                  |                                                                                                                                                                          |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID DATA | LED OPEN DETECTION<br>(LOD, Voltage Select Data =<br>0h to 3h)                                                                                                                   | LED SHORT DETECTION<br>(LSD, Voltage Select Data = 4h to 7h)                                                                                                                               | THERMAL ERROR FLAG (TEF)                                                                                                                                                 |
| 0        | LED is not open or the output is off<br>(V <sub>OUTRn/Gn/Bn</sub> is greater than the<br>voltage selected by the detection<br>voltage select bit in the<br>control data latch)   | LED is not shorted or the output is off<br>(V <sub>OUTRn/Gn/Bn</sub> is less than or equal to<br>the voltage selected by the detection<br>voltage select bit in the<br>control data latch) | Junction temperature is lower than the detect temperature ( $T_{TEF}$ ) before TEF is undetected or the detect temperature ( $T_{TEF} - T_{HYS}$ ) after TEF is detected |
| 1        | LED is open or shorted to GND<br>(V <sub>OUTRn/Gn/Bn</sub> is less than or equal to<br>the voltage selected by the detection<br>voltage select bit in the<br>control data latch) | LED terminal is short or OUTn is short<br>to higher voltage (V <sub>OUTn</sub> is greater than<br>The selected voltage by detection<br>voltage select bit in the<br>control data latch)    | Junction temperature is higher than the detect temperature (T <sub>TEF</sub> )                                                                                           |

#### 8.4.2.5 Thermal Shutdown (TSD)

The thermal shutdown (TSD) function turns off all constant-current outputs when the device junction temperature  $(T_J)$  exceeds the temperature threshold  $(T_{TEF} = 165^{\circ}C, typ)$ . The outputs remain disabled as long as the overtemperature condition exists. The outputs are turned on again after the device junction temperature drops below  $(T_{TEF} - T_{HYS})$ .

#### 8.4.2.6 Noise Reduction

Large surge currents may flow through the device and the board on which the device is mounted if all 24 LED channels turn on simultaneously when BLANK goes low. These large current surges could induce detrimental noise and electromagnetic interference (EMI) into other circuits. The TLC5952 turns the LED channels on in a series delay to provide a circuit soft-start feature.

A small delay circuit is implemented between each output. When all bits of the on-off data latch are set to 1, each constant-current output turns on in order (OUTR0, OUTG0, OUTB0, OUTR1, OUTG1, OUTB1, OUTR2–OUTB6, OUTR7, OUTG7, and OUTB7) with a small delay between each output after BLANK goes low or LAT goes high; see Figure 38. Both turnon and turnoff are delayed.

## 9 **Power Supply Recommendations**

Connect at least one 10-nF ceramic capacitor as close as possible between the  $V_{CC}$  pin and ground. Additional capacitors are needed on the LED power supply to reduce ripple on the LED power supply to a minimum.



## **10** Device and Documentation Support

#### 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **10.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 10.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### **10.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



28-Mar-2018

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TLC5952DAP       | ACTIVE | HTSSOP       | DAP     | 32   | 46      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TLC5952        | Samples |
| TLC5952DAPR      | ACTIVE | HTSSOP       | DAP     | 32   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TLC5952        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

28-Mar-2018

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |
|-----------------------------|
|-----------------------------|

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC5952DAPR | HTSSOP          | DAP                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Feb-2019



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5952DAPR | HTSSOP       | DAP             | 32   | 2000 | 350.0       | 350.0      | 43.0        |

# **DAP 32**

# **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

8.1 x 11, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.









- This drawing is subject to change without notice. Β.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Falls within JEDEC MO-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.



# DAP (R-PDSO-G32)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



DAP (R-PDSO-G32) PowerPAD™ PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- F. Contact the board fabrication site for recommended soldermask tolerances.

PowerPAD is a trademark of Texas Instruments



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated