

# Infineon® LITIX™ Power Flex

# H-Bridge DC/DC Controller with SPI Interface

H-Bridge DC/DC Controller for High Power LED Lighting

TLD5541-1QV

### **Data Sheet**

Rev. 1.0, 2016-05-20

### **Automotive Power**



### **Table of Contents**

| 1                                                                                    | Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 4                                                |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 2                                                                                    | Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | . 6                                                |
| <b>3</b><br>3.1<br>3.2                                                               | Pin Configuration         Pin Assignment         Pin Definitions and Functions                                                                                                                                                                                                                                                                                                                                                                                                     | . 7                                                |
| <b>4</b><br>4.1<br>4.2<br>4.3                                                        | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance  Power Supply                                                                                                                                                                                                                                                                                                                                                                         | 11<br>13<br>13                                     |
| 5.1<br>5.2<br>5.3                                                                    | Different Power States  Different Possibilities to RESET the device  Electrical Characteristics                                                                                                                                                                                                                                                                                                                                                                                    | 17<br>18                                           |
| 6<br>6.1<br>6.2<br>6.3<br>6.4<br>6.4.1<br>6.4.2<br>6.4.3<br>6.5<br>6.6<br>6.7<br>6.8 | $\begin{tabular}{ll} Regulator Description \\ Regulator Diagram Description \\ Adjustable Soft Start Ramp \\ Switching Frequency setup \\ Operation of 4 switches H-Bridge architecture \\ Boost mode (V_{IN} < V_{OUT}) \\ Buck mode (V_{IN} > V_{OUT}) \\ Buck-Boost mode (V_{IN} \sim V_{OUT})Fast Output Discharge Operation Mode - Multi Floating Switches Topology Flexible current senseProgramming Output Voltage (Constant Voltage Regulation)Electrical Characteristics$ | 21<br>23<br>23<br>24<br>25<br>26<br>27<br>31<br>32 |
| <b>7</b><br>7.1<br>7.2                                                               | Digital Dimming Function  Description  Electrical Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                  | 36                                                 |
| 8<br>3.1<br>3.2<br>3.3                                                               | Analog Dimming  Description  LED current calibration procedure  Electrical Characteristics                                                                                                                                                                                                                                                                                                                                                                                         | 39<br>41                                           |
| <b>9</b><br>9.1<br>9.2                                                               | Linear Regulator  IVCC Description  Electrical Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                     | 43                                                 |
| 10.1<br>10.2<br>10.2.1<br>10.2.2<br>10.2.2<br>10.2.3<br>10.3                         | Protection and Diagnostic Functions  Description  Overvoltage, Open Load, Short circuit protection Short Circuit protection Overvoltage Protection Open Load Protection Input voltage monitoring, protection and power derating Input current Monitoring                                                                                                                                                                                                                           | 45<br>46<br>46<br>48<br>48<br>49<br>50             |
| 10.5<br>10.6                                                                         | Output current Monitoring                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                    |

Data Sheet 2 Rev. 1.0, 2016-05-20



### **Table of Contents**

| 10.7                                                           | Electrical Characteristics                                                                                                                                                                            | 53                               |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 11.1<br>11.2<br>11.3<br>11.4<br>11.5                           | Infineon FLAT SPECTRUM Featureset  Description  Synchronization Function  Spread Spectrum  EMC optimized schematic  Electrical Characteristics                                                        | 55<br>55<br>56<br>57             |
| 12.1<br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.6.1 | Serial Peripheral Interface (SPI)  SPI Signal Description Daisy Chain Capability Timing Diagrams Electrical Characteristics SPI Protocol SPI Registers Overview Standard Diagnosis Register structure | 59<br>60<br>62<br>63<br>65<br>67 |
| <b>13</b><br>13.1                                              | Application Information                                                                                                                                                                               |                                  |
| 14<br>15                                                       | Package Outlines  Revision History                                                                                                                                                                    |                                  |
|                                                                |                                                                                                                                                                                                       | · · ·                            |



## H-Bridge DC/DC Controller for High Power LED Lighting

TLD5541-1QV

PG-VQFN-48-31





### 1 Overview

#### **Features**

- MOSFET H-Bridge with Single Inductor DC/DC Controller for HIGH POWER BUCK-BOOST LED control
- · Constant Current and Constant Voltage Regulation
- Wide VIN Range (Device 4.5V to 40V, Power Stage 4.5V to 55V)
- Wide LED forward voltage Range (2V up to 55V)
- Maximum Efficiency in every condition (up to 96%)
- Limp Home Function (Fail Safe Mode)
- Flexible current sense (Highside or Lowside)
- LED current accuracy+/-3% at Tj=25° and 4% over the whole automotive temperature range
- 16bit SPI for diagnostics and control, providing daisy chain capability
- EMC optimized device: Features an auto Spread Spectrum concept to ensure best in class EMC performance
- Provides output current accuracy calibration for improved system accuracy
- · Provides improved dynamic behavior (load jump behavior) and adjustable Short to GND threshold
- · LED and Input current sense with dedicated monitor Outputs
- Smart power protection features for device and load (open load, short of Load, Overtemperature)
- Switching Frequency Range from 200 kHz to 700 kHz
- Capability to supply Gate Drivers via external Voltage Regulator
- Adjustable Soft Start
- Enhanced Dimming features to adjust average LED current and PWM dimming
- Available in a small thermally enhanced PG-VQFN-48-31 package
- Automotive AEC Qualified

### **Description**

The TLD5541-1QV is a synchronous MOSFET H-Bridge DC/DC controller with built in protection features and SPI interface. This concept is beneficial for driving high power LEDs with maximum system efficiency and minimum number of external components. The TLD5541-1QV offers both analog and digital (PWM) dimming. The switching frequency is adjustable in the range of 200 kHz to 700 kHz. It can be synchronized to an external clock source. A built in programable Spread Spectrum switching frequency modulation and the forced continuous current regulation mode improve the overall EMC behavior. Furthermore the current mode regulation scheme provides a stable regulation loop maintained by small external compensation components. The adjustable soft start feature limits the current peak as well as voltage overshoot at start-up. The TLD5541-1QV is suitable for use in the harsh automotive environment.

| Туре        | Package       | Marking    |
|-------------|---------------|------------|
| TLD5541-1QV | PG-VQFN-48-31 | TLD55411QV |

Data Sheet 4 Rev. 1.0, 2016-05-20



Overview

### Table 1 Product Summary

| Power Stage input voltage range                                                | $V_{POW}$                          | 4.5 V 55 V                                                                                 |
|--------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------|
| Device Input supply voltage range                                              | $V_{VIN}$                          | 4.5 V 40 V                                                                                 |
| Maximum output voltage (depending by the application conditions)               | $V_{OUT(max)}$                     | 55 V as LED Driver Boost Mode<br>50 V as LED Driver Buck Mode<br>50 V as Voltage regulator |
| Switching Frequency range,                                                     | $f_{\sf SW}$                       | 200 kHz 700 kHz                                                                            |
| Typical NMOS driver on-state resistance at $T_{\rm j}$ = 25°C (Gate Pull Up)   | $R_{\mathrm{DS}(\mathrm{ON\_PU})}$ | 2.3 Ω                                                                                      |
| Typical NMOS driver on-state resistance at $T_{\rm j}$ = 25°C (Gate Pull Down) | $R_{DS(ON\_PD)}$                   | 1.2 Ω                                                                                      |
| SPI clock frequency                                                            | $f_{\rm SCLK(MAX)}$                | 5 MHz                                                                                      |

#### **Protective Functions**

- Over load protection of external MOSFETs
- · Shorted load, open load, output overvoltage protection
- Input overvoltage and undervoltage protection
- · Thermal shutdown of device with autorestart behavior
- Electrostatic discharge protection (ESD)

### **Diagnostic Functions**

- Latched diagnostic information via SPI
- · Open load detection in ON-state
- Device Overtemperature shutdown and Temperature Prewarning
- Smart monitoring and advanced functions provide I<sub>LED</sub> and I<sub>IN</sub> information

### **Limp Home Function**

Limp Home activation via LHI pin

### **Applications**

- Especially designed for driving high power LEDs in automotive applications
- · Automotive Exterior Lighting: full LED headlamp assemblies (Low Beam, High Beam, Matrix Beam, Pixel Light)
- General purpose current/voltage controlled DC/DC LED driver

Data Sheet 5 Rev. 1.0, 2016-05-20



**Block Diagram** 

### 2 Block Diagram



Figure 1 Block Diagram - TLD5541-1QV

Data Sheet 6 Rev. 1.0, 2016-05-20



**Pin Configuration** 

### 3 Pin Configuration

### 3.1 Pin Assignment



Figure 2 Pin Configuration - TLD5541-1QV

Data Sheet 7 Rev. 1.0, 2016-05-20



**Pin Configuration** 

### 3.2 Pin Definitions and Functions

| Pin                                    | Symbol      | I/O | 1) | Function                                                                                                                                                                                                      |  |                                                                                                 |  |  |  |  |  |  |
|----------------------------------------|-------------|-----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Power S                                | Supply      | l . |    |                                                                                                                                                                                                               |  |                                                                                                 |  |  |  |  |  |  |
| 1, 12,<br>15, 21,<br>32, 33,<br>45, 48 | n.c.        | -   |    | Not connected, tie to AGND on the Layout;                                                                                                                                                                     |  |                                                                                                 |  |  |  |  |  |  |
| 44                                     | VIN         | -   |    | Power Supply Voltage;<br>Supply for internal biasing.                                                                                                                                                         |  |                                                                                                 |  |  |  |  |  |  |
| 31                                     | VDD         | -   |    | Digital GPIO Supply Voltage; Connect to reverse voltage protected 5V or 3.3V supply.                                                                                                                          |  |                                                                                                 |  |  |  |  |  |  |
| 47                                     | IVCC_EXT    | I   | PD | External LDO input;<br>Input to alternatively supply internal Gate Drivers via an external LDO.<br>Connect to IVCC pin to use internal LDO to supply gate drivers. Must not be left open.                     |  |                                                                                                 |  |  |  |  |  |  |
| 5, 8                                   | PGND1, 2    | -   |    | Power Ground; Ground for power potential. Connect externally close to the chip.                                                                                                                               |  |                                                                                                 |  |  |  |  |  |  |
| 26                                     | VSS         | -   |    | Digital GPIO Ground;<br>Ground for GPIO pins                                                                                                                                                                  |  |                                                                                                 |  |  |  |  |  |  |
| 40                                     | AGND        | -   |    | Analog Ground;<br>Ground Reference                                                                                                                                                                            |  |                                                                                                 |  |  |  |  |  |  |
| -                                      | EP          | -   |    | Exposed Pad; Connect to external heatspreading Cu area (e.g. inner GND layer of multilayer PCB with thermal vias).                                                                                            |  |                                                                                                 |  |  |  |  |  |  |
| Gate Dr                                | iver Stages |     |    |                                                                                                                                                                                                               |  |                                                                                                 |  |  |  |  |  |  |
| 2                                      | HSGD1       | 0   |    | <b>Highside Gate Driver Output 1;</b> Drives the top n-channel MOSFET with a voltage equal to $V_{\rm IVCC\_EXT}$ superimposed on the switch node voltage SWN1. Connect to gate of external switching MOSFET. |  |                                                                                                 |  |  |  |  |  |  |
| 11                                     | HSGD2       | 0   |    | <b>Highside Gate Driver Output 2;</b> Drives the top n-channel MOSFET with a voltage equal to $V_{\rm IVCC\_EXT}$ superimposed on the switch node voltage SWN2. Connect to gate of external switching MOSFET. |  |                                                                                                 |  |  |  |  |  |  |
| 6                                      | LSGD1       | 0   |    | Lowside Gate Driver Output 1; Drives the lowside n-channel MOSFET between GND and $V_{\rm IVCC\_EXT}$ Connect to gate of external switching MOSFET.                                                           |  |                                                                                                 |  |  |  |  |  |  |
| 7                                      | LSGD2       | 0   |    | Lowside Gate Driver Output 2; Drives the lowside n-channel MOSFET between GND and $V_{\rm IVCC\_EXT}$ Connect to gate of external switching MOSFET.                                                           |  |                                                                                                 |  |  |  |  |  |  |
| 4                                      | SWN1        | Ю   |    | Switch Node 1;<br>SWN1 pin swings from a diode voltage drop below ground up to V <sub>IN</sub>                                                                                                                |  |                                                                                                 |  |  |  |  |  |  |
| 9                                      | SWN2        | Ю   |    | Ю                                                                                                                                                                                                             |  | Switch Node 2;<br>SWN2 pin swings from ground up to a diode voltage drop above V <sub>OUT</sub> |  |  |  |  |  |  |

Data Sheet 8 Rev. 1.0, 2016-05-20



**Pin Configuration** 

| Pin    | Symbol      | I/O | 1) | Function                                                                               |  |  |  |  |  |
|--------|-------------|-----|----|----------------------------------------------------------------------------------------|--|--|--|--|--|
| 46     | IVCC        | 0   |    | Internal LDO output;                                                                   |  |  |  |  |  |
|        |             |     |    | Used for internal biasing and gate driver supply. Bypass with external                 |  |  |  |  |  |
|        |             |     |    | capacitor close to the pin. Pin must not be left open.                                 |  |  |  |  |  |
| Inputs | and Outputs |     |    |                                                                                        |  |  |  |  |  |
| 37     | LHI         | I   | PD | Limp Home Input Pin;                                                                   |  |  |  |  |  |
|        |             |     |    | Used to enter in Limp Home state during Fail Safe condition.                           |  |  |  |  |  |
| 23     | TEST1       | _   | 1  | Test Pin;                                                                              |  |  |  |  |  |
|        |             |     |    | Used for Infineon end of line test, connect to GND in application                      |  |  |  |  |  |
| 25     | TEST2       | _   |    | Test Pin;                                                                              |  |  |  |  |  |
|        |             |     |    | Used for Infineon end of line test, connect to GND in application                      |  |  |  |  |  |
| 41     | EN/INUVLO   | ı   | PD | Enable/Input Under Voltage Lock Out;                                                   |  |  |  |  |  |
| •      |             |     |    | Used to put the device in a low current consumption mode, with additional              |  |  |  |  |  |
|        |             |     |    | capability to fix an undervoltage threshold via external components. Pin               |  |  |  |  |  |
|        |             |     |    | must not be left open.                                                                 |  |  |  |  |  |
| 35     | FREQ        | I   |    | Frequency Select Input;                                                                |  |  |  |  |  |
|        |             |     |    | Connect external resistor to GND to set frequency.                                     |  |  |  |  |  |
| 34     | SYNC        | I   | PD | Synchronization Input;                                                                 |  |  |  |  |  |
|        |             |     |    | Apply external clock signal for synchronization                                        |  |  |  |  |  |
| 24     | PWMI        | I   | PD | Control Input; Digital input 5Vor 3.3V.                                                |  |  |  |  |  |
| 13     | FBH         | I   |    | Output current Feedback Positive;                                                      |  |  |  |  |  |
|        |             |     |    | Non inverting Input (+)                                                                |  |  |  |  |  |
| 14     | FBL         | I   |    | Output current Feedback Negative;                                                      |  |  |  |  |  |
|        |             |     |    | Inverting Input (-)                                                                    |  |  |  |  |  |
| 3      | BST1        | Ю   |    | Bootstrap capacitor;                                                                   |  |  |  |  |  |
|        |             |     |    | Used for internal biasing and to drive the Highside Switch HSGD1. Bypass               |  |  |  |  |  |
|        |             |     |    | to SWN1 with external capacitor close to the pin. Pin must not be left open.           |  |  |  |  |  |
| 10     | BST2        | Ю   |    | Bootstrap capacitor;                                                                   |  |  |  |  |  |
|        |             |     |    | Used for internal biasing and to drive the Highside Switch HSGD2. Bypass               |  |  |  |  |  |
|        |             |     |    | to SWN2 with external capacitor close to the pin. Pin must not be left open            |  |  |  |  |  |
| 17     | SWCS        | I   |    | Current Sense Input;                                                                   |  |  |  |  |  |
|        |             |     |    | Inductor current measurement - Non Inverting Input (+)                                 |  |  |  |  |  |
| 18     | SGND        | I   |    | Current Sense Ground;                                                                  |  |  |  |  |  |
|        |             |     |    | Inductor current sense - Inverting Input (-)                                           |  |  |  |  |  |
|        |             |     |    | Route as Differential net with SWCS on the Layout                                      |  |  |  |  |  |
| 42     | IIN1        | I   |    | Input Current Monitor Positive;                                                        |  |  |  |  |  |
|        |             |     |    | Non Inverting Input (+), connect to VIN if input current monitor is not                |  |  |  |  |  |
|        |             |     |    | needed                                                                                 |  |  |  |  |  |
| 43     | IIN2        | I   |    | Input Current Monitor Negative;                                                        |  |  |  |  |  |
|        |             |     |    | Inverting Input (-), connect to VIN if input current monitor is not needed             |  |  |  |  |  |
| 19     | COMP        | О   |    | Compensation Network Pin;                                                              |  |  |  |  |  |
|        |             |     |    | Connect R and C network to pin for stability phase margin adjustment                   |  |  |  |  |  |
| 38     | SOFT_START  | 0   |    | Softstart configuration Pin;                                                           |  |  |  |  |  |
|        |             |     |    | Connect a capacitor $C_{\mathrm{SOFT\_START}}$ to GND to fix a soft start ramp default |  |  |  |  |  |
|        |             |     |    | time.                                                                                  |  |  |  |  |  |

Data Sheet 9 Rev. 1.0, 2016-05-20



### **Pin Configuration**

| Pin | Symbol  | I/O | 1) | Function                                                                                                                                                                                                        |  |  |  |  |  |  |
|-----|---------|-----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 36  | INOVLO  | I   |    | Input Overvoltage Protection Pin; Define an upper voltage threshold and switches OFF the device in case of overvoltages on the VIN supply. Must not be left open.                                               |  |  |  |  |  |  |
| 20  | VFB     | I   |    | /oltage Loop Feedback Pin;<br>/FB is intended to set output protection functions.                                                                                                                               |  |  |  |  |  |  |
| 22  | SET     | I   |    | Analog current sense adjustment Pin;                                                                                                                                                                            |  |  |  |  |  |  |
| 39  | IINMON  | 0   |    | Input current monitor output; Monitor pin that produces a voltage that is 20 times the voltage $V_{\text{IN1-IN2}}$ . IINMON will be equal 1V when $V_{\text{IIN1}}-V_{\text{IIN2}}=50\text{mV}$                |  |  |  |  |  |  |
| 16  | IOUTMON | 0   |    | Output current monitor output;<br>Monitor pin that produces a voltage that is $200\text{mV} + 8$ times the voltage $V_{\text{FBH-FBL}}$ . IOUTMON will be equal 1.4V when $V_{\text{FBH-FBL}} = 150\text{mV}$ . |  |  |  |  |  |  |
| SPI |         | l l |    |                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 30  | SI      | I   | PD | Serial data in; Digital input 5V or 3.3V.                                                                                                                                                                       |  |  |  |  |  |  |
| 29  | SCLK    | I   | PD | Serial clock; Digital input 5V or 3.3V.                                                                                                                                                                         |  |  |  |  |  |  |
| 28  | CSN     | I   | PU | SPI chip select; Digital input 5V or 3.3V. Active LOW                                                                                                                                                           |  |  |  |  |  |  |
| 27  | SO      | 0   | ı  | Serial data out; Digital output, referenced to $V_{\rm DD}$                                                                                                                                                     |  |  |  |  |  |  |

<sup>1)</sup> O: Output, I: Input,

PD: pull-down circuit integrated, PU: pull-up circuit integrated



**General Product Characteristics** 

### 4 General Product Characteristics

### 4.1 Absolute Maximum Ratings

Table 2 Absolute Maximum Ratings<sup>1)</sup>  $T_i = -40$ °C to +150°C; all voltages with respect to AGND, (unless otherwise specified)

| Parameter                                  | Symbol                  |      | Value | S    | Unit | Note /                | Number   |  |
|--------------------------------------------|-------------------------|------|-------|------|------|-----------------------|----------|--|
|                                            |                         | Min. | Тур.  | Max. |      | <b>Test Condition</b> |          |  |
| Supply Voltages                            | 11                      |      | •     |      |      |                       |          |  |
| VIN                                        | $V_{VIN}$               | -0.3 | _     | 60   | V    | _                     | P_4.1.1  |  |
| Supply Input                               |                         |      |       |      |      |                       |          |  |
| VDD                                        | $V_{VDD}$               | -0.3 | _     | 6    | V    | _                     | P_4.1.2  |  |
| Digital supply voltage                     |                         |      |       |      |      |                       |          |  |
| IVCC                                       | $V_{IVCC}$              | -0.3 | _     | 6    | V    | _                     | P_4.1.3  |  |
| Internal Linear Voltage Regulator Output   |                         |      |       |      |      |                       |          |  |
| voltage                                    |                         |      |       |      |      |                       |          |  |
| IVCC_EXT                                   | $V_{IVCC\_EXT}$         | -0.3 | -     | 6    | V    | _                     | P_4.1.4  |  |
| External Linear Voltage Regulator Input    |                         |      |       |      |      |                       |          |  |
| voltage                                    |                         |      |       |      |      |                       |          |  |
| Gate Driver Stages                         |                         |      |       |      |      |                       |          |  |
| LSGD1,2 - PGND1,2                          | $V_{\mathrm{LSGD1,2-}}$ | -0.3 | _     | 5.5  | V    | _                     | P_4.1.54 |  |
| Lowside Gatedriver voltage                 | PGND                    |      |       |      |      |                       |          |  |
| HSGD1,2 - SWN1,2                           | $V_{HSGD1,2-}$          | -0.3 | _     | 5.5  | V    | _                     | P_4.1.55 |  |
| Highside Gatedriver voltage                | SWN1,2                  |      |       |      |      |                       |          |  |
| SWN1, SWN2                                 | $V_{\mathrm{SWN1,2}}$   | -1   | _     | 60   | V    | _                     | P_4.1.6  |  |
| switching node voltage                     |                         |      |       |      |      |                       |          |  |
| (BST1-SWN1), (BST2-SWN2)                   | $V_{BSTx-}$             | -0.3 | _     | 6    | V    | _                     | P_4.1.7  |  |
| Boostrap voltage                           | SWNx                    |      |       |      |      |                       |          |  |
| BST1, BST2                                 | $V_{BST1,2}$            | -0.3 | _     | 65   | V    | _                     | P_4.1.8  |  |
| Boostrap voltage related to GND            |                         |      |       |      |      |                       |          |  |
| SWCS                                       | $V_{SWCS}$              | -0.3 | _     | 0.3  | V    | _                     | P_4.1.9  |  |
| Switch Current Sense Input voltage         |                         |      |       |      |      |                       |          |  |
| SGND                                       | $V_{SGND}$              | -0.3 | _     | 0.3  | V    | _                     | P_4.1.10 |  |
| Switch Current Sense GND voltage           |                         |      |       |      |      |                       |          |  |
| SWCS-SGND                                  | $V_{ m SWCS-}$          | -0.5 | _     | 0.5  | V    | _                     | P_4.1.11 |  |
| Switch Current Sense differential voltage  |                         |      |       |      |      |                       |          |  |
| PGND1,2                                    | $V_{\mathrm{PGND1,2}}$  | -0.3 | _     | 0.3  | V    | _                     | P_4.1.28 |  |
| Power GND voltage                          |                         |      |       |      |      |                       |          |  |
| High voltage Pins                          | *                       |      |       |      |      |                       | -        |  |
| IIN1, IIN2                                 | V <sub>IIN1, 2</sub>    | -0.3 | _     | 60   | V    | _                     | P_4.1.12 |  |
| Input Current monitor voltage              | 11141, 2                |      |       |      |      |                       | _        |  |
| IIN1-IIN2                                  | V <sub>IIN1-IIN2</sub>  | -0.5 | _     | 0.5  | V    | _                     | P_4.1.13 |  |
| Input Current monitor differential voltage |                         |      |       |      |      |                       | _        |  |

Data Sheet 11 Rev. 1.0, 2016-05-20



**General Product Characteristics** 

Table 2 Absolute Maximum Ratings<sup>1)</sup> (cont'd)  $T_i = -40^{\circ}\text{C to } +150^{\circ}\text{C}; \text{ all voltages with respect to AGND, (unless otherwise specified)}$ 

| Parameter                                             | Symbol                 | Values |          |      | Unit | Note /         | Number   |
|-------------------------------------------------------|------------------------|--------|----------|------|------|----------------|----------|
|                                                       |                        | Min.   | Тур.     | Max. |      | Test Condition |          |
| FBH, FBL<br>Feedback Error Amplifier voltage          | $V_{FBH,FBL}$          | -0.3   | _        | 60   | V    | -              | P_4.1.14 |
| FBH-FBL Feedback Error Amplifier differential voltage | $V_{FBH-FBL}$          | -0.5   | _        | 0.5  | V    | _              | P_4.1.15 |
| EN/INUVLO Device enable/input undervoltage lockout    | V <sub>EN/INUVLO</sub> | -0.3   | -        | 60   | V    | -              | P_4.1.16 |
| Digital (I/O) Pins                                    |                        |        | <u> </u> |      |      |                |          |
| PWMI Digital Input voltage                            | $V_{PWMI}$             | -0.3   | _        | 5.5  | V    | _              | P_4.1.17 |
| CSN<br>Voltage at Chip Select pin                     | $V_{CSN}$              | -0.3   | _        | 5.5  | V    | -              | P_4.1.18 |
| SCLK<br>Voltage at Serial Clock pin                   | $V_{SCLK}$             | -0.3   | _        | 5.5  | V    | -              | P_4.1.19 |
| SI<br>Voltage at Serial Input pin                     | $V_{SI}$               | -0.3   | _        | 5.5  | V    | -              | P_4.1.20 |
| SO<br>Voltage at Serial Output pin                    | $V_{SO}$               | -0.3   | _        | 5.5  | V    | -              | P_4.1.21 |
| SYNC<br>Synchronization Input voltage                 | $V_{	extsf{SYNC}}$     | -0.3   | _        | 5.5  | V    | _              | P_4.1.22 |
| LHI<br>Limp Home Input Voltage                        | $V_{LHI}$              | -0.3   | _        | 5.5  | V    | _              | P_4.1.58 |
| Analog Pins                                           |                        |        |          |      |      |                |          |
| VFB<br>Loop Input voltage                             | $V_{VFB}$              | -0.3   | _        | 5.5  | V    | _              | P_4.1.25 |
| INOVLO Input overvoltage lockout                      | $V_{INOVLO}$           | -0.3   | _        | 5.5  | V    | -              | P_4.1.26 |
| SET Analog dimming Input voltage                      | $V_{SET}$              | -0.3   | _        | 5.5  | V    | -              | P_4.1.29 |
| COMP<br>Compensation Input voltage                    | $V_{COMP}$             | -0.3   | _        | 3.6  | V    | _              | P_4.1.30 |
| SOFT_START<br>Softstart Voltage                       | V <sub>SOFT_STA</sub>  | -0.3   | _        | 3.6  | V    | _              | P_4.1.31 |
| FREQ Voltage at frequency selection pin               | $V_{FREQ}$             | -0.3   | _        | 3.6  | V    | -              | P_4.1.32 |
| IINMON<br>Voltage at input monitor pin                | V <sub>IINMON</sub>    | -0.3   | _        | 3.6  | V    | _              | P_4.1.33 |
| IOUTMON Voltage at output monitor pin                 | $V_{IOUTMON}$          | -0.3   | -        | 5.5  | V    | _              | P_4.1.34 |
| Temperatures                                          |                        | 1      | _        | 1    | 1    | 1              |          |
| Junction Temperature                                  | $T_{j}$                | -40    | _        | 150  | °C   | _              | P_4.1.35 |

Data Sheet 12 Rev. 1.0, 2016-05-20



**General Product Characteristics** 

Table 2 Absolute Maximum Ratings<sup>1)</sup> (cont'd)  $T_i = -40^{\circ}\text{C to } +150^{\circ}\text{C; all voltages with respect to AGND, (unless otherwise specified)}$ 

| Parameter                             | Symbol                   |      | Value | s    | Unit | Note /                | Number   |
|---------------------------------------|--------------------------|------|-------|------|------|-----------------------|----------|
|                                       |                          | Min. | Тур.  | Max. |      | <b>Test Condition</b> |          |
| Storage Temperature                   | $T_{stg}$                | -55  | _     | 150  | °C   | _                     | P_4.1.36 |
| ESD Susceptibility                    |                          |      |       | •    |      |                       |          |
| ESD Resistivity of all Pins           | $V_{\rm ESD,HBM}$        | -2   | _     | 2    | kV   | HBM <sup>2)</sup>     | P_4.1.37 |
| ESD Resistivity to GND                | $V_{\rm ESD,CDM}$        | -500 | _     | 500  | V    | CDM <sup>3)</sup>     | P_4.1.38 |
| ESD Resistivity of corner Pins to GND | $V_{\mathrm{ESD,CDM}\_}$ | -750 | _     | 750  | V    | CDM <sup>3)</sup>     | P_4.1.39 |
|                                       | corner                   |      |       |      |      |                       |          |

<sup>1)</sup> Not subject to production test, specified by design.

- 2) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5k  $\Omega$ , 100 pF)
- 3) ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1 or ANSI/ESD S.5.3.1

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

 Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

### 4.2 Functional Range

Table 3 Functional Range

| Parameter                              | Symbol    | Values |      |      | Unit | Note /                | Number  |
|----------------------------------------|-----------|--------|------|------|------|-----------------------|---------|
|                                        |           | Min.   | Тур. | Max. |      | <b>Test Condition</b> |         |
| Device Extended Supply Voltage Range   | $V_{VIN}$ | 4.5    | -    | 40   | V    | 1)                    | P_4.2.1 |
| Device Nominal Supply Voltage<br>Range | $V_{VIN}$ | 8      | -    | 36   | V    | -                     | P_4.2.2 |
| Power Stage Voltage Range              | $V_{POW}$ | 4.5    | _    | 55   | V    | 1)                    | P_4.2.5 |
| Digital Supply Voltage                 | $V_{DD}$  | 3      | _    | 5.5  | V    | _                     | P_4.2.3 |
| Junction Temperature                   | $T_{i}$   | -40    | _    | 150  | °C   | _                     | P_4.2.4 |

<sup>1)</sup> Not subject to production test, specified by design.

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

Data Sheet 13 Rev. 1.0, 2016-05-20



### **General Product Characteristics**

Table 4

| Parameter           | Symbol     | Values |      | Values |     | Values l           |         | Note / | Number |
|---------------------|------------|--------|------|--------|-----|--------------------|---------|--------|--------|
|                     |            | Min.   | Тур. | Max.   |     | Test Condition     |         |        |        |
| Junction to Case    | $R_{thJC}$ | _      | 0.9  | _      | K/W | 1) 2)              | P_4.3.1 |        |        |
| Junction to Ambient | $R_{thJA}$ | _      | 25   | _      | K/W | <sup>3)</sup> 2s2p | P_4.3.2 |        |        |

- 1) Not subject to production test, specified by design.
- 2) Specified RthJC value is simulated at natural convection on a cold plate setup (all pins and the exposed pad are fixed to ambient temperature). Ta=25°C; The IC is dissipating 1W.
- 3) Specified  $R_{\text{thJA}}$  value is according to JEDEC 2s2p (JESD 51-7) + (JESD 51-5) and JEDEC 1s0p (JESD 51-3) + heatsink area at natural convection on FR4 board; The device was simulated on a 76.2 x 114.3 x 1.5 mm board. The 2s2p board has 2 outer copper layers (2 x 70 $\mu$ m Cu) and 2 inner copper layers (2 x 35 $\mu$ m Cu). A thermal via (diameter = 0.3 mm and 25  $\mu$ m plating) array was applied under the exposed pad and connected the first outer layer (top) to the first inner layer and second outer layer (bottom) of the JEDEC PCB. Ta=25°C; The IC is dissipating 1W.

Data Sheet 14 Rev. 1.0, 2016-05-20



**Power Supply** 

### 5 Power Supply

The TLD5541-1QV is supplied by the following pins:

- VIN (main supply voltage)
- · VDD (digital supply voltage)
- IVCC\_EXT (supply for internal gate driver stages)

The VIN supply, in combination with the VDD supply, provides internal supply voltages for the analog and digital blocks. In situations where VIN voltage drops below VDD voltage, an increased current consumption may be observed at the VDD pin.

The SPI and IO interfaces are supplied by the VDD pin.

IVCC\_EXT is the supply for the low side driver stages. This supply is used also to charge, through external schottky diodes, the bootstrap capacitors which provide supply voltages to the high side driver stages. If no external voltage is available this pin must be shorted to IVCC, which is the output of an internal 5V LDO.

The supply pins VIN, VDD and IVCC\_EXT have undervoltage detections.

Undervoltage on VDD supply voltage prevents the activation of the gate driver stages and any SPI communication (the SPI registers are reset). Undervoltage on IVCC\_EXT or IVCC voltages forces a deactivation of the driver stages, thus stopping the switching activity, but has no effect on the SPI register settings.

Moreover the double function pin EN/INUVLO can be used as an input undervoltage protection by placing a resistor divider from VIN to GND (refer to **Chapter 10.3**).

If EN/INUVLO undervoltage is detected, it will turn-off the IVCC voltage regulator stop switching ,stop communications and reset all the registers.

Figure 3 shows a basic concept drawing of the supply domains and interactions among pins VIN, VDD and IVCC/IVCC EXT.



Figure 3 Power Supply Concept Drawing

Data Sheet 15 Rev. 1.0, 2016-05-20



**Power Supply** 

### Usage of EN/INUVLO pin in different applications

The pin EN/INUVLO is a double function pin and can be used to put the device into a low current consumption mode. An undervoltage threshold should be fixed by placing an external resistor divider (A) in order to avoid low voltage operating conditions. This pin can be driven by a  $\mu$ C-port as shown in (B) .



Figure 4 Usage of EN/INUVLO pin in different applications

Data Sheet 16 Rev. 1.0, 2016-05-20



**Power Supply** 

### 5.1 Different Power States

TLD5541-1QV has the following power states:

- SLEEP state
- IDLE state
- LIMP HOME state
- ACTIVE state

The transition between the power states is determined according to these variables after a filter time of max. 3 clock cycles:

- VIN level
- EN/INUVLO level
- IVCC level
- IVCC EXT level
- VDD level
- LHI level
- DVCCTRL.IDLE bit state

The state diagram including the possible transitions is shown in Figure 5.

The Power-up condition is entered when the supply voltage  $V_{\text{VIN}}$  exceed its minimum supply voltage threshold  $V_{\text{VIN}(\text{ON})}$ .

### **SLEEP**

When the device is powered it enters the SLEEP state, all outputs are OFF and the SPI registers are reset, independently from the supply voltages at the pins VIN , VDD, IVCC, and IVCC\_EXT. The current consumption is low. Refer to parameters:  $I_{\text{VDD(SLEEP)}}$ , and  $I_{\text{VIN(SLEEP)}}$ .

The transition from SLEEP to ACTIVE state requires a specified time:  $t_{\text{ACTIVE}}$ .

### **IDLE**

In IDLE state, the current consumption of the device can reach the limits given by parameter  $I_{\rm VDD}$  (P\_5.3.4). The internal voltage regulator is working. Not all diagnosis functions are available (refer to **Chapter 10** for additional informations). In this state there is no switching activity, independently from the supply voltages  $V_{\rm IN}$ ,  $V_{\rm DD}$ , IVCC and IVCC\_EXT. When  $V_{\rm DD}$  is available, the SPI registers are working and SPI communication is possible.

### **Limp Home**

The Limp Home state is beneficial to fulfill system safety requirements and provides the possibility to maintain a defined current/voltage level on the output via a backup control circuitry. The backup control circuitry turns on required loads during a malfunction of the  $\mu$ C. For detailed info, refer to **Chapter 8**.

When Limp Home state is entered, SPI registers are reset to their default values and SPI communication is possible but only in read mode (SPI registers can be read but cannot be written). In order to regulate the output current/voltage, it is necessary that  $V_{\rm IN}$  and IVCC\_EXT are present and above their undervoltage threshold.

#### **ACTIVE**

In active state the device will start switching activity to provide power at the output only when PWMI = HIGH. To start the Highside gate drivers HSGDx the voltage level  $V_{\rm BSTx}$  -  $V_{\rm SWNx}$  needs to be above the threshold VBSTx-VSWNx\_UVth. In ACTIVE state the device current consumption via  $V_{\rm IN}$  and  $V_{\rm DD}$  is dependent on the external MOSFET used and the switching frequency  $f_{\rm SW}$ .

Data Sheet 17 Rev. 1.0, 2016-05-20



**Power Supply** 



Figure 5 Simplified State Diagram

### 5.2 Different Possibilities to RESET the device

There are several reset triggers implemented in the device.

After any kind of reset, the Transmission Error Flag (TER) is set to HIGH.

### **Under Voltage Reset:**

EN/INUVLO: When EN/INUVLO is below  $V_{\rm EN/INUVLOth}$  (P\_5.3.7), the SPI interface is not working and all the registers are reset to their default values. In addition, the device enters SLEEP mode and the current consumption is minimized

VDD: When  $V_{\text{VDD}}$  is below  $V_{\text{VDD(UV)}}$  (P\_5.3.6), the SPI interface is not working and all the registers are reset to their default values.

### Reset via SPI command:

There is a command available to RESET all registers to their default values (DVCCTRL.SWRST = HIGH).

### Reset via Limp Home:

When Limp Home state is detected the registers are reset to the default values.

Data Sheet 18 Rev. 1.0, 2016-05-20

**Power Supply** 

### 5.3 Electrical Characteristics

Table 5 EC Power Supply

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Parameter                                  | Symbol                             | Values |      |      | Unit | Note /                                                                                                                                                                                                            | Number   |
|--------------------------------------------|------------------------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                            |                                    | Min.   | Тур. | Max. |      | Test Condition                                                                                                                                                                                                    |          |
| Power Supply $V_{IN}$                      |                                    | •      |      |      |      |                                                                                                                                                                                                                   |          |
| Input Voltage Startup                      | V <sub>VIN(ON)</sub>               | _      | _    | 4.7  | V    | $\begin{aligned} &V_{\text{IN}} \text{ increasing;} \\ &V_{\text{EN/INUVLO}} = \text{HIGH;} \\ &V_{\text{DD}} = 5 \text{ V;} \\ &\text{IVCC} = \text{IVCC\_EXT} = \\ &\text{10 mA;} \end{aligned}$                | P_5.3.1  |
| Input Undervoltage switch OFF              | $V_{VIN(OFF)}$                     | _      | _    | 4.5  | V    | $\begin{split} &V_{\text{IN}}  \text{decreasing;} \\ &V_{\text{EN/INUVLO}} = \text{HIGH;} \\ &V_{\text{DD}} = 5  \text{V;} \\ &\text{IVCC} = \text{IVCC\_EXT} = \\ &\text{10 mA;} \end{split}$                    | P_5.3.14 |
| Device operating current                   | $I_{\mathrm{VIN(ACTIVE)}}$         | _      | 4.4  | 6    | mA   | $^{1)}$ ACTIVE mode; $V_{\text{PWMI}} = 0 \text{ V};$                                                                                                                                                             | P_5.3.2  |
| $V_{ m IN}$ Sleep mode supply current      | $I_{VIN(SLEEP)}$                   | _      | _    | 1.5  | μΑ   | $\begin{split} V_{\text{EN/INUVLO}} &= 0 \text{ V;} \\ V_{\text{CSN}} &= V_{\text{DD}} = 5 \text{ V;} \\ V_{\text{IN}} &= 13.5 \text{ V;} \\ V_{\text{IVCC}} &= V_{\text{IVCC\_EXT}} &= 0 \text{ V;} \end{split}$ | P_5.3.3  |
| Digital Power Supply $V_{	t DD}$           |                                    | -      |      | -    | -    | 1700 1700 <u>-</u> EXT                                                                                                                                                                                            |          |
| Digital supply current                     | $I_{VDD}$                          | _      | -    | 0.5  | mA   | $V_{\rm IN}$ = 13.5 V;<br>$f_{\rm SCLK}$ = 0 Hz;<br>$V_{\rm PWMI}$ = 0 V;<br>$V_{\rm EN}$ = $V_{\rm CSN}$ = $V_{\rm DD}$ = 5 V;                                                                                   | P_5.3.4  |
| Digital Supply Sleep mode current          | $I_{\mathrm{VDD}(\mathrm{SLEEP})}$ | _      | _    | 1.5  | μΑ   | $\begin{split} V_{\text{EN/INUVLO}} &= 0 \text{ V;} \\ V_{\text{CSN}} &= V_{\text{DD}} = 5 \text{ V;} \\ V_{\text{IN}} &= 13.5 \text{ V;} \\ V_{\text{IVCC}} &= V_{\text{IVCC\_EXT}} = 0 \text{ V;} \end{split}$  | P_5.3.5  |
| Undervoltage shutdown<br>threshold voltage | $V_{VDD(UV)}$                      | 1      | _    | 3    | V    | $V_{\rm CSN}$ = $V_{\rm DD}$ ;<br>$V_{\rm SI}$ = $V_{\rm SCLK}$ = 0 V;<br>SO from LOW to<br>HIGH impedance;                                                                                                       | P_5.3.6  |
| EN/INUVLO Pin characteristics              | 3                                  |        |      |      | •    |                                                                                                                                                                                                                   |          |
| Input Undervoltage falling<br>Threshold    | $V_{ m EN/INUVLOth}$               | 1.6    | 1.75 | 1.9  | V    | _                                                                                                                                                                                                                 | P_5.3.7  |
| EN/INUVLO Rising Hysteresis                | $V_{ m EN/INUVLO(h}$ yst)          | _      | 90   | -    | mV   | 1)                                                                                                                                                                                                                | P_5.3.8  |
| EN/INUVLO input Current LOW                | I <sub>EN/INUVLO(LO</sub>          | 0.45   | 0.89 | 1.34 | μΑ   | $V_{\rm EN/INUVLO}$ = 0.8 V;                                                                                                                                                                                      | P_5.3.9  |
| EN/INUVLO input Current HIGH               |                                    | 1.1    | 2.2  | 3.3  | μA   | $V_{\text{EN/INUVLO}} = 2 \text{ V};$                                                                                                                                                                             | P_5.3.10 |

Data Sheet 19 Rev. 1.0, 2016-05-20



**Power Supply** 

Table 5 EC Power Supply (cont'd)

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Symbol              | Values                                                          |      |      | Unit                                                                                                                                                                      | Note /                                                                                                                                                                                                                          | Number                                                 |
|---------------------|-----------------------------------------------------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
|                     | Min.                                                            | Тур. | Max. |                                                                                                                                                                           | <b>Test Condition</b>                                                                                                                                                                                                           |                                                        |
|                     |                                                                 |      | 1    | Į.                                                                                                                                                                        |                                                                                                                                                                                                                                 |                                                        |
| $V_{LHI(L)}$        | 0                                                               | -    | 8.0  | V                                                                                                                                                                         | _                                                                                                                                                                                                                               | P_5.3.16                                               |
|                     | 2.0                                                             | -    | 5.5  | V                                                                                                                                                                         | _                                                                                                                                                                                                                               | P_5.3.17                                               |
|                     | 6                                                               | 12   | 18   | μA                                                                                                                                                                        | $V_{\rm LHI}$ = 0.8 V;                                                                                                                                                                                                          | P_5.3.18                                               |
| т.                  | 15                                                              | 30   | 45   | μA                                                                                                                                                                        | $V_{\rm LHI}$ = 2.0 V;                                                                                                                                                                                                          | P_5.3.19                                               |
|                     |                                                                 |      | 1    | Į.                                                                                                                                                                        |                                                                                                                                                                                                                                 |                                                        |
| t <sub>ACTIVE</sub> | -                                                               | _    | 0.7  | ms                                                                                                                                                                        | $V_{\text{IVCC}} = V_{\text{IVCC\_EXT}};$ $C_{\text{IVCC}} = 10 \mu\text{F};$ $V_{\text{IN}} = 13.5 \text{ V};$                                                                                                                 | P_5.3.11                                               |
|                     | $V_{ m LHI(L)}$ $V_{ m LHI(H)}$ $I_{ m LHI(L)}$ $I_{ m LHI(H)}$ |      |      | Min.     Typ.     Max. $V_{\text{LHI(L)}}$ 0     -     0.8 $V_{\text{LHI(H)}}$ 2.0     -     5.5 $I_{\text{LHI(L)}}$ 6     12     18 $I_{\text{LHI(H)}}$ 15     30     45 | Min.       Typ.       Max. $V_{\text{LHI(L)}}$ 0       -       0.8       V $V_{\text{LHI(H)}}$ 2.0       -       5.5       V $I_{\text{LHI(L)}}$ 6       12       18       μA $I_{\text{LHI(H)}}$ 15       30       45       μA | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

<sup>1)</sup> Not subject to production test, specified by design.



**Regulator Description** 

### 6 Regulator Description

The TLD5541-1QV includes all of the functions necessary to provide constant current to the output as usually required to drive LEDs. A voltage mode regulation can also be implemented (Refer to **Chapter 6.7**).

It is designed to control 4 gate driver outputs in a H-Bridge topology by using only one inductor and 4 external MOSFETs. This topology is able to operate in high power BOOST, BUCK-BOOST and BUCK mode applications with maximum efficiency.

The transition between the different regulation modes is done automatically by the device itself, with respect to the application boundary conditions.

The transition phase between modes is seamless.

### 6.1 Regulator Diagram Description

The TLD5541-1QV includes two analog current control inputs (IIN1, IIN2) to limit the maximum Input current (Block A1 and A7 in Figure 6).

A second analog current control loop (A5, A6) connected to the sensing pins FBL, FBH regulates the output current.

The regulator function is implemented by a pulse width modulated (PWM) current mode controller. The error in the output current loop is used to determine the appropriate duty cycle to get a constant output current.

An external compensation network ( $R_{\rm COMP}$ ,  $C_{\rm COMP}$ ) is used to adjust the control loop to various application boundary conditions.

The inductor current for the current mode loop is sensed by the  $R_{SWCS}$  resistor.

 $R_{\rm SWCS}$  is used also to limit the maximum external switches / inductor current.

If the Voltage across  $R_{\rm SWCS}$  exceeds its overcurrent threshold ( $V_{\rm SWCS\_buck}$  or  $V_{\rm SWCS\_boost}$  for buck or boost operation respectively) the device reduces the duty cycle in order to bring the switches current below the imposed limit.

The current mode controller has a built-in slope compensation as well to prevent sub-harmonic oscillations.

The control loop logic block (LOGIC) provides a PWM signal to four internal gate drivers. The gate drivers (HSGD1,2 and LSGD1,2) are used to drive external MOSFETs in an H-Bridge setup.

The control loop block diagram displayed in **Figure 6** shows a typical constant current application. The voltage across  $R_{FB}$  sets the output current.  $R_{IN}$  is used to fix the maximum input current.

The output current is fixed via the SPI parameter (LEDCURRADIM.ADIMVAL =  $11110000_B$  = default at 100%) plus an offset trimming (LEDCURRCAL.CALIBVAL =  $0000_B$  = default in the middle of the range). Refer to Chapter 8.1 for more details.

Data Sheet 21 Rev. 1.0, 2016-05-20

### **Regulator Description**



Figure 6 Regulator Block Diagram - TLD5541-1QV

Data Sheet 22 Rev. 1.0, 2016-05-20

**Regulator Description** 

### 6.2 Adjustable Soft Start Ramp

The soft start behavior limits the current through the inductor and the external MOSFET switches during initialization (at first turn on and restarting after output fault condition).

The soft start function gradually increases the current of the inductor ( $L_{\text{OUT}}$ ) over  $t_{\text{SOFT\_START}}$  to minimize potential overvoltage at the output. The soft start ramp is defined by a capacitor placed at the SOFT\_START pin.

Selection of the SOFT\_START capacitor ( $C_{\text{SOFT\_START}}$ ) can be done according to the approximate formula described in **Equation (1)**:

$$t_{SOFT\_START} = \frac{Vss\_th\_eff}{I_{SOFT\_START(PU)}} \cdot C_{SOFT\_START}$$
(1)

Note:  $V_{\rm ss\_th\_eff}$  is the soft start effectiveness threshold, that depends on load condition. Its value is about 0.7V for the buck mode and 1.4V for the boost mode

The SOFT START pin is also used to define a fault filter time.

Once an open load or a short on the output is detected, a pull-down current source  $I_{\mathsf{SOFT\_START\_PD}}$  (P\_6.4.20) is activated. This current brings down the  $V_{\mathsf{SOFT\_START}}$  until  $V_{\mathsf{SOFT\_START\_RESET}}$  (P\_6.4.22) is reached, then the pull-up current source  $I_{\mathsf{SOFT\_START\_PU}}$  (P\_6.4.19) turns on again. If the fault condition hasn't been removed until  $V_{\mathsf{SOFT\_START\_LOFF}}$  (P\_6.4.21) is reached, the pull-down current source turns back on again, initiating a new cycle. This will continue until the fault is removed.

### 6.3 Switching Frequency setup

The switching frequency can be set from 200 kHz to 700 kHz by an external resistor connected from the FREQ pin to GND or by suppliying a sync signal as specified in chapter **Chapter 11.2**. Select the switching frequency with an external resistor according to the graph in **Figure 7** or the following approximate formulas.

$$f_{SW}[kHz] = 5375 * R_{FREO}[k\Omega]^{-0.8}$$
 (2)

$$R_{FREQ}[k\Omega] = 46023 * f_{SW}[kHz]^{-1.25}$$
(3)



Figure 7 Switching Frequency  $f_{SW}$  versus Frequency Select Resistor to GND  $R_{FREQ}$ 

### 6.4 Operation of 4 switches H-Bridge architecture

Inductor  $L_{\text{OUT}}$  connects in an H-Bridge configuration with 4 external N channel MOSFETs (M1, M2, M3 & M4)

Data Sheet 23 Rev. 1.0, 2016-05-20



**Regulator Description** 

- Transistor M1 and M3 provides a path between V<sub>IN</sub> and ground through L<sub>OUT</sub> in one direction (Driven by top and bottom gate drivers HSGD1 and LSGD2).
- Transistor M2 and M4 provides a path between VOUT and ground through L<sub>OUT</sub> in the other direction (Driven by top and bottom gate drivers HSGD2 and LSGD1).
- $\bullet \quad \text{Nodes SWN1, SWN2, voltage across $R_{\text{SWCS}}$, input and load currents are also monitored by the TLD5541-1QV}.$

|    | BOOST<br>MODE | BUCK-BOOST<br>MODE | BUCK<br>MODE |
|----|---------------|--------------------|--------------|
| M1 | ON            | PWM                | PWM          |
| M2 | OFF           | PWM                | PWM          |
| M3 | PWM           | PWM                | OFF          |
| M4 | PWM           | PWM                | ON           |

Figure 8 4 switches H-Bridge architecture Transistor Status summary



Figure 9 4 switches H-Bridge architecture overview

### 6.4.1 Boost mode $(V_{IN} < V_{OUT})$

- M1 is always ON, M2 is always OFF
- · Every cycle M3 turns ON first and inductor current is sensed (peak current control)
- M3 stays ON until the upper reference threshold is reached across  $R_{\mathrm{SWCS}}$  (Energizing)
- M3 turns OFF, M4 turns ON until the end of the cycle (Recirculation)
- Switches M3 and M4 alternate, behaving like a typical synchronous boost Regulator (see Figure 10)

Data Sheet 24 Rev. 1.0, 2016-05-20

**Regulator Description** 



Figure 10 4 switches H-Bridge architecture in BOOST mode

Simplified comparison of 4 switches H-Bridge architecture to traditional asynchronous Boost approach.

- M2 is always OFF in this mode (open).
- M1 is always ON in this mode (closed connection of inductor to V<sub>IN</sub>).
- M4 acts as a synchronous diode, with significantly lower conduction power losses (I<sup>2</sup> x R<sub>DSON</sub> vs. 0.7V x I) Note: Diode is source of losses and lower system efficiency!



Figure 11 4 switches H-Bridge architecture in BOOST mode compared to standard async Booster

### 6.4.2 Buck mode $(V_{IN} > V_{OUT})$

- M4 is always ON, M3 is always OFF
- Every cycle M2 turns ON and inductor current is sensed (valley current control)
- M2 stays ON until the lower reference threshold is reached across  $R_{SWCS}$  (Recirculation)
- M2 turns OFF, M1 turns ON until the end of the cycle (Energizing)
- Switches M1 and M2 alternate, behaving like a typical synchronous BUCK Regulator (see Figure 12)

Data Sheet 25 Rev. 1.0, 2016-05-20

**Regulator Description** 



Figure 12 4 switches H-Bridge architecture in BUCK mode

Simplified comparison of 4 switches architecture to traditional asynchronous Buck approach.

- M3 is always OFF in this mode (open).
- M4 is always ON in this mode (closed connection inductor to V<sub>OUT</sub>).
- M2 acts as a synchronous diode, with significantly lower conduction losses (I<sup>2</sup> x R<sub>DSON</sub> vs. 0.7V x I)



Figure 13 4 switches H-Bridge architecture in BUCK mode compared to standard async BUCK

### 6.4.3 Buck-Boost mode $(V_{IN} \sim V_{OUT})$

- When V<sub>IN</sub> is close to V<sub>OUT</sub> the controller is in Buck-Boost operation.
- All switches are switching in buck-boost operation. The direct energy transfer from the Input to the output (M1+M4 = ON) is beneficial to reduce ripple current and improves the energy efficiency of the Buck-Boost control scheme.
- The two buck boost waveforms and switching behaviors are displayed in Figure 14 below.

Data Sheet 26 Rev. 1.0, 2016-05-20



**Regulator Description** 



Figure 14 4 switches H-Bridge architecture in BUCK-BOOST mode

### 6.5 Fast Output Discharge Operation Mode - Multi Floating Switches Topology

Multiple light functions can be driven by a single DC/DC converter adopting a Multi Floating Switch (MFS) topology. In a MFS topology, each LED Function is connected in series and can be independently turned off via a bypass switch. Because of the series connections, all the functions are driven with the same current. Different brightness can be achieved with individual PWM duty cycles.

In order to drive different LED functions in this topology, a Buck Boost converter is probably needed. A single stage buck boost topology has high efficiency buts requires several  $\mu F$  of output capacitance ( $C_{\text{OUT}}$ ). The extra voltage present on this capacitor, when shorting one function to turn it off, may create a current spike in the LEDs that have to remain on.

The TLD5541-1QV has a dedicated state machine which controls a fast discharge of the output cap to a desired fraction of the initial output voltage. This Fast Output Discharge feature (F.D.), if carefully configured, limits the current spike during load jump events preventing LED damage.

An Example of the Multi Floating Switch topology architecture and operation are shown in Figure 15



Figure 15 Multi Floating Switch topology: operation sequence on 2 Functions: (F1+F2) to (F2)

Data Sheet 27 Rev. 1.0, 2016-05-20



**Regulator Description** 

The F.D. operation consists of discharging the capacitor  $C_{\text{OUT}}$  to the final load voltage (**Figure 15**-B) before the bypass switch closure. During this fast discharge phase, all the LEDs are off. The external Microcontroller Software has to take care of the synchronization between the TLD5541-1QV F.D. operation and the bypass Switches activation.

The discharged energy from  $C_{\mathsf{OUT}}$  is recovered back to the Input capacitor  $C_{\mathsf{IN}}$  which could cause a small overshoot on the  $C_{\mathsf{IN}}$  itself. This feature allows high efficiency designs also when PWM operation with repetitive Load Jumps is needed.

The F.D. feature is needed when a negative  $V_{\mathsf{OUT}}$  step is performed, so when one or more LED functions are switched off. If additional LED functions are turned on, increasing the output voltage, the F.D. does not have to be used. In MFS topologies, a short interruption of the current is observed during the Load Transitions (either positive or negative) in all the functions, until  $V_{\mathsf{OUT}}$  is stable and the device control loop is able to provide the target output current.

We will refer to any Voltage-Current or Load configuration just before the Load Jump as "Initial" (Figure 15-A), while we will refer to any value after the system is in the new Load configuration as "Final" (Figure 15-C).

### Set the Target Cout discharge voltage

The Target output voltage ( $V_{\rm OUTFinal}$ ) of an F.D. operation is communicated to the TLD5541-1QV as a fraction of the  $V_{\rm OUT}$  at the beginning of the Jump ( $V_{\rm OUTInitial}$ ), and not as an absolute Value.

In order to quickly discharge the output Capacitor to a desired Ratio of the initial voltage, two SPI commands have to be sent to the TLD5541-1QV register MFSSETUP1.

- The first is to write in the MFSSETUP1.LEDCHAIN the Ratio Denominator
- The second is to write in the MFSSETUP1 register the Ratio Numerator and the Start Of Multi Floating Switch, respectively in the LEDCHAIN and SOMFS bitfields

After the second command, as soon as the Chip select is raised the F.D. begins. The final output voltage of the F.D. operation, after a MFS routine is correctly performed, will be approximately:

$$V_{OUTFinal} = \frac{RatioNumerator}{RatioDenominator} \cdot V_{OUTInitial}$$
 (4)

The MFSSETUP1.LEDCHAIN registers sets both the LED Ratio during F.D and the short circuit threshold. For this reason both the correct  $V_{\text{OUT}}$  Ratio and correct short circuit protection voltage have to be set according to the LED Load. See **Table 10** for reference.

To have the correct short circuit protection on a F.D. operation, the first LEDCHAIN value sent via SPI (Ratio Denominator), should also guarantee an adequate short circuit detection for the Initial Load. The second LEDCHAIN value (Ratio Numerator + SOMFS) should guarantee correct Short circuit detection for the Final Load. For more information about short circuit protection, see **Chapter 10.2.1**.

### Example:

If the VFB voltage divider for the Short circuit detection is set like in **Table 10**.

In order to jump from 6LED(18V) to 2LEDs (6V), the Ratio is 1/3 of initial voltage.

So the 2 SPI commands that have to be sent are:

Spi command 1: set MFSSETUP1 to 0x06 (Ratio Denominator = 6,  $V_{\rm Short\ LED}$  = 16.8V)

Spi command 2: set MFSSETUP1 to 0x12 (Ratio Numerator+SOMFS = 0x02+0x10,  $V_{\mathrm{Short\ LED}}$ = 4.6V )

### Preparation time $t_{prep}$ :

The TLD5541-1QV enables the user to set a delay between the beginning of the Load Jump and the moment in which the switching activity will restart to provide output current. This delay is needed to safely close the bypass

Data Sheet 28 Rev. 1.0, 2016-05-20



**Regulator Description** 

switches (to short the LEDs) for the new Light configuration, after the Final  $V_{\rm OUT}$  is reached and before the normal switching activity would again raise the output voltage. See **Figure 16**.

The Preparation time has to be sufficient for the capacitors  $C_{\mathsf{OUT}}$  and  $C_{\mathsf{COMP}}$  to be discharged to the desired value. The  $C_{\mathsf{OUT}}$  discharge time depends heavily on:  $I_{\mathsf{DISCH}}$ ,  $C_{\mathsf{OUT}}$  size,  $V_{\mathsf{OUT}}$  Initial,  $V_{\mathsf{OUTFinal}}$  and  $V_{\mathsf{IN}}$ , so all those values have to be considered when setting the preparation time. In order to set a preparation time on the TLD5541-1QV, a SPI command has to be sent to the register MFSSETUP2.MFSDLY).

The **Equation (5)** below describes the relationship between the switching frequency  $f_{SW}$  and the MFSSETUP2.MFSDLY register value.

$$t_{prep} = \frac{1}{f_{SW}} \cdot \left[ 2 + (MFSDLY)_{dec} \right] \tag{5}$$

For SPI command details refer to Chapter 12.6.

### **Fast Discharge Phase**

After programming the desired output voltage Ratio via SPI , the right Preparation Time and activating the state machine (MFSSETUP1 . SOMFS = HIGH) the TLD5541-1QV inverts the inductor current  $I_{\rm L}$  and keeps it at the switch current limit  $I_{\rm SwLim}$  until the  $V_{\rm OUT}$  reaches the desired target.

$$I_{SwLim} = \frac{V_{SWCS\_boost}}{R_{SWCS}} \tag{6}$$

Figure 16 displays the relation of inductor current  $I_{\rm L}$  and the output voltage  $V_{\rm OUT}$  during a fast output discharge operation mode.

Data Sheet 29 Rev. 1.0, 2016-05-20

**Regulator Description** 



Figure 16 Fast Output Discharge timing diagram

If the discharge current limit  $I_{\text{SwLim}}$  needs to be reduced, the MFSSETUP1.ILIM\_HALF\_MFS bit can be used to cut it in half (only during the F.D. phase and not in normal operation), see SPI Chapter for further details **Chapter 12.6**. Setting the EA\_IOUT\_MFS bit will reduce (only during the F.D. phase) the saturation current of the error amplifier A6 that discharges the Comp capacitor.

Once  $V_{\text{OUT}}$  reaches the desired target, the current recovery phase brings  $I_{\text{L}}$  from a negative value back to 0 A. When the current recovery phase has ended, an internal SPI flag (MFSSETUP1.EOMFS) is set to HIGH and the device stays in "Brake-Low condition" (both Lowside gatedrivers = ON) until the programmed preparation time (MFSSETUP2.MFSDLY) expires and the TLD5541-1QV starts automatically switching again. Figure 16 displays one Fast Output Discharge cycle.

The effective  $C_{\text{out}}$  discharge current is smaller than the Inductor current and it depends on the application condition, see **Equation** (7).

$$I_{DISCH} = \frac{V_i}{V_o + V_i} \cdot I_{swLim} - \frac{V_o}{2Lf_{SW}} \cdot \left(\frac{V_i}{V_i + V_o}\right)^2$$

$$(7)$$

### Sequence of operations to perform a Fast Output Discharge

In order to perform a F.D operation, the user has to :

- Set via SPI an adequate Preparation Time
- Send via SPI to MFSSETUP1.LEDCHAIN the Ratio Denominator.
- Send via SPI to MFSSETUP1.LEDCHAIN the Ration Numerator + SOMFS
- Adjust the Floating switches to the new configuration



**Regulator Description** 

### 6.6 Flexible current sense

The flexible current sense implementation enables highside and lowside current sensing.

The Figure 17 displays the application examples for the highside and lowside current sense concept.



Figure 17 Highside and lowside current sensing - TLD5541-1QV

Data Sheet 31 Rev. 1.0, 2016-05-20



**Regulator Description** 

### 6.7 Programming Output Voltage (Constant Voltage Regulation)

For a voltage regulator, the output voltage can be set by selecting the values  $R_{\text{FB1}}$ ,  $R_{\text{FB2}}$  and  $R_{\text{FB3}}$  according to the following **Equation (8)**:

$$V_{OUT} = \left(I_{FBH} + \frac{V_{FBH - FBL}}{R_{FB2}}\right) \cdot R_{FB1} + \left(\frac{V_{FBH - FBL}}{R_{FB2}} - I_{FBL}\right) \cdot R_{FB3} + V_{FBH - FBL}$$
(8)

After the output voltage is fixed via the resistor divider, the value can be changed via the Analog Dimming bits ADIMVAL.

If Analog dimming is performed, due to the variations on the  $I_{\rm FBL}$  ( $I_{\rm FBL\_HSS}$  (P\_6.4.9) and  $I_{\rm FBL\_LSS}$  (P\_6.4.40)) current on the entire voltage spanning, a non linearity on the output voltage may be observed. To minimize this effect RFBx resistors should be properly dimensioned.



Figure 18 Programming Output Voltage (Constant Voltage Regulation)

Data Sheet 32 Rev. 1.0, 2016-05-20

**Regulator Description** 

### 6.8 Electrical Characteristics

Table 6 EC Regulator

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Parameter                                                | Symbol                        | Values |      |       | Unit | Note /                                                                                                                   | Number        |
|----------------------------------------------------------|-------------------------------|--------|------|-------|------|--------------------------------------------------------------------------------------------------------------------------|---------------|
|                                                          |                               | Min.   | Тур. | Max.  |      | Test Condition                                                                                                           |               |
| Regulator:                                               |                               | "      |      | 1     |      |                                                                                                                          | II.           |
| V <sub>(FBH-FBL)</sub> threshold                         | $V_{(FBH-FBL)}$               | 145.5  | 150  | 154.5 | mV   | $T_{\rm j}$ = 25 °C;<br>ADIM.ADIMVAL = $11110000_{B}$ ;                                                                  | P_6.4.1       |
| V <sub>(FBH-FBL)</sub> threshold                         | $V_{(FBH-FBL)}$               | 144    | 150  | 156   | mV   | $\begin{array}{l} {\rm ADIM.ADIMVAL} = \\ 11110000_B; \end{array}$                                                       | P_6.4.2       |
| V <sub>(FBH-FBL)</sub> threshold @ analog<br>dimming 10% | $V_{({\sf FBH-}}$ FBL)_10     | 12     | 15   | 18    | mV   | $\begin{array}{l} {\rm ADIM.ADIMVAL} = \\ 00011000_{B}; \\ {\rm CalibrationProcedure} \\ {\rm notperformed} \end{array}$ | P_6.4.5       |
| FBH Bias current @ highside sensing setup                | $I_{FBH\_HSS}$                | 65     | 110  | 155   | μA   | $^{1)}V_{\rm FBL}$ = 7 V;<br>$V_{\rm FBH-FBL}$ = 150 mV;                                                                 | P_6.4.8       |
| FBL Bias current @ highside sensing setup                | $I_{\mathrm{FBL\_HSS}}$       | 17     | 30   | 43    | μΑ   | $^{1)}V_{\rm FBL}$ = 7 V;<br>$V_{\rm FBH-FBL}$ = 150 mV;                                                                 | P_6.4.9       |
| FBH Bias current @ lowside sensing setup                 | $I_{FBH\_LSS}$                | -7.5   | -4   | -2.5  | μA   | $^{1)}V_{\rm FBL}$ = 0 V;<br>$V_{\rm FBH-FBL}$ = 150 mV;                                                                 | P_6.4.39      |
| FBL Bias current @ lowside sensing setup                 | $I_{FBL\_LSS}$                | -45    | -30  | -20   | μA   | $^{1)}V_{\rm FBL}$ = 0 V;<br>$V_{\rm FBH-FBL}$ = 150 mV;                                                                 | P_6.4.40      |
| FBH-FBL High Side sensing entry threshold                | $V_{\mathrm{FBH\_HSS\_i}}$ nc | -      | 2    | -     | V    | $^{1)}V_{\mathrm{FBH1}}$ increasing;                                                                                     | P_6.9.1       |
| FBH-FBL High Side sensing exit threshold                 | $V_{\mathrm{FBH\_HSS\_}}$ dec | -      | 1.75 | -     | V    | $^{1)}V_{\mathrm{FBH}}$ decreasing;                                                                                      | P_6.9.2       |
| OUT Current sense Amplifier g <sub>m</sub>               | $IFBx_{\sf gm}$               | _      | 890  | _     | μS   | 1)                                                                                                                       | P_6.4.10      |
| Output Monitor Voltage                                   | $V_{IOUTMON}$                 | 1.33   | 1.4  | 1.47  | V    | $V_{\text{FBH - FBL}}$ = 150 mV;                                                                                         | P_6.4.11      |
| Maximum BOOST Duty Cycle                                 | $D_{BOOST\_M}$                | 89     | 91   | 93    | %    | $f_{\text{sw}}$ =300kHZ;                                                                                                 | P_6.4.12      |
| Input Current Sense threshold V <sub>IIN1-IIN2</sub>     | V <sub>IIN1-IIN2</sub>        | 46     | 50   | 54    | mV   | -                                                                                                                        | P_6.4.13      |
| Input Current sense Amplifier g <sub>m</sub>             | $I_{IN\ qm}$                  | _      | 2.12 | _     | mS   | 1)                                                                                                                       | P_6.4.14      |
| Input current Monitor Voltage                            | V <sub>IINMON</sub>           | 0.95   | 1    | 1.05  | V    | $^{1)}V_{\text{IIN1 - IIN2}}$ = 50 mV;<br>$V_{\text{IIN1}}$ = $V_{\text{VIN(ON)}}$ to<br>55 V;                           | P_6.4.15      |
| Switch Peak Over Current<br>Threshold - BOOST            | $V_{ m SWCS\_boo}$ st         | 40     | 50   | 60    | mV   | 1)                                                                                                                       | P_10.8.1<br>5 |
| Switch Peak Over Current<br>Threshold - BUCK             | $V_{ m SWCS\_buck}$           | -60    | -50  | -40   | mV   | 1)                                                                                                                       | P_10.8.1<br>6 |
| Soft Start                                               | •                             | •      | •    |       |      |                                                                                                                          |               |
| Soft Start pull up current                               | $I_{Soft\_Start\_P}$ U        | 22     | 26   | 32    | μΑ   | $V_{\text{Soft\_Start}} = 1 \text{ V};$                                                                                  | P_6.4.19      |



**Regulator Description** 

Table 6 EC Regulator (cont'd)

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Parameter                                              | Symbol                                       | Values |          | S    | Unit | Note /                                                               | Number   |
|--------------------------------------------------------|----------------------------------------------|--------|----------|------|------|----------------------------------------------------------------------|----------|
|                                                        |                                              | Min.   | Typ.     | Max. |      | Test Condition                                                       |          |
| Soft Start pull down current                           | $I_{Soft\_Start\_P}$                         | 2.2    | 2.6      | 3.2  | μA   | $V_{\text{Soft\_Start}} = 1 \text{ V};$                              | P_6.4.20 |
| Soft Start Latch-OFF Threshold                         | $V_{Soft\_Start\_L}$                         | 1.65   | 1.75     | 1.85 | V    | -                                                                    | P_6.4.21 |
| Soft Start Reset Threshold                             | $V_{Soft\_Start\_}$                          | 0.1    | 0.2      | 0.3  | V    | -                                                                    | P_6.4.22 |
| Soft Start Voltage during regulation                   | $V_{Soft\_Start\_r}$                         | 1.9    | 2        | 2.1  | V    | <sup>1)</sup> No Faults                                              | P_6.9.3  |
| Oscillator                                             |                                              |        |          |      |      |                                                                      | - II     |
| Switching Frequency                                    | $f_{\sf SW}$                                 | 285    | 300      | 315  | kHz  | $T_{\rm j}$ = 25 °C;<br>$R_{\rm FREQ}$ = 37.4 k $\Omega$ ;           | P_6.4.23 |
| SYNC Frequency                                         | $f_{\sf SYNC}$                               | 200    | _        | 700  | kHz  | _                                                                    | P_6.4.24 |
| SYNC<br>Turn On Threshold                              | $V_{SYNC,ON}$                                | 2      | _        | -    | V    | -                                                                    | P_6.4.25 |
| SYNC<br>Turn Off Threshold                             | $V_{\mathrm{SYNC,OFF}}$                      | _      | _        | 8.0  | V    | -                                                                    | P_6.4.26 |
| SYNC<br>High Input Current                             | $I_{SYNC,H}$                                 | 15     | 30       | 45   | μΑ   | $V_{\text{SYNC}}$ = 2.0 V;                                           | P_6.4.62 |
| SYNC<br>Low Input Current                              | $I_{SYNC,L}$                                 | 6      | 12       | 18   | μΑ   | $V_{\rm SYNC}$ = 0.8 V;                                              | P_6.4.63 |
| <b>Gate Driver for external Switch</b>                 | 1                                            |        | <u> </u> |      |      |                                                                      |          |
| Gate Driver undervoltage threshold VBSTx-VSWNx_UVth    | $V_{\rm BSTx}\text{-} \\ V_{\rm SWNx\_UVth}$ | 3.4    | _        | 4    | V    | $V_{\rm BSTx}$ - $V_{\rm SWNx}$ decreasing;                          | P_6.4.64 |
| HSGDx NMOS driver on-state resistance (Gate Pull Up)   | $R_{\mathrm{DS}(\mathrm{ON\_PU})}$           | 1.4    | 2.3      | 3.7  | Ω    | $V_{\rm BSTx}$ - $V_{\rm SWNx}$ = 5 V;<br>$I_{\rm source}$ = 100 mA; | P_6.4.28 |
| HSGDx NMOS driver on-state resistance (Gate Pull Down) | R <sub>DS(ON_PD)</sub>                       | 0.6    | 1.2      | 2.2  | Ω    | $V_{\rm BSTx}$ - $V_{\rm SWNx}$ = 5 V;<br>$I_{\rm sink}$ = 100 mA;   | P_6.4.29 |
| LSGDx NMOS driver on-state resistance (Gate Pull Up)   | R <sub>DS(ON_PU)</sub>                       | 1.4    | 2.3      | 3.7  | Ω    | $V_{\text{IVCC\_EXT}}$ = 5 V;<br>$I_{\text{source}}$ = 100 mA;       | P_6.4.30 |
| LSGDx NMOS driver on-state resistance (Gate Pull Down) | R <sub>DS(ON_PD)</sub>                       | 0.4    | 1.2      | 1.8  | Ω    | $V_{\text{IVCC\_EXT}}$ = 5 V;<br>$I_{\text{sink}}$ = 100 mA;         | P_6.4.31 |
| HSGDx Gate Driver peak sourcing current                | I <sub>HSGDx_SRC</sub>                       | 380    | _        | _    | mA   | $V_{HSGDx} - V_{SWNx} = 1 V$ to 4 V; $V_{BSTx} - V_{SWNx} = 5 V$     | P_6.4.32 |
| HSGDx Gate Driver peak sinking current                 | I <sub>HSGDx_SNK</sub>                       | 410    | _        | _    | mA   | 1) $V_{HSGDx} - V_{SWNx} = 4 V$ to 1 V; $V_{BSTx} - V_{SWNx} = 5 V$  | P_6.4.33 |
| LSGDx Gate Driver peak sourcing current                | I <sub>LSGDx_SRC</sub>                       | 370    | _        | _    | mA   | 1)  V <sub>LSGDx</sub> = 1 V to 4 V;  V <sub>IVCC_EXT</sub> = 5 V;   | P_6.4.34 |



**Regulator Description** 

### Table 6 EC Regulator (cont'd)

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm j}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Parameter                      | Symbol                 | Values |      |      | Unit | Note /                                                              | Number   |
|--------------------------------|------------------------|--------|------|------|------|---------------------------------------------------------------------|----------|
|                                |                        | Min.   | Тур. | Max. |      | Test Condition                                                      |          |
| LSGDx Gate Driver peak sinking | I <sub>LSGDx_SNK</sub> | 550    | _    | _    | mA   | 1)                                                                  | P_6.4.35 |
| current                        |                        |        |      |      |      | $V_{LSGDx} = 4 V \text{ to } 1 V;$                                  |          |
|                                |                        |        |      |      |      | $V_{LSGDx} = 4 \text{ V to 1 V};$<br>$V_{IVCC\_EXT} = 5 \text{ V};$ |          |
| LSGDx OFF to HSGD ON delay     | t <sub>LSOFF-</sub>    | 15     | 30   | 40   | ns   | 1)                                                                  | P_6.4.36 |
|                                | HSON_delay             |        |      |      |      |                                                                     |          |
| HSGDx OFF to LSGD ON delay     | t <sub>HSOFF-</sub>    | 35     | 60   | 75   | ns   | 1)                                                                  | P_6.4.37 |
|                                | LSON_delay             |        |      |      |      |                                                                     |          |

<sup>1)</sup> Not subject to production test, specified by design



**Digital Dimming Function** 

### 7 Digital Dimming Function

To change brightness of LED loads without affecting the lighting-color of the LED a digital Dimming function via PWM (Pulse Width Modulation) is often required.

### 7.1 Description

PWM dimming is commonly practiced to prevent color shift in the LED light source.

### Via Parallel Interface

The PWMI pin detects a pulse width modulated (PWM) signal that disable the gate drivers from delivering output current.



Figure 19 Digital Dimming Overview

Data Sheet 36 Rev. 1.0, 2016-05-20

**Digital Dimming Function** 



Figure 20 Timing Diagram LED Dimming and Start up behavior example ( $V_{\rm VDD}$  and  $V_{\rm VIN}$  stable in the functional range and not during startup)

Note: In Register REGUSETMON. REGUMODFB the regulation mode can be read. During PWMI = LOW the SPI will always deliver the Regulation mode which was present at PWMI = HIGH as actual regulation mode, instead of "no Regulation".

Data Sheet 37 Rev. 1.0, 2016-05-20



**Digital Dimming Function** 

### 7.2 Electrical Characteristics

#### Table 7 EC Digital Dimming

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Parameter                  | Symbol         |      | Value | s    | Unit | Note / Test Condition              | Number  |  |
|----------------------------|----------------|------|-------|------|------|------------------------------------|---------|--|
|                            |                | Min. | Тур.  | Max. |      |                                    |         |  |
| PWMI Input:                |                | "    | 1     |      |      |                                    |         |  |
| PWMI<br>Turn On Threshold  | $V_{PWMI,ON}$  | 2    | -     | _    | V    | -                                  | P_7.2.1 |  |
| PWMI<br>Turn Off Threshold | $V_{PWMI,OFF}$ | -    | -     | 0.8  | V    | -                                  | P_7.2.2 |  |
| PWMI<br>High Input Current | $I_{PWMI,H}$   | 15   | 30    | 45   | μΑ   | V <sub>PWMI</sub> = 2.0 V;         | P_7.2.4 |  |
| PWMI<br>Low Input Current  | $I_{PWMI,L}$   | 6    | 12    | 18   | μΑ   | $V_{\text{PWMI}} = 0.8 \text{ V};$ | P_7.2.5 |  |

Data Sheet 38 Rev. 1.0, 2016-05-20

**Analog Dimming** 

### 8 Analog Dimming

The analog dimming feature allows further control of the output current. This approach is used to:

- Reduce the default current in a narrow range to adjust to different binning classes of the used LEDs.
- Adjust the load current to enable the usage of one hardware for several LED types where different current levels are required.
- · Reduce the current at high temperatures (protect LEDs from overtemperature).
- Reduce the current at low input voltages (for example, cranking-pulse breakdown of the supply or power derating).

### 8.1 Description

The analog dimming feature is adjusting the average load current level via the control of the feedback error Amplifier voltage ( $V_{\text{FBH-FBI}}$ ).

The current adjustment is done via a 8BIT SPI parameter (LEDCURRADIM. ADIMVAL). Refer to Figure 21.



Figure 21 Analog Dimming Overview

#### Analog dimming adjustment during Limp Home state:

To enter in Limp Home state the LHI pin must be HIGH.

Note: If the PWMI and the EN/INUVLO are not set to HIGH, it is not possible to enable switching, even during Limp Home state.

In Limp Home state the analog dimming control is done via the SET pin. A Resistor divider between IVCC/IVCC EXT, SET and GND is used to fix a default load current/voltage value (refer to Figure 22 below).

Data Sheet 39 Rev. 1.0, 2016-05-20



**Analog Dimming** 



Figure 22 Limp Home state schematic overview

#### Using the SET pin to adjust the output current:

The SET pin is ignored if the device is not in Limp Home state.

For the calculation of the output current  $I_{OUT}$  the following **Equation (9)** is used:

$$I_{OUT} = \frac{V_{FBH} - V_{FBL}}{R_{FR}} \tag{9}$$

A decrease of the average output current can be achieved by controlling the voltage at the SET pin ( $V_{SET}$ ) between 0.2V and 1.4V. The mathematical relation is given in the **Equation (10)** below:

$$I_{OUT} = \frac{V_{SET} - 200 \ mV}{R_{FR} \cdot 8}$$
 (10)

If  $V_{\text{SET}}$  is 200mV (typ.) the LED current is only determined by the internal offset voltages of the comparators.

To assure the switching activity is stopped and  $I_{\rm OUT}$ =0,  $V_{\rm SET}$  has to be <100mV, see Figure 23

**Analog Dimming** 



Figure 23 Analog Dimming Overview

#### 8.2 LED current calibration procedure

The LED current calibration procedure improves the accuracy during analog dimming. In order to be most effective, this routine has to be performed in the application, when the TLD5541-1QV temperature and the output voltage are the ones in which the driver has to be accurate. The optimum should be to re-calibrate the output periodically every time the application has for a sufficent long time PWMI=LOW.

Current calibration procedure:

- Power the Load with a low analog dimming value (for example 10%)
- Set PWMI=LOW and disconnect the Load at the same time (to avoid Vout drifts from operating conditions)
- Quickly μC enables the calibration routine: DVCCTRL.ENCAL = HIGH
- Quickly μC starts the calibration: LEDCURRCAL.SOCAL = HIGH
- Waiting time (needed to internally perform the calibration routine) -> aprox. 200µs
- TLD5541-1QV will set the FLAG: LEDCURRCAL.EOCAL = HIGH, when calibration routine has finished
- · Reconnect the load
- The Output current is automatically adjusted to a low offset and more accurate analog dimming value

Once the Calibration routine is correctly performed , the output current accuracy with analog dimming = 10% (LEDCURRADIM.ADIMVAL=24) is 10%.

The Calibration routine is not affecting the accuracy at 100% analog dimming.

The ENCAL Bits affect both device operation and CALIBVAL reading result:

- ENCAL = HIGH: the calibration result coming from the routine is used by internal circuitry and can be read back from CALIBVAL
- ENCAL = LOW: SPI value written in CALIBVAL is used by internal circuitry and can be read back; calibration
  routine start is inhibited

As a result,  $\mu$ C can use a stored result from a previously performed calibration to directly impose the desired value without waiting for a new routine to finish.

Data Sheet 41 Rev. 1.0, 2016-05-20

**Analog Dimming** 



Figure 24 LED current Accuracy Calibration Overview

#### 8.3 Electrical Characteristics

#### Table 8 EC Analog Dimming

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Parameter                 | Symbol                  | Values |      |      | Unit | Note /                                 | Number  |  |
|---------------------------|-------------------------|--------|------|------|------|----------------------------------------|---------|--|
|                           |                         | Min.   | Тур. | Max. |      | Test Condition                         |         |  |
| Source current on SET Pin | I <sub>SET_source</sub> | _      | _    | 1    | μΑ   | $^{1)}V_{\text{SET}}$ = 0.2 V to 1.4V; | P_8.3.4 |  |

<sup>1)</sup> Specified by design: not subject to production test.

Data Sheet 42 Rev. 1.0, 2016-05-20

**Linear Regulator** 

### 9 Linear Regulator

The TLD5541-1QV features an integrated voltage regulator for the supply of the internal gate driver stages. Furthermore an external voltage regulator can be connected to the IVCC\_EXT pin to achieve an alternative gate driver supply if required.

### 9.1 IVCC Description

When the IVCC pin is connected to the IVCC\_EXT pin, the internal linear voltage regulator supplies the internal gate drivers with a typical voltage of 5V and current up to  $I_{LIM}$  (P\_9.2.2). An external output capacitor with low ESR is required on pin IVCC for stability and buffering transient load currents. During normal operation the external MOSFET switches will draw transient currents from the linear regulator and its output capacitor (**Figure 25**, drawing A). Proper sizing of the output capacitor must be considered to supply sufficient peak current to the gate of the external MOSFET switches. A minimum capacitance value is given in parameter  $C_{IVCC}$  (P\_9.2.4).

#### Alternative IVCC\_EXT Supply Concept:

The IVCC\_EXT pin can be used for an external voltage supply to alternatively supply the MOSFET Gate drivers. This concept is beneficial in the high input voltage range to avoid power losses in the IC (Figure 25, drawing B).

#### Integrated undervoltage protection for the external switching MOSFET:

An integrated undervoltage reset threshold circuit monitors the linear regulator output voltage. This undervoltage reset threshold circuit will turn OFF the gate drivers in case the IVCC or IVCC\_EXT voltage falls below their undervoltage Reset switch OFF Thresholds  $V_{\rm IVCC\_RTH,d}$  (P\_9.2.9) and  $V_{\rm IVCC\_EXT\_RTH,d}$  (P\_9.2.5).

In Limp Home state the Undervoltage Reset switch OFF threshold for the IVCC has no impact on the switching activity.

The Undervoltage Reset threshold for the IVCC and the IVCC\_EXT pins help to protect the external switches from excessive power dissipation by ensuring the gate drive voltage is sufficient to enhance the gate of the external logic level N-channel MOSFETs.



Figure 25 Voltage Regulator Configurations

Data Sheet 43 Rev. 1.0, 2016-05-20



**Linear Regulator** 

#### 9.2 Electrical Characteristics

Table 9 EC Line Regulator

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Parameter                                                | Symbol                           |      | Value | s    | Unit | Note / Test Condition                                                                                   | Number  |  |
|----------------------------------------------------------|----------------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------|---------|--|
|                                                          |                                  | Min. | Тур.  | Max. |      |                                                                                                         |         |  |
| IVCC                                                     | 1                                |      |       |      |      |                                                                                                         |         |  |
| Output Voltage                                           | $V_{IVCC}$                       | 4.8  | 5     | 5.2  | V    | $V_{\rm IN}$ = 13.5 V;<br>0.1mA ≤ $I_{\rm IVCC}$ ≤ 50mA;                                                | P_9.2.1 |  |
| Output Current Limitation                                | $I_{LIM}$                        | 70   | 90    | 110  | mA   | $V_{\text{IVCC}} = 4 \text{ V};$                                                                        | P_9.2.2 |  |
| Drop out Voltage ( $V_{\text{IN}}$ - $V_{\text{IVCC}}$ ) | $V_{DR}$                         | _    | 200   | 350  | mV   | $V_{\text{IN}}$ = 5 V;<br>$I_{\text{IVCC}}$ = 10 mA;                                                    | P_9.2.3 |  |
| IVCC Buffer Capacitor                                    | C <sub>IVCC</sub>                | 10   | _     | _    | μF   | 1) 2)                                                                                                   | P_9.2.4 |  |
| IVCC_EXT Undervoltage<br>Reset switch OFF<br>Threshold   | $V_{\mathrm{IVCC\_EXT\_}}$ RTH,d | 3.7  | 3.9   | 4.1  | V    | $V_{\rm IVCC\_EXT} \ {\rm decreasing};$                                                                 | P_9.2.5 |  |
| IVCC Undervoltage<br>Reset switch OFF<br>Threshold       | $V_{\rm IVCC\_RTH,}$ d           | 3.7  | 3.9   | 4.1  | V    | $V_{\rm IVCC}$ decreasing;                                                                              | P_9.2.9 |  |
| IVCC and IVCC_EXT<br>Undervoltage Hysterisis             | $V_{ m IVCCX\_HY}$               | 0.3  | 0.33  | 0.36 | V    | $\begin{array}{c} V_{\rm IVCC} \ {\rm increasing;} \\ V_{\rm IVCC\_EXT} \ {\rm increasing} \end{array}$ | P_9.2.6 |  |

<sup>1)</sup> Not subject to production test, specified by design

Data Sheet 44 Rev. 1.0, 2016-05-20

<sup>2)</sup> Minimum value given is needed for regulator stability; application might need higher capacitance than the minimum. Use capacitors with LOW ESR.

Selection of external switching MOSFET is crucial. V<sub>IVCC\_EXT\_RTH,d</sub> and V<sub>IVCC\_RTH,d</sub> min. as worst case V<sub>GS</sub> must be considered.



**Protection and Diagnostic Functions** 

### 10 Protection and Diagnostic Functions

### 10.1 Description

The TLD5541-1QV has integrated circuits to diagnose and protect against overvoltage, open load, short circuits of the load and overtemperature faults. Furthermore, the device provides a 2 Bit information of  $I_{LED}$ ,  $I_{IN}$  by the SPI to the  $\mu C$ .

In IDLE state, only the Over temperature Shut Down, Over Temperature Warning, IVCC or IVCC\_EXT Undervoltage Monitor,  $V_{\rm DD}$  or  $V_{\rm EN/INUVLO}$  Undervoltage Monitor are reported according to specifications.

In Figure 26 a summary of the protection, diagnostic and monitor functions is displayed.



Figure 26 Protection, Diagnostic and Monitoring Overview - TLD5541-1QV

Note: A device Overtemperature event overrules all other fault events!

Data Sheet 45 Rev. 1.0, 2016-05-20



**Protection and Diagnostic Functions** 

### 10.2 Overvoltage, Open Load, Short circuit protection

The VFB pin measures the voltage on the application output and in accordance with the populated resistor divider, short to ground, open load and overvoltage thresholds are set. Refer to **Figure 28** and **Figure 27** for more details.



Figure 27 Definition of Protection Ranges



Figure 28 VFB Protection Pin - Overview

### 10.2.1 Short Circuit protection

The device detects a short circuit if this condition is verified:

- The pin VFB falls below the threshold voltage  $V_{\mathrm{VFB\ S2G}}$  for at least 8 clock cycles

Data Sheet 46 Rev. 1.0, 2016-05-20



#### **Protection and Diagnostic Functions**

After a short circuit detection, the SPI flag (SHRTLED) in the STD diagnosis register is set to HIGH and the gate drivers stop delivering output current (Break-Low condition, both LS MOSFETs ON). The Device will auto restart with the soft start routine described in **Chapter 6.2**. The dedicated diagnosis flag (SHRTLED) will be cleared after the next reading cycle of the STD diagnosis.

A voltage divider between  $V_{\text{OUT}}$ , VFB pin and AGND is used to adjust the application short circuit thresholds following **Equation (12)**.

$$V_{short\_led} = V_{VFB\_S2G} \cdot \frac{R_{VFBH} + R_{VFBL}}{R_{VFBL}}$$
(11)

The short circuit threshold voltage  $V_{\text{VFB\_S2G}}$  (P\_10.8.1) is set by 4-Bits in the SPI register MFSSETUP1.LEDCHAIN as shown in Table 10.

The configurable short circuit threshold is especially useful in 2 types of applications:

#### 1) Multifloat switch applications:

Multifloat switch applications are applications with a series connection of LEDs and parallel Transistors to switch ON and OFF single (or multiple) LEDs in a string. The built in feature "fast output discharge operation mode" enables such applications but the short circuit threshold has to be adjusted in accordance to the LED changes. This sincronization is needed to avoid wrong short circuit detection during load step variations.

For this reason the register MFSSETUP1. LEDCHAIN selects the short circuit threshold register but is also related to the "fast dynamic behavior feature". For more Info on the "fast output discharge operation mode" please refer to **Chapter 6.5**.

#### 2) Standard applications which require a large output voltage range:

The adjustable short circuit threshold  $V_{\rm VFB~S2G}$  enables applications with a large  $V_{\rm OUT}$  operation range.

The Table 10 below displays the relationship between the bitcode and the short circuit threshold voltage  $V_{\rm VFB\_S2G}$  based on an example.

Assume that each LED has a typical VF=3.3V. By choosing a resistor divider  $R_{\text{VFBH}}$  = 1MOhm,  $R_{\text{VFBL}}$  = 41kOhm, the application short circuit voltage  $V_{\text{short\_led}}$ , will change according to the LEDCHAIN value as shown in **Table 10**. The application overvoltage protection is instead not dependent by LEDCHAIN and, based on the **Equation (12)** for this particular resistor divider is fixed to 59.3V.

Table 10 Adjustable Short Circuit threshold overview

| nled<br>LEDCHAIN | $V_{OUT}$ | $V_{OUT\_OVLO}$ | $k = R_{VFBL} / (R_{VFBH} + R_{VFBL})$ | $V_{ m open\_led}$ | $V_{ m short\_led}$ (V) ( $V_{ m FB1,2\_S2G}$ / k) | $V_{VFB1,2\_S2G}(V)$ | Default<br>Condition |
|------------------|-----------|-----------------|----------------------------------------|--------------------|----------------------------------------------------|----------------------|----------------------|
| 1                | 3.3       | 59.3            | 0.025                                  | 54.4               | 1.5                                                | 0.038                |                      |
| 2                | 6.6       | 59.3            | 0.025                                  | 54.4               | 4.6                                                | 0.113                |                      |
| 3                | 9.9       | 59.3            | 0.025                                  | 54.4               | 7.6                                                | 0.188                |                      |
| 4                | 13.2      | 59.3            | 0.025                                  | 54.4               | 10.7                                               | 0.263                |                      |
| 5                | 16.5      | 59.3            | 0.025                                  | 54.4               | 13.7                                               | 0.338                |                      |
| 6                | 19.8      | 59.3            | 0.025                                  | 54.4               | 16.8                                               | 0.413                |                      |
| 7                | 23.1      | 59.3            | 0.025                                  | 54.4               | 19.8                                               | 0.488                |                      |
| 8                | 26.4      | 59.3            | 0.025                                  | 54.4               | 22.8                                               | 0.563                | default              |
| 9                | 29.7      | 59.3            | 0.025                                  | 54.4               | 25.9                                               | 0.638                |                      |
| 10               | 33.0      | 59.3            | 0.025                                  | 54.4               | 28.9                                               | 0.713                |                      |
| 11               | 36.3      | 59.3            | 0.025                                  | 54.4               | 32.0                                               | 0.788                |                      |
| 12               | 39.6      | 59.3            | 0.025                                  | 54.4               | 35.0                                               | 0.863                |                      |
| 13               | 42.9      | 59.3            | 0.025                                  | 54.4               | 38.1                                               | 0.938                |                      |

Data Sheet 47 Rev. 1.0, 2016-05-20



**Protection and Diagnostic Functions** 

Table 10 Adjustable Short Circuit threshold overview

| nled<br>LEDCHAIN | $V_{OUT}$ | $V_{OUT\_OVLO}$ | $k = R_{VFBL} / (R_{VFBH} + R_{VFBL})$ | $V_{\sf open\_led}$ | $V_{ m short\_led}$ (V) ( $V_{ m FB1,2\_S2G}$ / k) | $V_{VFB1,2\_S2G}(V)$ | Default<br>Condition |
|------------------|-----------|-----------------|----------------------------------------|---------------------|----------------------------------------------------|----------------------|----------------------|
| 14               | 46.2      | 59.3            | 0.025                                  | 54.4                | 41.1                                               | 1.013                |                      |
| 15               | 49.5      | 59.3            | 0.025                                  | 54.4                | 44.2                                               | 1.088                |                      |
| 16               | 52.8      | 59.3            | 0.025                                  | 54.4                | 47.2                                               | 1.163                |                      |

During Limp Home state the short circuit threshold  $V_{\rm VFB\_S2G}$  is fixed at the default value ( $V_{\rm VFB\_S2G}$  /  $V_{\rm VFB\_OVTH}$ ), approx. 1/3 of the fixed overvoltage protection circuit in the application. There is no relationship between the analog dimming feature at VSET pin and the  $V_{\rm VFB\_S2G}$  threshold. The customer must take care by adjusting the default voltage at SET pin to program the  $V_{\rm OUT}$  be higher than the default short circuit threshold.

During start-up the TLD5541-1QV ignores the detection of a short circuit or an open load until the soft-start capacitor reaches 1.75V. To prevent false tripping after startup, a large enough soft-start capacitor must be used to allow the output to get up to approximately 50% of the final value.

Note: If the short circuit condition disappears, the device will re-start with the soft start routine as described in **Chapter 6.2**.

#### 10.2.2 Overvoltage Protection

A voltage divider between  $V_{\rm OUT}$ , VFB pin and AGND is used to adjust the Overvoltage protection threshold (refer to **Figure 28**).

To fix the overvoltage protection threshold the following Equation (12) is used:

$$V_{OUT\_OV\_protected} = V_{VFB\_OVTH} \cdot \frac{R_{VFBH} + R_{VFBL}}{R_{VFBL}}$$
(12)

If  $V_{\text{VFB}}$  gets higher than its overvoltage threshold  $V_{\text{VFB\_OVTH}}$ , the SPI flag (OUTOV) in the STD diagnosis set to HIGH and the gate drivers stop switching for output regulation (Break-Low condition both LS MOSFETs ON). When  $V_{\text{VFB\_OVTH}^-}$   $V_{\text{VFB\_OVTH,HYS}}$  threshold is reached the device will auto restart. The dedicated diagnosis flag (OUTOV) will be cleared after the next reading cycle of the STD diagnosis.

If the SWTMOD.OUTOVLAT bit is set to HIGH the overvoltage protection is changed into latched behavior and the  $\mu$ C has to set the DVCCTRL.CLRLAT bit to reset the OUTOV flag and restart the switching activities.

#### 10.2.3 Open Load Protection

To reliably detect an open load event, two conditions will be observed:

- 1) Voltage threshold:  $V_{\rm VFB}{>}V_{\rm VFB\_OL,rise}$
- 2) output information:  $V_{({\sf FBH-FBL})}{<}{\sf V}_{{\sf FBH\_FBL\_OL}}$

After an open load error, the SPI flag (OL) in the STD diagnosis is set to HIGH and the gate drivers stop switching (Break-Low condition). The Device will auto restart with a soft start routine. The dedicated diagnosis flag (OL) will be cleared after the next reading cycle of the STD diagnosis.

After an Open Load error the TLD5541-1QV is autorestarting the output control accordingly to the implemented Softstart routine. An Open Load error causes an increase of the output voltage as well. An Overvoltage condition could be reported in combination with an Open Load error (in general, multiple error detection may happen if more error detection thresholds are reached during the autorestart funcion, as possible consequence of reactive behavior at the output node during open load).

The COMP capacitor is discharged during an Open Load condition to prevent spikes if load reconnects. This measure could artificially generate Short Circuit detections after open loads events.

Data Sheet 48 Rev. 1.0, 2016-05-20



**Protection and Diagnostic Functions** 

### 10.3 Input voltage monitoring, protection and power derating

Input overvoltage and undervoltage shutdown levels can both be defined through an external resistor divider, as shown in Figure 29.

Both INOVLO and EN/INUVLO pin voltages are internally compared to their respective thresholds by means of hysteretic comparators.

Neglecting the hysteresis, the following equations hold:

$$UV_{th} = \left(1 + \frac{R_1}{R_2 + R_3}\right) \cdot EN / INUVLO_{th}$$
(13)

$$OV_{th} = \left(1 + \frac{R_1 + R_2}{R_3}\right) \cdot INOVLO_{th}$$
 (14)

$$P_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{\eta} \tag{15}$$

$$V_{IN\_boundary} = \frac{\left(\frac{V_{OUT} \cdot I_{OUT}}{I_{IN}}\right)}{\eta} \tag{16}$$

$$I_{IN} = \frac{V_{IN \, 1 - IN \, 2}}{R_{IN}} \tag{17}$$

$$I_{OUT} = \frac{V_{FBH-FBL}}{R_{FB}} \tag{18}$$



Figure 29 Input Voltage Protection

Data Sheet 49 Rev. 1.0, 2016-05-20

**Protection and Diagnostic Functions** 

### 10.4 Input current Monitoring

The input current can be monitored through an analog output pin and an SPI routine.

The IINMON pin provides a linear indication of the current flowing through the input. The following **Equation (19)** is applicable:

$$V_{IINMON} = I_{IN} \cdot R_{IN} \cdot 20 \tag{19}$$

Note: If the  $R_{\rm IN}$  value is choosen in a way that the current limitiation is much bigger than the nominal input current during the application the current measurement becomes inaccurate. Best results for an accurate current measurement via the  $V_{\rm IINMON}$  pin is to set the current limit only slightly above the specific application related nominal input current.

Purpose of the input current monitoring routine is to verify if the system is in current limitation.

- The output of the Input Current Sense is compared to the internal precise reference voltage.
- The comparator works like a 2 bit window ADC referred to the internal precise reference voltage.

To execute the current monitor routine the CURRMON.SOMON bit has to be set HIGH and the result is ready when CURRMON.EOMON is read HIGH.

The result of the input monitor routine is reported on the CURRMON.INCURR bit.



Figure 30 Input Current Monitoring General Overview

#### 10.5 Output current Monitoring

The output current can be monitored through an analog output pin and an SPI routine.

The IOUTMON pin provides a linear indication of the current flowing through the LEDs. The following **Equation (20)** is applicable:

$$V_{IOUTMON} = 200 \ mV + I_{OUT} \cdot R_{FB} \cdot 8 \tag{20}$$

Purpose of the SPI current monitor routine is to verify if the system is in loop.

- The output of the Led Current Sense is compared to the output of the Analog Dimming DAC
- The comparator works like a 2 bit window ADC around 8 bit DAC output

To execute the current monitor routine the CURRMON.SOMON bit has to be set HIGH and the result is ready when CURRMON.EOMON is read HIGH.

Data Sheet 50 Rev. 1.0, 2016-05-20



#### **Protection and Diagnostic Functions**

When CURRMON.SOMON bit is set to HIGH both input and output current monitor routines are executed in parallel.

The result of the monitor routine is reported on the CURRMON.LEDCURR bit.



Figure 31 Output Current Monitoring General Overview

Data Sheet 51 Rev. 1.0, 2016-05-20



**Protection and Diagnostic Functions** 

### 10.6 Device Temperature Monitoring

A temperature sensor is integrated on the chip. The temperature monitoring circuit compares the measured temperature to the warning and shutdown thresholds. If the internal temperature sensor reaches the warning temperature, the temperature warning bit TW is set to HIGH. This bit is not latched (i.e. if the temperature falls below the warning threshold (with hysteresis), the TW bit is reset to LOW again).

If the internal temperature sensor reaches the shut-down temperature, the Gate Drivers plus the IVCC regulator are shut down as described in **Figure 32** and the temperature shut-down bit: TSD is set to HIGH. The TSD bit is latched while the Gate Drivers plus the IVCC regulator have an auto restart behavior.

Note: The Device will start up with a soft start routine after a TSD condition disappear.



Figure 32 Device Overtemperature Protection Behavior

Data Sheet 52 Rev. 1.0, 2016-05-20



**Protection and Diagnostic Functions** 

#### 10.7 Electrical Characteristics

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Parameter                                              | Symbol                        |        | Values | i    | Unit | <b>Note / Test Condition</b>                                     | Number    |  |
|--------------------------------------------------------|-------------------------------|--------|--------|------|------|------------------------------------------------------------------|-----------|--|
|                                                        |                               | Min.   | Тур.   | Max. |      |                                                                  |           |  |
| Short Circuit Prote                                    | ection                        |        | •      | -    |      |                                                                  |           |  |
| Short to GND<br>threshold                              | V <sub>VFB_S2G</sub>          | 0.53   | 0.563  | 0.59 | V    | $V_{\rm VFB}$ decreasing; MFSSETUP1.LEDCHAIN = 1000 <sub>B</sub> | P_10.8.1  |  |
| Temperature Prote                                      | ection:                       |        | •      | -    |      |                                                                  |           |  |
| Thermal Warning junction temperature                   | $T_{j,W}$                     | 125    | 140    | 155  | °C   | 1)                                                               | P_10.8.2  |  |
| Temperature warning Hysteresis                         | $T_{j,W,hyst}$                | _      | 10     | _    | °C   | 1)                                                               | P_10.8.3  |  |
| Over Temperature<br>Shutdown                           | $T_{\rm j,SD}$                | 160    | 175    | 190  | °C   | 1)                                                               | P_10.8.4  |  |
| Over Temperature<br>Shutdown<br>Hysteresis             | $T_{ m j,SD,hyst}$            | _      | 10     | -    | °C   | 1)                                                               | P_10.8.5  |  |
| Overvoltage Prote                                      | ction:                        | +      | · ·    |      |      | -                                                                |           |  |
| VFB Over Voltage<br>Feedback<br>Threshold              | $V_{ m VFB\_OVTH}$            | 1.42   | 1.46   | 1.50 | V    |                                                                  | P_10.8.6  |  |
| Output Over<br>Voltage Feedback<br>Hysteresis          | $V_{\mathrm{VFB\_OVTH,HY}}$ s | 25     | 40     | 58   | mV   | Output Voltage decreasing;                                       | P_10.8.7  |  |
| Open Load and Op                                       | en Feedback                   | Diagno | stics  | "    | 1    |                                                                  | 1         |  |
| Open Load rising<br>Threshold                          | $V_{ m VFB\_OL,rise}$         | 1.29   | 1.34   | 1.39 | V    | $V_{\text{FBH-FBL}}$ = 0 V;                                      | P_10.8.9  |  |
| Open Load<br>reference Voltage<br>V <sub>FBH-FBL</sub> | $V_{FBH\_FBL\_OL}$            | _      | 15     | 22.5 | mV   | V <sub>FB</sub> = 1.4 V;                                         | P_10.8.10 |  |
| Open Load falling<br>Threshold                         | $V_{ m VFB\_OL,fall}$         | 1.23   | 1.28   | 1.33 | V    | $V_{\text{FBH-FBL}} = 0 \text{ V};$                              | P_10.8.11 |  |
| Input Overvoltage                                      | protection                    |        |        |      | -    |                                                                  |           |  |
| Input Overvoltage rising Threshold                     | $V_{INOVLOth}$                | 1.9    | 2      | 2.1  | V    | -                                                                | P_10.8.12 |  |
| Input Overvoltage<br>Threshold<br>Hysteresis           | $V_{INOVLO(hyst)}$            | 18     | 40     | 62   | mV   | _                                                                | P_10.8.13 |  |

<sup>1)</sup> Specified by design; not subject to production test.



#### **Protection and Diagnostic Functions**

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

Data Sheet 54 Rev. 1.0, 2016-05-20



Infineon FLAT SPECTRUM Featureset

### 11 Infineon FLAT SPECTRUM Featureset

#### 11.1 Description

The Infineon FLAT SPECTRUM feature set has the target to minimize external additional filter circuits. The goal is to provide several beneficial concepts to provide easy adjustments for EMC improvements after the layout is already done and the HW designed.

### 11.2 Synchronization Function

The TLD5541-1QV features a SYNC input pin which can be used by a  $\mu$ C pin to define an oscillator switching frequency. The  $\mu$ C is responsible to synchronize with various devices by applying appropriate SYNC signals to the dedicated DC/DC devices in the system. Refer to **Figure 33** 

Note: The Synchronization function can not be used when the Spread Spectrum is active.



Figure 33 Synchronization Overview

Data Sheet 55 Rev. 1.0, 2016-05-20



Infineon FLAT SPECTRUM Featureset

### 11.3 Spread Spectrum

The Spread Spectrum modulation technique significantly improves the lower frequency range of the spectrum (f<30MHz).

By using the spread spectrum technique, it is possible to optimize the input filter only for the peak limits, and also pass the average limits (average emission limits are -20dB lower than the peak emission limits). By using spread spectrum, the need for low ESR input capacitors is relaxed because the input capacitor series resistor is important for the low frequency filter characteristic. This can be an economic benefit if there is a strong requirement for average limits.

The TLD5541-1QV features a built in Spread Spectrum function which can be enabled (SWTMOD.ENSPREAD) and adjusted via the SPI interface. Dedicated SPI-Bits are used to adjust the modulation frequency  $f_{\text{FM}}$ , (P\_11.6.3) and (P\_11.6.4) (SWTMOD.FMSPREAD) and the deviation frequency  $f_{\text{dev}}$ , (P\_11.6.1) and (P\_11.6.2) (SWTMOD.FDEVSPREAD) accordingly to specific application needs. Refer to Figure 34 for more details.

#### The following adjustments can be programmed when SWTMOD. ENSPREAD = HIGH:

SWTMOD.FMSPREAD = LOW: 12kHz SWTMOD.FMSPREAD = HIGH: 18kHz SWTMOD.FDEVSPREAD = HIGH:  $\pm 8\%$  of  $f_{\rm SW}$  SWTMOD.FDEVSPREAD = LOW:  $\pm 16\%$  of  $f_{\rm SW}$ 

Note: The Spread Spectrum function can not be used when the synchronization pin is used.



Figure 34 Spread Spectrum Overview

Data Sheet 56 Rev. 1.0, 2016-05-20

**Infineon FLAT SPECTRUM Featureset** 

### 11.4 EMC optimized schematic

Figure 35 below displays the Application circuit with additional external components for improved EMC behavior.



Figure 35 Application Drawing Including Additional Components for an Improved EMC Behavior

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

Data Sheet 57 Rev. 1.0, 2016-05-20



Infineon FLAT SPECTRUM Featureset

#### 11.5 Electrical Characteristics

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified)

| Parameter               | Symbol        |      | Value | s    | Unit | Note /                                       | Number   |  |
|-------------------------|---------------|------|-------|------|------|----------------------------------------------|----------|--|
|                         |               | Min. | Тур.  | Max. |      | <b>Test Condition</b>                        |          |  |
| Spread Spectrum Paramet | ters          | 1    |       |      |      |                                              |          |  |
| Frequency Deviation     | $f_{\sf dev}$ | _    | ±8    | -    | %    | 1) SWTMOD.FDEVSP                             | P_11.6.1 |  |
| Frequency Deviation     | $f_{\sf dev}$ | _    | ±16   | _    | %    | READ = HIGH;  1)  SWTMOD.FDEVSP  READ = LOW; | P_11.6.2 |  |
| Frequency Modulation    | $f_{\sf FM}$  | -    | 12    | _    | kHz  | 1) SWTMOD.FMSPRE AD = LOW;                   | P_11.6.3 |  |
| Frequency Modulation    | $f_{\sf FM}$  | -    | 18    | _    | kHz  | 1) SWTMOD.FMSPRE AD = HIGH;                  | P_11.6.4 |  |

<sup>1)</sup> Specified by design; not subject to production test.

Data Sheet 58 Rev. 1.0, 2016-05-20

Serial Peripheral Interface (SPI)

### 12 Serial Peripheral Interface (SPI)

The serial peripheral interface (SPI) is a full duplex synchronous serial slave interface, which uses four lines: SO, SI, SCLK and CSN. Data is transferred by the lines SI and SO at the rate given by SCLK. The falling edge of CSN indicates the beginning of an access. Data is sampled in on line SI at the falling edge of SCLK and shifted out on line SO at the rising edge of SCLK. Each access must be terminated by a rising edge of CSN. A modulo 8/16 counter ensures that data is taken only when a multiple of 8 bit has been transferred after the first 16 bits. Otherwise, a TER (i.e. Transmission Error) bit is asserted. In this way the interface provides daisy chain capability with 16 bit as well as with 8 bit SPI devices.



Figure 12-1 Serial Peripheral Interface

### 12.1 SPI Signal Description

#### **CSN - Chip Select**

The system microcontroller selects the TLD5541-1QV by means of the CSN pin. Whenever the pin is in LOW state, data transfer can take place. When CSN is in HIGH state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state.

#### **CSN HIGH to LOW Transition**

- The requested information is transferred into the shift register.
- SO changes from high impedance state to HIGH or LOW state depending on the signal level at pin SI.
- If the device is in SLEEP mode, the SO pin remains in high impedance state and no SPI transmission will
  occur.
- TER Flag will set the Bit number 10 in the STD diagnosis Frame. This Bit is set to HIGH after an undervoltage
  contition, reset via SPI command, on Limp Home state entering or after an incorrect SPI transmission. TER
  Flag can be read also directly on the SO line between the falling edge of the CSN and the first rising edge of
  the SCLK according to the Figure 12-2.

Data Sheet 59 Rev. 1.0, 2016-05-20



Serial Peripheral Interface (SPI)



Figure 12-2 Combinatorial Logic for TER bit

#### **CSN LOW to HIGH Transition**

- Command decoding is only done, when after the falling edge of CSN exactly a multiple (0,1, 2, 3, ...) of eight SCLK signals have been detected after the first 16 SCLK pulses. In case of faulty transmission, the transmission error bit (TER) is set and the command is ignored.
- Data from shift register is transferred into the addressed register.

#### **SCLK - Serial Clock**

This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output (SO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in LOW state whenever chip select CSN makes any transition, otherwise the command may be not accepted.

#### SI - Serial Input

Serial input data bits are shift-in at this pin, the most significant bit first. SI information is read on the falling edge of SCLK. The input data consists of two parts, control bits followed by data bits. Please refer to **Chapter 12.5** for further information.

#### **SO Serial Output**

Data is shifted out serially at this pin, the most significant bit first. SO is in high impedance state until the CSN pin goes to LOW state. New data will appear at the SO pin following the rising edge of SCLK.

Please refer to Chapter 12.5 for further information.

#### 12.2 Daisy Chain Capability

The SPI of the TLD5541-1QV provides daisy chain capability. In this configuration several devices are activated by the same CSN signal MCSN. The SI line of one device is connected with the SO line of another device (see Figure 12-3), in order to build a chain. The end of the chain is connected to the output and input of the master device, MO and MI respectively. The master device provides the master clock MCLK which is connected to the SCLK line of each device in the chain.

Data Sheet 60 Rev. 1.0, 2016-05-20

Serial Peripheral Interface (SPI)



Figure 12-3 Daisy Chain Configuration

In the SPI block of each device, there is one shift register where each bit from the SI line is shifted in with each SCLK. The bit shifted out occurs at the SO pin. After sixteen SCLK cycles, the data transfer for one device is finished. In single chip configuration, the CSN line must turn HIGH to make the device acknowledge the transferred data. In daisy chain configuration, the data shifted out at device 1 has been shifted in to device 2. When using three devices in daisy chain, several multiples of 8 bits have to be shifted through the devices (depending on how many devices with 8 bit SPI and how many with 16 bit SPI). After that, the MCSN line must turn HIGH (see Figure 12-4).



Figure 12-4 Data Transfer in Daisy Chain Configuration

Data Sheet 61 Rev. 1.0, 2016-05-20



Serial Peripheral Interface (SPI)

### 12.3 Timing Diagrams



Figure 12-5 Timing Diagram SPI Access



Serial Peripheral Interface (SPI)

### 12.4 Electrical Characteristics

 $V_{\rm IN}$  = 8V to 36V,  $T_{\rm i}$  = -40°C to +150°C, all voltages with respect to ground; (unless otherwise specified)

Table 12-1 EC Serial Peripheral Interface (SPI)

| Parameter                                       | Symbol                 |                         | Value  | s        | Unit | Note /                                                                  | Number    |  |
|-------------------------------------------------|------------------------|-------------------------|--------|----------|------|-------------------------------------------------------------------------|-----------|--|
|                                                 |                        | Min.                    | Тур.   | Max.     |      | <b>Test Condition</b>                                                   |           |  |
| Input Characteristics (CSN, SCL                 | K, SI) - LO            | W level o               | f pin  |          | '    |                                                                         |           |  |
| CSN                                             | $V_{\mathrm{CSN(L)}}$  | 0                       | _      | 0.8      | V    | _                                                                       | P_12.4.1  |  |
| SCLK                                            | $V_{\rm SCLK(L)}$      | 0                       | _      | 0.8      | V    | _                                                                       | P_12.4.2  |  |
| SI                                              | $V_{SI(L)}$            | 0                       | _      | 0.8      | V    | _                                                                       | P_12.4.3  |  |
| Input Characteristics (CSN, SCL                 |                        | H level o               | of pin | '        |      |                                                                         |           |  |
| CSN                                             | $V_{\mathrm{CSN(H)}}$  | 2                       | _      | $V_{DD}$ | V    | _                                                                       | P_12.4.4  |  |
| SCLK                                            | $V_{\rm SCLK(H)}$      | 2                       | _      | $V_{DD}$ | V    | _                                                                       | P_12.4.5  |  |
| SI                                              | $V_{SI(H)}$            | 2                       | _      | $V_{DD}$ | V    | _                                                                       | P_12.4.6  |  |
| L-input pull-up current at CSN pin              | -I <sub>CSN(L)</sub>   | 31                      | 63     | 94       | μA   | $V_{\rm DD}$ = 5 V;<br>$V_{\rm CSN}$ = 0.8 V;                           | P_12.4.7  |  |
| H-input pull-up current at CSN pin              | -I <sub>CSN(H)</sub>   | 22                      | 45     | 67       | μΑ   | $V_{\rm DD}$ = 5 V;<br>$V_{\rm CSN}$ = 2 V;                             | P_12.4.8  |  |
| L-Input Pull-Down Current at Pin                |                        |                         |        |          |      |                                                                         |           |  |
| SCLK                                            | $I_{\mathrm{SCLK(L)}}$ | 6                       | 12     | 18       | μΑ   | $V_{\rm SCLK} = 0.8 \text{ V};$                                         | P_12.4.9  |  |
| SI                                              | $I_{\mathrm{SI(L)}}$   | 6                       | 12     | 18       | μΑ   | $V_{\rm SI}$ = 0.8 V;                                                   | P_12.4.10 |  |
| H-Input Pull-Down Current at Pin                |                        | <u> </u>                |        |          | "    |                                                                         |           |  |
| SCLK                                            | $I_{\rm SCLK(H)}$      | 15                      | 30     | 45       | μΑ   | $V_{\rm SCLK}$ = 2 V;                                                   | P_12.4.11 |  |
| SI                                              | $I_{\rm SI(H)}$        | 15                      | 30     | 45       | μΑ   | $V_{\rm SI}$ = 2 V;                                                     | P_12.4.12 |  |
| Output Characteristics (SO)                     |                        | <u> </u>                |        |          | "    |                                                                         |           |  |
| L level output voltage                          | $V_{\rm SO(L)}$        | 0                       | _      | 0.4      | V    | $I_{SO}$ = -2 mA;                                                       | P_12.4.13 |  |
| H level output voltage                          | $V_{\rm SO(H)}$        | V <sub>DD</sub> - 0.4 V | _      | $V_{DD}$ | V    | $I_{SO}$ = 2 mA;<br>$V_{DD}$ = 5 V;                                     | P_12.4.14 |  |
| Output tristate leakage current                 | $I_{\mathrm{SO(OFF)}}$ | -1                      | _      | 1        | μΑ   | $V_{\text{CSN}} = V_{\text{DD}};$<br>$V_{\text{SO}} = 0 \text{ V};$     | P_12.4.15 |  |
| Output tristate leakage current                 | $I_{\mathrm{SO(OFF)}}$ | -1                      | -      | 1        | μΑ   | $V_{\text{CSN}} = V_{\text{DD}};$<br>$V_{\text{SO}} = V_{\text{DD}};$   | P_12.4.16 |  |
| Timings                                         |                        | <u> </u>                |        |          | "    |                                                                         |           |  |
| Enable lead time (falling CSN to rising SCLK)   | $t_{\rm CSN(lead)}$    | 200                     | -      | -        | ns   | $V_{\rm DD} = 4.5  \text{V};$                                           | P_12.4.17 |  |
| Enable lag time (falling SCLK to rising CSN)    | $t_{\rm CSN(lag)}$     | 200                     | -      | _        | ns   | 1) $V_{\rm DD} = 4.5 \text{ V};$                                        | P_12.4.18 |  |
| Transfer delay time (rising CSN to falling CSN) | t <sub>CSN(td)</sub>   | 250                     | _      | -        | ns   | 1) $V_{\rm DD} = 4.5 \text{ V};$                                        | P_12.4.19 |  |
| Output enable time (falling CSN to SO valid)    | t <sub>SO(en)</sub>    | _                       | -      | 200      | ns   | 1) $V_{\rm DD} = 4.5 \text{ V};$ $C_{\rm L} = 20 \text{ pF at SO}$ pin; | P_12.4.20 |  |

Data Sheet 63 Rev. 1.0, 2016-05-20



Serial Peripheral Interface (SPI)

Table 12-1 EC Serial Peripheral Interface (SPI) (cont'd)

| Parameter                                          | Symbol               |      | Value | s    | Unit | Note /                                                        | Number    |  |
|----------------------------------------------------|----------------------|------|-------|------|------|---------------------------------------------------------------|-----------|--|
|                                                    |                      | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                         |           |  |
| Output disable time (rising CSN to SO tristate)    | $t_{\rm SO(dis)}$    | -    | _     | 200  | ns   | $V_{\rm DD}$ = 4.5 V; $C_{\rm L}$ = 20 pF at SO pin;          | P_12.4.21 |  |
| Serial clock frequency                             | $f_{\sf SCLK}$       | _    | _     | 5    | MHz  | $V_{\rm DD} = 4.5  \text{V};$                                 | P_12.4.22 |  |
| Serial clock period                                | t <sub>SCLK(P)</sub> | 200  | -     | _    | ns   | $V_{\rm DD} = 4.5  \text{V};$                                 | P_12.4.24 |  |
| Serial clock HIGH time                             | t <sub>SCLK(H)</sub> | 75   | -     | _    | ns   | $V_{\rm DD} = 4.5  \text{V};$                                 | P_12.4.25 |  |
| Serial clock LOW time                              | $t_{\rm SCLK(L)}$    | 75   | -     | _    | ns   | $V_{\rm DD} = 4.5  \text{V};$                                 | P_12.4.26 |  |
| Data setup time (required time SI to falling SCLK) | $t_{\rm SI(su)}$     | 20   | _     | _    | ns   | $V_{\rm DD} = 4.5  \text{V};$                                 | P_12.4.27 |  |
| Data hold time (falling SCLK to SI)                | t <sub>SI(h)</sub>   | 20   | -     | _    | ns   | $V_{\rm DD} = 4.5  \text{V};$                                 | P_12.4.28 |  |
| Output data valid time with capacitive load        | $t_{\rm SO(v)}$      | _    | _     | 100  | ns   | 1) $V_{\rm DD} = 4.5 \text{ V};$ $C_{\rm L} = 20 \text{ pF};$ | P_12.4.29 |  |

<sup>1)</sup> Not subject to production test, specified by design



Serial Peripheral Interface (SPI)

#### 12.5 SPI Protocol

The relationship between SI and SO content during SPI communication is shown in **Figure 12-6**. The SI line represents the frame sent from the  $\mu$ C and the SO line is the answer provided by the TLD5541-1QV. The first SO response is the response from the previous command.



Figure 12-6 Relationship between SI and SO during SPI communication

The SPI protocol will provide the answer to a command frame only with the next transmission triggered by the  $\mu$ C. Although the biggest majority of commands and frames implemented in TLD5541-1QV can be decoded without the knowledge of what happened before, it is advisable to consider what the  $\mu$ C sent in the previous transmission to decode TLD5541-1QV response frame completely.

More in detail, the sequence of commands to "read" and "write" the content of a register will look as follows:



Figure 12-7 Register content sent back to μC

There are 3 special situations where the frame sent back to the  $\mu$ C doesn't depend on the previously received frame:

- in case an error in transmission happened during the previous frame (for instance, the clock pulses were not multiple of 8 with a minimum of 16 bits), shown in Figure 12-8
- when TLD5541-1QV logic supply comes out of an Undervoltage reset condition ( $V_{\rm DD} < V_{\rm DD(UV)}$  as shown in Figure 12-9 or EN/INUVLO <  $V_{\rm EN/INUVLOth}$  )
- in case of a read or write command for a "not used" or "reserved" register (in this case TLD5541-1QV answers with Standard Diagnosis at the next SPI transmission)

Data Sheet 65 Rev. 1.0, 2016-05-20



Serial Peripheral Interface (SPI)



Figure 12-8 TLD5541-1QV response after a error in transmission



Figure 12-9 TLD5541-1QV response after coming out of Power-On reset at  $V_{
m DD}$ 

Data Sheet 66 Rev. 1.0, 2016-05-20



Serial Peripheral Interface (SPI)

### 12.6 SPI Registers Overview

|       | 15                      | 14  | 13           | 12    | 11 | 10 | 9 | 8 | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-------------------------|-----|--------------|-------|----|----|---|---|------|---|---|---|---|---|---|---|
| Frame | W/R                     | RB  | ADDR         |       |    |    |   |   | Data |   |   |   |   |   |   |   |
|       | Write                   | Reç | gister in ba | ank ( | )  |    |   |   |      |   |   |   |   |   |   |   |
| SI    | 1                       | 0   | ADDR         |       |    |    |   |   | Data |   |   |   |   |   |   |   |
|       | Read                    | Reg | jister in ba | ank 0 | )  |    |   |   |      |   |   |   |   |   |   |   |
| SI    | 0                       | 0   | ADDR         |       |    |    |   |   | Х    | х | х | x | Х | х | х | 0 |
|       | Read Standard Diagnosis |     |              |       |    |    |   |   |      |   |   |   |   |   |   |   |
| SI    | 0                       | х   | х            | х     | х  | х  | х | х | х    | х | х | х | Х | х | х | 1 |

Reading a register needs two SPI frames. In the first frame the read command is sent. In the second frame the output at SPI signal SO will contain the requested information. The MSB will be HIGH (while in case of standard diagnosis is LOW). A new command can be executed in the second frame.

### 12.6.1 Standard Diagnosis

The Standard Diagnosis reports several diagnostic informations and the status of the device and the utility routines.

The bits UVLORST, TER, VINOVLO, OUTOV, IVCCUVLO, OL and SHRTLED are latched and automatically cleared after a STD diagnosis reading (default condition if OUTOVLT is not set).

A CLRLAT command resets the diagnostic Latched Flags and Latched protections for the OUTOV, TSD bits, restarting the switching activity if this was halted due the previously mentioned faults.

Note that the OUTOV has latched behavior only when SWTMOD.OUTOVLAT=1, see **Chapter 10.2.2** for further details.

The TSD bit is always latched and clearable only via explicit CLRLAT command.

The STD bits which are real time status monitors or mirror of internal registers are not cleared after a STD diagnosis reading or via explicit CLRLAT command:

- The STATE bits and TW are real time status flags.
- The bits EOMON, EOMFS and EOCAL are mirror of internal register.
- The SWRST BSTUV bit is the logic OR of :
  - latched SWRST flag after a DVCSTRL.SWRST command (clearable via STD Diagnosis reading)
  - real time monitor of gate driver undervolage (VBSTx-VSWNx\_UVth)

In standard operating condition (active state, no Limp Home), if no special routines have been executed and no faults have been detected, the readout of the STD should be  $1000_{\rm H}$ .

| 15 | 14     | 13   | 12  | 11 | 10  | 9   | 8   | 7   | 6    | 5     | 4     | 3  | 2     | 1   | 0  |
|----|--------|------|-----|----|-----|-----|-----|-----|------|-------|-------|----|-------|-----|----|
|    |        |      |     |    |     |     |     |     |      |       |       |    |       |     |    |
| 0  | SWRST  | UVLO | STA | TE | TER | EO  | EOM | EOC | VINO | OUTOV | IVCCU | OL | SHRTL | TSD | TW |
|    | _BSTUV | RST  |     |    |     | MON | FS  | AL  | VLO  |       | VLO   |    | ED    |     |    |

Data Sheet 67 Rev. 1.0, 2016-05-20



### Serial Peripheral Interface (SPI)

| Field       | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWRST_BSTUV | 14    | r    | SWRST OR VBSTx-VSWNx_UVth Monitor  0 <sub>B</sub> , no SWRST or undervoltage on the Gate Drivers occured  1 <sub>B</sub> , there was at least one SWRST since last readout OR an undervoltage condition at the gate drivers is occurring                                                                                                                                                                                                                                                 |
| UVLORST     | 13    | r    | $\begin{array}{c} \textit{V}_{\text{DD}}  \text{OR}   \textit{V}_{\text{EN/INUVLO}}  \text{Undervoltage Monitor} \\ \textbf{0}_{\text{B}} & \text{, there was no}  \textit{V}_{\text{DD}}  \text{OR}  \textit{V}_{\text{EN/INUVLO}}  \text{undervoltage since last readout} \\ \textbf{1}_{\text{B}} & \text{, there was at least one}  \textit{V}_{\text{DD}}  \text{undervoltage OR}  \textit{V}_{\text{EN/INUVLO}} \\ & \text{undervoltage condition since last readout} \end{array}$ |
| STATE       | 12:11 | r    | Operative State Monitor  00 <sub>B</sub> , (reserved)  01 <sub>B</sub> , Limp Home Mode  10 <sub>B</sub> , Active Mode  11 <sub>B</sub> , Idle Mode                                                                                                                                                                                                                                                                                                                                      |
| TER         | 10    | r    | Transmission Error  0 <sub>B</sub> , Previous transmission was successful                                                                                                                                                                                                                                                                                                                                                                                                                |
| EOMON       | 9     | r    | <ul> <li>End of LED/Input Current Monitor Routine Bit</li> <li>0<sub>B</sub> , Current monitoring routine not completed, not successfully performed or never run.</li> <li>1<sub>B</sub> , Current Monitor routine successfully performed (is reset to 0<sub>B</sub> when SOMON is set to 1<sub>B</sub>)</li> </ul>                                                                                                                                                                      |
| EOMFS       | 8     | r    | End of MFS Routine Bit  0 <sub>B</sub> , MFS routine not completed, not successfully performed or never run.  1 <sub>B</sub> , MFS routine successfully performed (is reset to 0 <sub>B</sub> when SOMOFS is set to 1 <sub>B</sub> )                                                                                                                                                                                                                                                     |
| EOCAL       | 7     | r    | End of Calibration Routine  0 <sub>B</sub> , Calibration routine not completed, not successfully performed or never run.  1 <sub>B</sub> , Calibration routine successfully performed (is reset to 0 <sub>B</sub> when SOCAL is set to 1 <sub>B</sub> )                                                                                                                                                                                                                                  |
| VINOVLO     | 6     | r    | $\begin{array}{ccc} \textit{$V_{\rm INOVLO}$ Voltage Monitor} \\ \textbf{0}_{\rm B} & , \textit{$V_{\rm INOVLO}$ below $V_{\rm INOVLOth}$ threshold since last readout} \\ \textbf{1}_{\rm B} & , \text{There was at least one $V_{\rm INOVLO}$ overvoltage condition since last readout} \end{array}$                                                                                                                                                                                   |
| OUTOV       | 5     | r    | Output overvoltage Monitor  0 <sub>B</sub> , Output overvoltage not detected since last readout 1 <sub>B</sub> , Output overvoltage was detected since last readout                                                                                                                                                                                                                                                                                                                      |
| IVCCUVLO    | 4     | r    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Data Sheet 68 Rev. 1.0, 2016-05-20



### Serial Peripheral Interface (SPI)

| Field   | Bits | Type | Description                                                                                                                                                                                                                                         |
|---------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OL      | 3    | r    | Open Load in ON state Diagnosis  0 <sub>B</sub> , Open Load condition not detected since last readout  1 <sub>B</sub> , Open Load condition detected since last readout                                                                             |
| SHRTLED | 2    | r    | Shorted LED Diagnosis  0 <sub>B</sub> , Short circuit condition not detected since last readout  1 <sub>B</sub> , Short circuit condition detected since last readout                                                                               |
| TSD     | 1    | r    | $\begin{array}{ll} \textbf{Over Temperature Shutdown} \\ \textbf{0}_{\text{B}} & , T_{\text{j}} \text{ below temperature shutdown threshold} \\ \textbf{1}_{\text{B}} & , \text{Overtemperature condition detected since last readout} \end{array}$ |
| TW      | 0    | r    | Over Temperature Warning $0_{\rm B}$ , $T_{\rm j}$ below temperature warning threshold $1_{\rm B}$ , $T_{\rm j}$ exceeds temperature warning threshold                                                                                              |



Serial Peripheral Interface (SPI)

### 12.6.2 Register structure

Table 12-3 describes in detail the available registers with their bit-fields function, size and position

Table 12-2 shows register addresses and summarize bit-field position inside each register

#### Table 12-2 Register Bank 0

| Bit             | 15      | 14     | 13 | 12 | 11 | 10 | 9 | 8 | 7                   | 6                     | 5         | 4            | 3      | 2            | 1            | 0              |
|-----------------|---------|--------|----|----|----|----|---|---|---------------------|-----------------------|-----------|--------------|--------|--------------|--------------|----------------|
| Name            | W/<br>R | R<br>B | AD | DR |    |    |   |   | Data                |                       |           |              |        |              |              |                |
| LEDCURR<br>ADIM | W/<br>R | 0      | 0  | 0  | 0  | 0  | 0 | 0 | ADIMV               | ٩L                    |           |              |        |              |              |                |
| LEDCURR<br>CAL  | W/<br>R | 0      | 0  | 0  | 0  | 0  | 1 | 1 | х                   | х                     | SOCAL     | EOCAL        | CALIBV | AL           |              |                |
| SWTMOD          | W/<br>R | 0      | 0  | 0  | 0  | 1  | 0 | 1 | х                   | х                     | х         | OUTOV<br>LAT | х      | ENSP<br>READ | FMSP<br>READ | FDEVS<br>PREAD |
| DVCCTRL         | W/<br>R | 0      | 0  | 0  | 0  | 1  | 1 | 0 | х                   | х                     | х         | •            | ENCAL  | CLRL<br>AT   | SWR<br>ST    | IDLE           |
| MFSSETU<br>P1   | W/<br>R | 0      | 0  | 0  | 1  | 0  | 0 | 1 | EA_IO<br>UT_M<br>FS | ILIM_<br>HALF<br>_MFS | SOMF<br>S | EOMFS        | LEDCH  | AIN          |              |                |
| MFSSETU<br>P2   | W/<br>R | 0      | 0  | 0  | 1  | 0  | 1 | 0 | MFSDL               | Y                     |           | !            |        |              |              |                |
| CURRMO<br>N     | W/<br>R | 0      | 0  | 0  | 1  | 1  | 0 | 0 | х                   | x                     | SOMO<br>N | EOMO<br>N    | INCURF | ?            | LEDCU        | JRR            |
| REGUSET<br>MON  | W/<br>R | 0      | 0  | 0  | 1  | 1  | 1 | 1 | х                   | х                     | х         |              | REGUM  | IODFB        | х            |                |

A write to a non existing address is ignored, a read to a non existing register is ignored and the STD Diagnosis Frame is send out.

Table 12-3 Register description

| Register name | Field   | Bits | Туре | Purpose                                                              |
|---------------|---------|------|------|----------------------------------------------------------------------|
| LEDCURRADIM   | ADIMVAL | 7:0  | r/w  | LED Current Configuration Register                                   |
|               |         |      |      | 00000000 <sub>B</sub> , analog dimming @ 0% of LED current fixed via |
|               |         |      |      | $R_{FB}$                                                             |
|               |         |      |      | 11110000 <sub>B</sub> , (default) analog dimming @ 100% of LED       |
|               |         |      |      | current fixed via $R_{FB}$                                           |

Data Sheet 70 Rev. 1.0, 2016-05-20



Serial Peripheral Interface (SPI)

Table 12-3 Register description (cont'd)

| Register name | Field      | Bits | Type | Purpose                                                                                                                                                                                                                                                                                                                    |
|---------------|------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LEDCURRCAL    | CALIBVAL   | 3:0  | r/w  | LED Current Accuracy Trimming Configuration Register LED current calibration value definition, the first bit is the calibration sign: 0000 <sub>B</sub> , (default) Initial state in the middle of the range 0111 <sub>B</sub> , maximum calibration value positive 1111 <sub>B</sub> , maximum calibration value negative |
|               | EOCAL      | 4    | r    | End of calibration routine signalling bit:  0 <sub>B</sub> , (default) calibration routine not completed, not successfully performed or never run.  1 <sub>B</sub> , calibration successfully performed (is reset to 0 <sub>B</sub> when SOCAL is set to 1 <sub>B</sub> )                                                  |
|               | SOCAL      | 5    | r/w  | Start of calibration routine signalling bit:  0 <sub>B</sub> , (default) no calibration routine started  1 <sub>B</sub> , calibration routine start (autoclear)                                                                                                                                                            |
| SWTMOD        | FDEVSPREAD | 0    | r/w  | Switching Mode Configuration Register Deviation Frequency $f_{\rm DEV}$ definition: $0_{\rm B}$ , (default) ±16% of $f_{\rm SW}$ $1_{\rm B}$ , ±8% of $f_{\rm SW}$                                                                                                                                                         |
|               | FMSPREAD   | 1    | r/w  | Frequency Modulation Frequency $f_{\rm FM}$ definition: $0_{\rm B}$ , (default) 12kHz $1_{\rm B}$ , 18kHz                                                                                                                                                                                                                  |
|               | ENSPREAD   | 2    | r/w  | Enable Spread Spectrum feature:  0 <sub>B</sub> , (default) Spread Spectrum modulation disabled  1 <sub>B</sub> , Spread Spectrum modulation enabled                                                                                                                                                                       |
|               | OUTOVLAT   | 4    | r/w  | Output latch after overvoltage error enable Bit  0 <sub>B</sub> , (default) gate driver outputs are autorestarting after an overvoltage event  1 <sub>B</sub> , gate drivers are latched in brake low condition and bit is latched after an overvoltage event                                                              |
| DVCCTRL       | IDLE       | 0    | r/w  | Device Control Register IDLE mode configuration bit: 0 <sub>B</sub> , ACTIVE mode (default) 1 <sub>B</sub> , IDLE mode                                                                                                                                                                                                     |
|               | SWRST      | 1    | r/w  | Software reset bit:  0 <sub>B</sub> , (default) normal operation  1 <sub>B</sub> , execute reset command                                                                                                                                                                                                                   |
|               | CLRLAT     | 2    | r/w  | Clear Latch bit:  0 <sub>B</sub> , (default) normal operation  1 <sub>B</sub> , execute CLRLAT command                                                                                                                                                                                                                     |
|               | ENCAL      | 3    | r/w  | Enable automatic output current calibration bit:  0 <sub>B</sub> , (default) DAC takes CALIBVAL from SPI registers  1 <sub>B</sub> , DAC takes CALIBVAL from last completed automatic calibration procedure; SOCAL Bit can be set.                                                                                         |

Data Sheet 71 Rev. 1.0, 2016-05-20



Serial Peripheral Interface (SPI)

Table 12-3 Register description (cont'd)

| Register name | Field       | Bits | Type | Purpose                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|-------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MFSSETUP1     | LEDCHAIN    | 3:0  | r/w  | Multifloat Switch and LED Count configuration Register Number of LEDs in series informations bits: change the $V_{VFB1,2\_S2G}$ threshold and set the MFS jump Initial/Final LED number $0001_B$ , 1 LED $0010_B$ , 2 LEDs $0011_B$ , 3 LEDs $0100_B$ , 4 LEDs $0101_B$ , 5 LEDs $0110_B$ , 6 LEDs $0111_B$ , 7 LEDs $1000_B$ , (default) 8 LEDs $1001_B$ , 9 LEDs $1010_B$ , 10 LEDs $1011_B$ , 11 LEDs $1101_B$ , 12 LEDs $1101_B$ , 13 LEDs $11101_B$ , 14 LEDs $11111_B$ , 15 LEDs $11111_B$ , 15 LEDs $11111_B$ , 15 LEDs $11111_B$ , 15 LEDs $11111_B$ , 16 LEDs $11111_B$ , 16 LEDs $11111_B$ , 16 LEDs $11111_B$ , 16 LEDs |
|               | EOMFS       | 4    | r    | End of MFS routine bit:  0 <sub>B</sub> , (default) MFS routine not completed, not successful performed or never run.  1 <sub>B</sub> , MFS routine successfully performed (is reset to 0 <sub>B</sub> when SOMFS is set to 1 <sub>B</sub> ).                                                                                                                                                                                                                                                                                                                                                                                      |
|               | SOMFS       | 5    | r/w  | Start of MFS routine bit:  0 <sub>B</sub> , (default) MFS routine not activated  1 <sub>B</sub> , MFS routine activated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|               | ILIM_HALF   | 6    | r/w  | Adjust Current Limit (Switch Peak Over Current Threshold) during MFS operation:  0 <sub>B</sub> , (default) Switch Peak Over Current Threshold 100%  1 <sub>B</sub> , Switch Peak Over Current Threshold 50%                                                                                                                                                                                                                                                                                                                                                                                                                       |
|               | EA_IOUT_MFS | 7    | r/w  | Bit to decrease the saturation current of the error amplifier (A6) in current mode control loop only during MFS routine: $0_B$ , (default) inactive $1_B$ , active: error amplifier current reduced to 20%                                                                                                                                                                                                                                                                                                                                                                                                                         |
| MFSSETUP2     | MFSDLY      | 7:0  | r/w  | $\begin{array}{c} \textbf{Multifloatswitch configuration register 2 (delay time programming)} \\ 00000000_{\text{B}}, \text{ smallest delay time in respect to } f_{\text{SW}} \\ 11111111_{\text{B}}, \text{ largest delay time in respect to } f_{\text{SW}} \\ 10000000_{\text{B}}, \text{ (default) delay time in respect to } f_{\text{SW}} \\ \end{array}$                                                                                                                                                                                                                                                                   |

Data Sheet 72 Rev. 1.0, 2016-05-20



Serial Peripheral Interface (SPI)

Table 12-3 Register description (cont'd)

| Register name | Field     | Bits | Type | Purpose                                                                                                                                                                                                                                                                                    |
|---------------|-----------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CURRMON       | LEDCURR   | 1:0  | r    | Current Monitor Register Status of the LED Current bits:  00 <sub>B</sub> , (default) LED current between Target and +25%  01 <sub>B</sub> , LED current above +25% of Target  10 <sub>B</sub> , LED current between Target and -25%  11 <sub>B</sub> , LED current below -25% of Target   |
|               | INCURR    | 3:2  | r    | Status of the Input Current bits:  00 <sub>B</sub> , (default) Input current between 75% and 90% of Limit  01 <sub>B</sub> , Input current between 90% and the Limit  10 <sub>B</sub> , Input current between 60% and 75% of Limit  11 <sub>B</sub> , Input current below 60% of Limit     |
|               | EOMON     | 4    | r    | End of LED/Input Current Monitoring bit:  0 <sub>B</sub> , (default) Current monitoring routine not completed, not successfully performed or never run.  1 <sub>B</sub> , Current Monitor routine successfully performed (is reset to 0 <sub>B</sub> when SOMON is set to 1 <sub>B</sub> ) |
|               | SOMON     | 5    | r/w  | Start of LED/Input Current Monitoring bit:  0 <sub>B</sub> , (default) Current monitor routine not started  1 <sub>B</sub> , Start of the current monitor routine                                                                                                                          |
| REGUSETMON    | REGUMODFB | 3:2  | r    | Regulation Setup And Monitor Register Feedback of Regulation Mode bits: 01 <sub>B</sub> , (default) Buck 10 <sub>B</sub> , Boost 11 <sub>B</sub> , Buck-Boost                                                                                                                              |

Data Sheet 73 Rev. 1.0, 2016-05-20



**Application Information** 

### 13 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.



Figure 36 Application Drawing - TLD5541-1QV as current regulator

Table 13 BOM - TLD5541-1QV as current regulator ( $I_{\rm OUT}$  = 1 A,  $f_{\rm SW}$  = 300 kHz)

| Reference Designator               | Value          | Manufacturer | Part Number    | Туре      | Quantity |
|------------------------------------|----------------|--------------|----------------|-----------|----------|
| $\overline{D_1, D_2}$              | Schottky Diode | TBD          | TBD            | Diode     | 2        |
| $\overline{C_{IN1}}$               | 1 μF, 100 V    | EPCOS        | X7R            | Capacitor | 1        |
| $\overline{C_{IN2}}$               | 4.7 μF, 100 V  | EPCOS        | X7R            | Capacitor | 5        |
| $\overline{C_{filter}}$            | 470 nF, 100 V  | EPCOS        | X7R            | Capacitor | 1        |
| $\overline{C_{COMP}}$              | 22 nF, 16 V    | EPCOS        | X7R            | Capacitor | 1        |
| $\overline{C_{SOFT\_START}}$       | 22 nF, 16 V    | EPCOS        | X7R            | Capacitor | 1        |
| $\overline{C_{OUT1}}$              | 4.7 μF, 100 V  | EPCOS        | X7R            | Capacitor | 5        |
| $\overline{C_{OUT2}}$ , $C_{OUT3}$ | 100 nF, 100 V  | EPCOS        | X7R            | Capacitor | 2        |
| $\overline{C_{IVCC}}$              | 10 μF, 16 V    | EPCOS        | X7R            | Capacitor | 1        |
| $\overline{C_{BST1}}$ , $C_{BST2}$ | 100 nF, 16 V   | EPCOS        | X7R            | Capacitor | 2        |
| $\overline{IC_1}$                  |                | Infineon     | TLD5541-1QV    | IC        | 1        |
| $\overline{L_{OUT}}$               | 10 μH          | Coilcraft    | XAL1010-103MEC | Inductor  | 1        |
| $R_{filter}$                       | 50 Ω, 1%       | Panasonic    | TBD            | Resistor  | 1        |
| $R_{FB}$                           | 0.150 Ω, 1%    | Panasonic    | TBD            | Resistor  | 1        |
| $R_{IN}$                           | 0.003 Ω, 1%    | Panasonic    | TBD            | Resistor  | 1        |

Data Sheet 74 Rev. 1.0, 2016-05-20

**Application Information** 

Table 13 BOM - TLD5541-1QV as current regulator ( $I_{\rm OUT}$  = 1 A,  $f_{\rm SW}$  = 300 kHz)

| Reference Designator                                                        | Value             | Manufacturer | Part Number    | Туре       | Quantity |
|-----------------------------------------------------------------------------|-------------------|--------------|----------------|------------|----------|
| $R_1; R_2; R_3; R_{PD}; R_{EN};$                                            | xx kΩ, 1%         | Panasonic    | TBD            | Resistor   | 13       |
| $R_{\text{PWMI}}; R_{\text{Sense1}}; R_{\text{Sense2}};$                    |                   |              |                |            |          |
| $R_{\text{SYNC}}$ ; $R_{\text{SCLK}}$ ; $R_{\text{SI}}$ ; $R_{\text{SO}}$ ; |                   |              |                |            |          |
| $R_{CSN}$                                                                   |                   |              |                |            |          |
| $R_{VFBL}$ , $R_{VFBH}$                                                     | 1.5 kΩ, 56 kΩ, 1% | Panasonic    | TBD            | Resistor   | 2        |
| $\overline{R_{COMP}}$                                                       | 0 Ω, 1%           | Panasonic    | TBD            | Resistor   | 1        |
| $\overline{R_{FREQ}}$                                                       | 37.4 kΩ, 1%       | Panasonic    | TBD            | Resistor   | 1        |
| $\overline{R_{\mathrm{SWCS}}}$                                              | 0.005 Ω, 1%       | Panasonic    | ERJB1CFR05U    | Resistor   | 1        |
| $M_1$ , $M_2$ , $M_3$ , $M_4$                                               | Dual MOSFET:      | Infineon     | IPG20N10S4L-35 | Transistor | 2        |
|                                                                             | 100 V/35 mΩ N-ch  |              |                |            |          |



Figure 37 Application Drawing - TLD5541-1QV as voltage regulator

Table 14 BOM - TLD5541-1QV as voltage regulator

| Reference Designator  | Value          | Manufacturer | Part Number | Туре      | Quantity |
|-----------------------|----------------|--------------|-------------|-----------|----------|
| $\overline{D_1, D_2}$ | Schottky Diode | TBD          | TBD         | Diode     | 2        |
| $C_{IN1}$             | 1 μF, 100 V    | EPCOS        | X7R         | Capacitor | 1        |
| $C_{IN2}$             | 4.7 μF, 100 V  | EPCOS        | X7R         | Capacitor | 5        |
| $C_{filter}$          | 470 nF, 100 V  | EPCOS        | X7R         | Capacitor | 1        |
| $C_{COMP}$            | 22 nF, 16 V    | EPCOS        | X7R         | Capacitor | 1        |
| $C_{SOFT\_START}$     | 22 nF, 16 V    | EPCOS        | X7R         | Capacitor | 1        |
| $\overline{C_{OUT1}}$ | 4.7 μF, 100 V  | EPCOS        | X7R         | Capacitor | 5        |

Data Sheet 75 Rev. 1.0, 2016-05-20



**Application Information** 

Table 14 BOM - TLD5541-1QV as voltage regulator

| Reference Designator                                              | Value                             | Manufacturer | Part Number    | Туре       | Quantity |
|-------------------------------------------------------------------|-----------------------------------|--------------|----------------|------------|----------|
| $\overline{C_{OUT2}}$ , $\overline{C_{OUT3}}$                     | 100 nF, 100 V                     | EPCOS        | X7R            | Capacitor  | 2        |
| $\overline{C_{IVCC}}$                                             | 10 μF, 16 V                       | EPCOS        | X7R            | Capacitor  | 1        |
| $\overline{C_{\mathtt{BST1}}}$ , $C_{\mathtt{BST2}}$              | 100 nF, 16 V                      | EPCOS        | X7R            | Capacitor  | 2        |
| $\overline{IC_1}$                                                 |                                   | Infineon     | TLD5541-1QV    | IC         | 1        |
| $\overline{L_{OUT}}$                                              | 10 μΗ                             | Coilcraft    | XAL1010-103MEC | Inductor   | 1        |
| $R_{filter}$                                                      | 50 Ω, 1%                          | Panasonic    | TBD            | Resistor   | 1        |
| $R_{\text{FB1}}$ , $R_{\text{FB2}}$ , $R_{\text{FB3}}$            | xx Ω, 1%                          | Panasonic    | TBD            | Resistor   | 3        |
| $R_{IN}$                                                          | 0.003 Ω, 1%                       | Panasonic    | TBD            | Resistor   | 1        |
| $R_1; R_2; R_3; R_{PD}; R_{EN};$                                  | xx kΩ, 1%                         | Panasonic    | TBD            | Resistor   | 13       |
| $R_{\text{PWMI}}; R_{\text{Sense1}}; R_{\text{Sense2}};$          |                                   |              |                |            |          |
| $R_{\text{SYNC}}; R_{\text{SCLK}}; R_{\text{SI}}; R_{\text{SO}};$ |                                   |              |                |            |          |
| R <sub>CSN</sub>                                                  |                                   |              |                |            |          |
| $R_{VFBL}, R_{VFBH}$                                              | 1.5 kΩ, 56 kΩ, 1%                 | Panasonic    | TBD            | Resistor   | 2        |
| $R_{COMP}$                                                        | 0 Ω, 1%                           | Panasonic    | TBD            | Resistor   | 1        |
| $R_{FREQ}$                                                        | 37.4 kΩ, 1%                       | Panasonic    | TBD            | Resistor   | 1        |
| $R_{SWCS}$                                                        | 0.005 Ω, 1%                       | Panasonic    | ERJB1CFR05U    | Resistor   | 1        |
| $M_1, M_2, M_3, M_4$                                              | Dual MOSFET :<br>100 V/35 mΩ N-ch | Infineon     | IPG20N10S4L-35 | Transistor | 2        |



**Application Information** 

### 13.1 Further Application Information

#### **Typical Performance Characteristics of Device**



Figure 38 Characterization Diagrams 2

Data Sheet 77 Rev. 1.0, 2016-05-20

**Application Information** 



Figure 39 Characterization Diagrams 3

Data Sheet 78 Rev. 1.0, 2016-05-20

**Application Information** 



Figure 40 Characterization Diagrams 3

· For further information you may contact http://www.infineon.com/

Data Sheet 79 Rev. 1.0, 2016-05-20



**Package Outlines** 

### 14 Package Outlines



Figure 41 PG-VQFN-48-31 (with LTI)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

## 15 Revision History

| Revision | Date       | Changes            |
|----------|------------|--------------------|
| Rev. 1.0 | 2016-05-20 | Released Datasheet |

Data Sheet 81 Rev. 1.0, 2016-05-20

Edition 2016-05-20

Published by Infineon Technologies AG 81726 Munich, Germany © 2016 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.