# **TLE7185E**

3-Phase Bridge Driver IC

**Automotive Power** 





# **Table of Contents**

# **Table of Contents**

|                | Table of Contents                            |
|----------------|----------------------------------------------|
| 1              | Overview 3                                   |
| 2              | Block Diagram                                |
| 3              | Pin Configuration                            |
| 3.1            | Pin Assignment TLE7185E                      |
| 3.2            | Pin Definitions and Functions                |
| 4              | General Product Characteristics              |
| 4.1            | Absolute Maximum Ratings                     |
| 4.2            | Functional Range                             |
| 4.3<br>4.4     | Thermal Resistance                           |
|                | ·                                            |
| 5              | Description and Electrical Characteristics   |
| 5.1            | MOSFET Driver                                |
| 5.1.1<br>5.1.2 | Output Stages                                |
| 5.1.2<br>5.1.3 | Operation at Vs<12V - Integrated Charge Pump |
| 5.1.3<br>5.1.4 | Electrical Characteristics                   |
| 5.1.4          | Protection and Diagnostic Functions          |
| 5.2.1          | Short Circuit Protection                     |
| 5.2.2          | Dead Time and Shoot Through Protection       |
| 5.2.3          | Shoot Through Option                         |
| 5.2.4          | Under Voltage Lock Out on Vs                 |
| 5.2.5          | Under Voltage warning on CB                  |
| 5.2.6          | Over Voltage Warning on Vs and / or VDH      |
| 5.2.7          | Over Temperature Warning                     |
| 5.2.8          | ERR Pins                                     |
| 5.2.9          | Electrical Characteristics                   |
| 6              | Application Description                      |
| 7              | Package Outlines                             |
| 8              | Revision History                             |



### 3-Phase Bridge Driver IC

**TLE7185E** 





### 1 Overview

#### **Features**

- Drives 6 N-Channel Power MOSFETs
- · Separate control input for each MOSFET
- Separate Source pin for each MOSFET
- · Integrated charge pump for operation at low battery voltages
- Adjustable dead time
- · Shoot through protection and Shoot through option
- Analog adjustable Short Circuit Protection levels
- · Low quiescent current mode
- 2 bit diagnosis / ERRx
- · Over temperature warning
- Over voltage warning
- · Under voltage warning
- Under voltage lockout
- 0 ...95% Duty cycle of High Side MOSFETs
- Green Product (RoHS compliant)
- AEC Qualified



PG-DSO-36-38

#### **Description**

The TLE7185E is a driver IC dedicated to control the 6 to 12 external MOSFETs forming the converter for high current 3 phase motor drives in the automotive sector. It incorporates features like short circuit detection, diagnosis and combines it with typical automotive specific requirements.

The TLE7185E is especially designed for low battery voltage and therefore it is specified down to 5.5V supply voltage.

Typical applications are cooling fan, water pump, electro-hydraulic and electric power steering. The TLE7185E is designed for 12V power net.

| Туре     | Package      | Marking  |
|----------|--------------|----------|
| TLE7185E | PG-DSO-36-38 | TLE7185E |

Data Sheet 3 Rev. 2.3, 2009-08-18



# 2 Block Diagram



Figure 1 Block Diagram



# **3** Pin Configuration

# 3.1 Pin Assignment TLE7185E



Figure 2 Pin Configuration

**Pin Configuration** 

# 3.2 Pin Definitions and Functions

| Pin     | Symbol | Function                                                                               |
|---------|--------|----------------------------------------------------------------------------------------|
| 1       | STOE   | Input pin to enable shoot through option in all 3 half bridges (active high)           |
| 2       | ERR2   | Open drain error output 2                                                              |
| 3       | ERR1   | Open drain error output 1                                                              |
| 4       | ENA    | Input pin for reset of ERRx registers + active switch off of external MOSFETs, set     |
|         |        | HIGH to enable operation                                                               |
| 5       | ĪH1    | Input for high side switch 1 (active low)                                              |
| 6       | IL1    | Input for low side switch 1 (active high)                                              |
| 7       | ĪH2    | Input for high side switch 2 (active low)                                              |
| 8       | IL2    | Input for low side switch 2 (active high)                                              |
| 9       | ĪH3    | Input for high side switch 3 (active low)                                              |
| 10      | IL3    | Input for low side switch 3 (active high)                                              |
| 11      | DT     | Input pin for adjustable dead time function, connect to GND via resistor               |
| 12      | ĪNH    | Input pin to activate (high) / deactivate (low) the complete Driver IC                 |
| 13      | CL     | Charge pump capacitor - terminal                                                       |
| 14      | CH     | Charge pump capacitor + terminal                                                       |
| 15      | VS     | Supply Pin                                                                             |
| 16      | GND    |                                                                                        |
| 17      | СВ     | Output of charge pump; connect to buffer capacitor                                     |
| 18      | GND    |                                                                                        |
| 19      | SL3    | Pin for source connection of high side MOSFET 3                                        |
| 20      | GL3    | Output pin for gate of low side MOSFET 3                                               |
| 21      | SH3    | Pin for source connection of high side MOSFET 3                                        |
| 22      | GH3    | Output pin for gate of high side MOSFET 3                                              |
| 23      | ВН3    | Pin for + terminal of the bootstrap capacitor of phase 3                               |
| 24      | SL2    | Pin for source connection of high side MOSFET 2                                        |
| 25      | GL2    | Output pin for gate of low side MOSFET 2                                               |
| 26      | SH2    | Pin for source connection of high side MOSFET 2                                        |
| 27      | GH2    | Output pin for gate of high side MOSFET 2                                              |
| 28      | BH2    | Pin for + terminal of the bootstrap capacitor of phase 2                               |
| 29      | SL1    | Pin for source connection of high side MOSFET 1                                        |
| 30      | GL1    | Output pin for gate of low side MOSFET 1                                               |
| 31      | SH1    | Pin for source connection of high side MOSFET 1                                        |
| 32      | GH1    | Output pin for gate of high side MOSFET 1                                              |
| 33      | BH1    | Pin for + terminal of the bootstrap capacitor of phase 1                               |
| 34      | VDH    | Voltage input common drain high side for short circuit detection                       |
| 35      | GND    |                                                                                        |
| 36      | SCDL   | Input pin for adjustable Short Circuit Detection function, connect to GND via resistor |
| Cooling | GND    | Should be connected to GND                                                             |
| Tab     |        |                                                                                        |

All GND pins and Cooling Tab should be interconnected.



# **General Product Characteristics**

# 4 General Product Characteristics

# 4.1 Absolute Maximum Ratings

# Absolute Maximum Ratings 1)

40 °C  $\leq T_{\rm j} \leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                   | Symbol          | Lim  | Limit Values |    | Conditions                          |  |
|---------|---------------------------------------------|-----------------|------|--------------|----|-------------------------------------|--|
|         |                                             |                 | Min. | Max.         |    |                                     |  |
| Voltage | es                                          |                 |      |              |    |                                     |  |
| 4.1.1   | Supply voltage                              | $V_{S}$         | -0.3 | 45           | V  | _                                   |  |
| 4.1.2   | Supply voltage                              | $V_{SR1}$       | -1.0 | 45           | V  | t < 60s, 5x                         |  |
| 4.1.3   | Supply voltage                              | $V_{SR2}$       | -4.0 | 45           | V  | $R_{VS} \ge 4.7\Omega;;$ 500ms, 5x  |  |
| 4.1.4   | Voltage range at VDH                        | $V_{VDH}$       | -0.3 | 55           | V  | _                                   |  |
| 4.1.5   | Voltage range at VDH                        | $V_{\rm VDHR1}$ | -4.0 | 55           | V  | R <sub>VDH</sub> ≥10Ω;<br>500ms, 5x |  |
| 4.1.6   | Voltage range at IHx, ILx, ENA, INH, STOE   | $V_{DP}$        | -0.3 | 18           | V  | -                                   |  |
| 4.1.7   | Voltage range at ERRx                       | $V_{ERR}$       | -0.3 | 18           | V  | $R_{ERR} \geq 5k\Omega$             |  |
| 4.1.8   | Voltage range at SCDL                       | $V_{SCDL}$      | -0.3 | 18           | V  | $R_{\rm SCDL} \ge 10 {\rm k}\Omega$ |  |
| 4.1.9   | Voltage range at DT                         | $V_{DT}$        | -0.3 | 6            | V  | _                                   |  |
| 4.1.10  | Voltage range at BHx                        | $V_{BH}$        | -0.3 | 55           | V  | _                                   |  |
| 4.1.11  | Voltage range at GHx                        | $V_{GH}$        | -0.3 | 55           | V  | _                                   |  |
| 4.1.12  | Voltage range at GHx                        | $V_{GHP}$       | -7.0 | 55           | V  | t<1µs / f=50kHz                     |  |
| 4.1.13  | Voltage range at SHx                        | $V_{SH}$        | -2.6 | 45           | V  | _                                   |  |
| 4.1.14  | Voltage range at SHx                        | $V_{SHP}$       | -7.0 | 45           | V  | t<1µs / f=50kHz                     |  |
| 4.1.15  | Voltage range at GLx                        | $V_{GL}$        | -1.0 | 18           | V  | _                                   |  |
| 4.1.16  | Voltage range at GLx                        | $V_{GLP}$       | -7.0 | 18           | V  | t<0.5µs /f=50kHz                    |  |
| 4.1.17  | Voltage range at SLx                        | $V_{SL}$        | -1.0 | 5.0          | V  | _                                   |  |
| 4.1.18  | Voltage range at SLx                        | $V_{SLP}$       | -7.0 | 7.0          | V  | t<0.5µs /f=50kHz                    |  |
| 4.1.19  | Voltage difference Gxx-Sxx                  | $V_{GS}$        | -0.3 | 15           | V  | _                                   |  |
| 4.1.20  | Voltage difference BHx-SHx                  | $V_{BS}$        | -0.3 | 15           | V  | _                                   |  |
| 4.1.21  | Minimum bootstrap capacitor C <sub>BS</sub> | $C_{BS}$        | 330  | _            | nF | _                                   |  |
| 4.1.22  | Voltage range at CL                         | $V_{CL}$        | -0.3 | 25           | V  | _                                   |  |
| 4.1.23  | Voltage range at CH, CB                     | $V_{CHB}$       | -0.3 | 25           | V  | _                                   |  |
| 4.1.24  | Voltage difference CH-CL                    | $V_{CHL}$       | -0.3 | 25           | V  | _                                   |  |
| Temper  | ratures                                     |                 |      | <u>'</u>     |    | 1                                   |  |
| 4.1.25  | Junction temperature                        | $T_{j}$         | -40  | 150          | °C | _                                   |  |
| 4.1.26  | Storage temperature                         | $T_{stg}$       | -55  | 150          | °C | _                                   |  |
| Power   | Dissipation                                 |                 |      | •            |    |                                     |  |
| 4.1.27  | Power Dissipation (DC) @ TCASE=135°C        | $P_{tot}$       | _    | 3            | W  | _                                   |  |
| ESD Su  | sceptibility                                |                 |      |              |    |                                     |  |



#### **General Product Characteristics**

#### Absolute Maximum Ratings (cont'd)<sup>1)</sup>

40 °C  $\leq T_i \leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                     | Symbol    |      | it Values | Unit | Conditions |
|--------|-------------------------------|-----------|------|-----------|------|------------|
|        |                               |           | Min. | Max.      |      |            |
| 4.1.28 | ESD Resistivity <sup>2)</sup> | $V_{ESD}$ | -2   | 2         | kV   | _          |
| 4.1.29 | CDM <sup>3)</sup>             | $V_{CDM}$ | -500 | 500       | V    | _          |

<sup>1)</sup> Not subject to production test, specified by design.

- 2) ESD susceptibility HBM according to EIA/JESD 22-A 114B
- 3) ESD susceptibility, Charged Device Model "CDM" EIA/JESD22-C101 or ESDA STM5.3.1

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

# 4.2 Functional Range

| Pos.  | Parameter                              | Symbol               | Li   | Limit Values Un |    | Conditions                                          |
|-------|----------------------------------------|----------------------|------|-----------------|----|-----------------------------------------------------|
|       |                                        |                      | Min. | Max.            |    |                                                     |
| 4.2.1 | Supply voltage <sup>1)</sup>           | $V_{S}$              | 5.5  | 32              | V  | _                                                   |
| 4.2.2 | Quiescent current <sup>2)</sup>        | $I_{Q}$              | _    | 22              | μΑ | $V_{S}$ , $V_{DH}$ <15V;<br>INH=Low; $T_{i}$ <85°C  |
| 4.2.3 | Supply current at Vs (device disabled) | $I_{Vs(0)}$          | -    | 20              | mA | -                                                   |
| 4.2.4 | Supply current at Vs (device enabled)  | $I_{\mathrm{Vs(1)}}$ | _    | 80              | mA | $6xQ_Gxf_{PWM} \le 30mA;$<br>$V_s = 5.516V;$        |
| 4.2.5 | Supply current at Vs (device enabled)  | $I_{Vs(2)}$          | -    | 45              | mA | $6xQ_Gxf_{PWM} \le 30mA;$<br>Vs=1632V;              |
| 4.2.6 | Duty cycle HS                          | $D_{HS}$             | 0    | 95              | %  | f <sub>PWM</sub> =20kHz;                            |
| 4.2.7 | Duty cycle LS                          | $D_{LS}$             | 0    | 100             | %  | continuous<br>operation;<br>C <sub>BSx</sub> ≥330nF |
| 4.2.8 | Charge pump capacitor                  | $C_{CP}$             | 1.0  | 4.7             | μF | _                                                   |
| 4.2.9 | Buffer capacitor                       | $C_{CB}$             | 1.0  | 4.7             | μF | _                                                   |

<sup>1)</sup> For wake up of driver min. 6.5V Vs are required

The limitations in the PWM frequency are given by thermal constraints and limitations in the duty cycle (charging time of bootstrap capacitor).

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

<sup>2)</sup> total current consumption from power net (Vs and VDH)



#### **General Product Characteristics**

#### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

| Pos.  | Parameter                         | Symbol     | Limit Values |      |      | Unit | Conditions |
|-------|-----------------------------------|------------|--------------|------|------|------|------------|
|       |                                   |            | Min.         | Тур. | Max. |      |            |
| 4.3.1 | Junction to Case <sup>1)</sup>    | $R_{thJC}$ | _            | _    | 5    | K/W  | _          |
| 4.3.2 | Junction to Ambient <sup>1)</sup> | $R_{thJA}$ | _            | 29   | _    | K/W  | 2)         |

<sup>1)</sup> Not subject to production test, specified by design.

# 4.4 Default State of Inputs

### Table 1 Default State of Inputs (if left open)

| Characteristic        | State | Remark                           |
|-----------------------|-------|----------------------------------|
| Default state of ILx  | Low   | Low side MOSFETs off             |
| Default state of IHx  | High  | High side MOSFETs off            |
| Default state of ENA  | Low   | Device outputs disabled          |
| Default state of INH  | Low   | Sleep mode, $I_Q$ < 22 $\mu$ A   |
| Default state of STOE | Low   | Shoot through option is disabled |

Note: To activate the <u>driver</u> both <u>INH</u> and ENA must be pulled high. To allow shoot through all ILx pins must be pulled high, all <u>IHx</u> must be pulled low and STOE must be pulled high

Data Sheet 9 Rev. 2.3, 2009-08-18

<sup>2)</sup> **Exposed Heatslug Package use this sentence**: Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.

# 5 Description and Electrical Characteristics

#### 5.1 MOSFET Driver

# 5.1.1 Output Stages

The 3 low side and 3 high side powerful push-pull output stages of the TLE7185E are all floating blocks, each with its own source pin. This allows the direct connection of the output stage to the source of each single MOSFET, allowing a perfect control of each gate-source voltage even when 200A are driven in the bridge with rise and fall times below 1µs.

All 6 output stages have the same output power and thanks to the used bootstrap principle they can be switched all up to 30kHz.

To ensure high gate voltages even at low battery voltages, the driver IC has an integrated charge pump. It allows operation of normal level MOSFETs down to 5.5V supply.

Each output stage has its own short circuit detection block. For more details about short circuit detection see Chapter 5.2.1.1)



Figure 3 Block Diagram of Driver Stages including Short Circuit Detection

# 5.1.2 Operation at Vs<12V - Integrated Charge Pump

The TLE7185E provides a feature tailored to the requirements in 12V automotive applications. Often the operation of an application has to be assured even at 9V supply voltage or lower. Normally bridge driver ICs provide in such

<sup>1)</sup> The high side outputs are not designed to be used for low side MOSFETs; the low side outputs are not designed to be used for high side MOSFETs



conditions clearly less than 9V to the gate of the external MOSFETs, increasing their  $R_{\rm DSon}$  and the associated power dissipation.

The TLE7185E has a charge pump circuitry for external capacitors.

The operation of the charge pump is independent upon the pulse pattern of the MOSFETs.

The output of the charge pump is regulated to about 12V.

The output of the charge pump supplies the output stages for the low side MOSFETs with sufficient voltage to assure 10V at the MOSFETs' gate even if the supply voltage is below 10V.

It supplies as well the bootstrap circuitry for the high side output stages. Off course the bootstrap principle leads to the fact that the bootstrap capacitors needs to be charged regularly. The charging time for the bootstrap capacitor is specified (duty cycle HS) as well as the current consumption from the bootstrap capacitor in permanent "on" condition.

The charge pump is only deactivated when the device is put into sleep mode via  $\overline{\text{INH}}$ .

During Start Up of the device it is not allowed to have any PWM patterns at the ILx and IHx pins until the charge pumps have ramped up to their final values or it is recommended to keep the ENA pin low.

The size of the charge pump capacitor (pump capacitors  $C_{CP}$  as well as buffer capacitor  $C_{CB}$ ) can be varied between 1  $\mu$ F and 4.7  $\mu$ F. Yet, larger capacitor values result in higher charge pump voltages and less voltage ripple on the charge pump buffer capacitor CB. Besides the capacitance values the ESR of the buffer capacitor CB determines the voltage ripple as well. It is recommended to use buffer capacitor CB that has small ESR.

Please. see also **Chapter 5.1.3** for capacitor selection.

# 5.1.3 Sleep Mode

When the INH pin is set to low, the driver will be set to sleep mode. The INH pin switches off the complete supply structure of the device and leads finally to an under voltage shut down of the complete driver. Enabling the device with the INH pin means to switch on the supply structure. The device will run through power on reset during wake up. It is recommended to perform a Reset by ENA after Wake up to remove possible ERR signals; Reset is performed by keeping one or more ENA pins low until the charge pump voltages have ramped up.

Enabling and disabling with the INH pin is not very fast. For fast enable / disable the ENA pin is recommended.

When the TLE7185E is in  $\overline{\text{INH}}$  mode ( $\overline{\text{INH}}$  is low) or when the supply voltage is not available on the Vs pin, then the driver IC is not supplied, the charge pump is inactive and the charge pump buffer capacitor as well as the bootstrap capacitors are discharged.

#### **5.1.4** Electrical Characteristics

#### **Electrical Characteristics MOSFET drivers**

 $V_{\rm S}$  = 5.5 to 32V,  $T_{\rm j}$  = -40 to +150°C all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                       | Symbol       | ol Limit Values Unit |      | Limit Values |    | Limit Values |  | Limit Values Unit Condition | Conditions |
|--------|-------------------------------------------------|--------------|----------------------|------|--------------|----|--------------|--|-----------------------------|------------|
|        |                                                 |              | Min.                 | Typ. | Max.         |    |              |  |                             |            |
| Inputs |                                                 | 1            |                      |      |              |    |              |  |                             |            |
| 5.1.1  | Low level input voltage of ILx; IHx; ENA; STOE  | $V_{I\_LLL}$ | _                    | _    | 1.0          | V  | -            |  |                             |            |
| 5.1.2  | High level input voltage of ILx; IHx; ENA; STOE | $V_{I\_HL}$  | 2.0                  | _    | _            | V  | -            |  |                             |            |
| 5.1.3  | Input hysteresis of IHx; ILx; ENA; STOE         | $dV_{1}$     | 100                  | _    | _            | mV | _            |  |                             |            |
| 5.1.4  | IHx pull up resistors                           | $R_{IH}$     | 20                   | _    | 45           | kΩ | pulled to 5V |  |                             |            |

Data Sheet 11 Rev. 2.3, 2009-08-18



# **Electrical Characteristics MOSFET drivers**

 $V_{\rm S}$  = 5.5 to 32V,  $T_{\rm j}$  = -40 to +150°C all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                                                  | Symbol             | mbol Limit Values                  |                                      | ues                                | Unit | Conditions                                                                                                                                                                       |  |
|--------|----------------------------------------------------------------------------|--------------------|------------------------------------|--------------------------------------|------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        |                                                                            |                    | Min.                               | Тур.                                 | Max.                               |      |                                                                                                                                                                                  |  |
| 5.1.5  | ILx; ENA; STOE pull down resistors                                         | $R_{IL}$           | 20                                 | _                                    | 45                                 | kΩ   | _                                                                                                                                                                                |  |
| 5.1.6  | INH pull down resistor                                                     | $R_{IL\_INH}$      | 30                                 | _                                    | 75                                 | kΩ   | _                                                                                                                                                                                |  |
| 5.1.7  | Low level input voltage of INH                                             | $V_{INHL}$         | _                                  | _                                    | 0.75                               | V    | _                                                                                                                                                                                |  |
| 5.1.8  | High level input voltage of INH                                            | $V_{INHH}$         | 2.5                                | _                                    | _                                  | V    | _                                                                                                                                                                                |  |
| Charge | pump                                                                       | 1                  | - 1                                | 1                                    | "                                  |      |                                                                                                                                                                                  |  |
| 5.1.9  | Charge pump output voltage                                                 | $V_{CB}$           | 11                                 | _                                    | 13.5                               | V    | $V_s$ =732V;<br>6x $Q_G$ x $f_{PWM}$ ≤30mA                                                                                                                                       |  |
| 5.1.10 | Charge pump frequency                                                      | $f_{\sf CP}$       | 38                                 | 55                                   | 72                                 | kHz  | _                                                                                                                                                                                |  |
| MOSFE  | T driver output                                                            |                    | •                                  |                                      |                                    |      |                                                                                                                                                                                  |  |
| 5.1.11 | Output source resistance                                                   | $R_{Sou}$          | _                                  | _                                    | 13.5                               | Ω    | _                                                                                                                                                                                |  |
| 5.1.12 | Output sink resistance                                                     | $R_{Sink}$         | _                                  | _                                    | 9.0                                | Ω    | _                                                                                                                                                                                |  |
| 5.1.13 | High level output voltage                                                  | $V_{Gxx}$          | -                                  | _                                    | 13.5                               | V    | $V_{\rm S}$ <32V,<br>6x $Q_{\rm G}$ x $f_{\rm PWM}$ ≤30mA                                                                                                                        |  |
| 5.1.14 | High level output voltage                                                  | $V_{Gxx}$          | 9                                  | 10                                   | -                                  | V    | $V_s$ =7V,<br>6xQ <sub>G</sub> x $f_{PWM}$ ≤30mA,<br>D.C.=94%;<br>$f_{PWM}$ =20kHz                                                                                               |  |
| 5.1.15 | High level output voltage                                                  | $V_{GUV}$          | _                                  | _                                    | 1.2                                | V    | INH=low or UVLO <sup>1)</sup>                                                                                                                                                    |  |
| 5.1.16 | Pull down resistor at BHx to GND                                           | $R_{INH}$          | 30                                 | _                                    | 80                                 | kΩ   | INH=low or UVLO                                                                                                                                                                  |  |
| 5.1.17 | Pull down resistor at CB to GND                                            | $R_{CBUV}$         | 10                                 | _                                    | 30                                 | kΩ   | INH=low or UVLO                                                                                                                                                                  |  |
| 5.1.18 | Bias current into BHx                                                      | $I_{BH}$           | _                                  | _                                    | 120                                | μΑ   | $V_{\rm BSx}$ >5V; no switching                                                                                                                                                  |  |
| 5.1.19 | Bias current out of SHx                                                    | $I_{SH}$           | -                                  | 40                                   | -                                  | μA   | $\overline{\text{INH}} = \text{ENA=high};$ $\overline{\text{IHx}} = \text{high};$ $V_{\text{BSx}} = 5 \text{V} 13.0 \text{V}$                                                    |  |
| 5.1.20 | Bias current out of SLx                                                    | $I_{SL}$           | -                                  | -                                    | 1                                  | mA   | $ \begin{array}{l} \text{OV} {\leq} V_{\text{SH}} {\leq} V_{\text{S}} {+} \text{1V}; \\ \text{no switching}; \\ V_{\text{BSx}} {\geq} \text{5V} \end{array} $                    |  |
| 5.1.21 | Programmable internal dead time                                            | $t_{DT}$           | 0.08<br>0.25<br>0.62<br>1.0<br>2.0 | 0.14<br>0.41<br>1.05<br>1.85<br>3.82 | 0.20<br>0.57<br>1.45<br>2.7<br>5.6 | μs   | $R_{\rm DT} = 0 \ \Omega$<br>$R_{\rm DT} = 10 \ {\rm k}\Omega$<br>$R_{\rm DT} = 47 \ {\rm k}\Omega$<br>$R_{\rm DT} = 100 \ {\rm k}\Omega$<br>$R_{\rm DT} = 1000 \ {\rm k}\Omega$ |  |
| 5.1.22 | Max. internal dead time                                                    | $t_{DT\_MAX}$      | 2.3                                | _                                    | 6.4                                | μs   | DT pin open                                                                                                                                                                      |  |
| 5.1.23 | Input propagation time (low on)                                            | $t_{P(ILN)}$       | 0                                  |                                      | 200                                | ns   | $C_{Load}$ =11nF;                                                                                                                                                                |  |
| 5.1.24 | Input propagation time (low off)                                           | $t_{P(ILF)}$       | 0                                  | _                                    | 200                                | ns   | $R_{Load}$ =1 $\Omega$                                                                                                                                                           |  |
| 5.1.25 | Input propagation time (high on)                                           | $t_{P(IHN)}$       | 0                                  | _                                    | 200                                | ns   |                                                                                                                                                                                  |  |
| 5.1.26 | Input propagation time (high off)                                          | $t_{P(IHF)}$       | 0                                  | _                                    | 200                                | ns   |                                                                                                                                                                                  |  |
| 5.1.27 | Absolute input propagation time difference between above propagation times | t <sub>P(an)</sub> | _                                  | -                                    | 100                                | ns   |                                                                                                                                                                                  |  |

Data Sheet 12 Rev. 2.3, 2009-08-18



# **Electrical Characteristics MOSFET drivers**

 $V_{\rm S}$  = 5.5 to 32V,  $T_{\rm j}$  = -40 to +150°C all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                         | Symbol                | I    | Limit Val | ues  | Unit | Conditions                                                                                 |
|--------|---------------------------------------------------|-----------------------|------|-----------|------|------|--------------------------------------------------------------------------------------------|
|        |                                                   |                       | Min. | Тур.      | Max. |      |                                                                                            |
| Wake ι | ıp / Inhibit                                      | +                     | +    | -         | -    |      | +                                                                                          |
| 5.1.28 | INH propagation time to disable the output stages | $t_{INH\_Pdis}$       | _    | -         | 10   | μs   | _                                                                                          |
| 5.1.29 | Wake up time; INH low to high                     | t <sub>INH_Pen1</sub> | _    | -         | 20   | ms   | $V_{\rm s}$ =6.58V<br>Driver fully<br>functional;<br>ENA=low;<br>$C_{\rm CB}$ =4.7 $\mu$ F |
| 5.1.30 | Wake up time; INH low to high                     | t <sub>INH_Pen2</sub> | _    | -         | 10   | ms   | $V_{\rm s}$ =832V<br>Driver fully<br>functional;<br>ENA=low;<br>$C_{\rm CB}$ =4.7 $\mu$ F  |

<sup>1)</sup> Not subjected to production test; specified by design

Data Sheet 13 Rev. 2.3, 2009-08-18



# 5.2 Protection and Diagnostic Functions

#### 5.2.1 Short Circuit Protection

The TLE7185E provides a short circuit protection for the external MOSFETs. It is a monitoring of the drain-source voltage of the external MOSFETs. As soon as this voltage is higher than the short circuit detection level, a timer will start to run.

The short circuit detection level is programmable from outside by applying a voltage divider at the SCDL pin. The applied voltage at this pin will be used as short circuit detection level up to the specified maximum level. Above this level the short circuit detection is deactivated.

After a delay  $t_{SCP}$  all external MOSFETs will be switched off until the driver is reset by the ENA pin. The error flag is set.

The drain-source voltage monitoring of the short circuit detection for a certain external MOSFET is active as soon as the corresponding input is set to "on" and the dead time is expired.

For safety reasons a pull up resistor at the SCDL pin assures that in case of an open pin the SCDL voltage is pulled to high levels. In this case, the SCD is deactivated an error signal is set. This function is self clearing when the voltage at SCDL returns to the specified level.

The short circuit detection filter is realized with a capacitor, which is discharged with a current source with X  $\mu$ A. In case the output stage is switched on and the VDS of the MOSFET is still above SCDL, the capacitor is charged with a current source with Y  $\mu$ A. If this capacitor is charged to a specific voltage level, the short circuit is detected, the  $\overline{\text{ERR}}$  signals are set and the MOSFETs switched off. The SCD charge and discharge ratio is defined as (Y-X)/X.

This ratio defines down to which duty cycle the short circuit can be detected.

It has to be considered that the high side and the low side output of one phase are working with the same capacitor, defining the maximum switching time, which is allowed without short circuit detection. This maximum allowed switching time in normal operation is defined by  $d_{\text{noSCD}}/2^*f_{\text{PWM}}$ .

This behavior is specified as "maximum duty cycle for no short circuit detection" and "minimum duty cycle for periodic short circuit detection"

### 5.2.2 Dead Time and Shoot Through Protection

In bridge applications it has to be assured that the external high side and low side MOSFETs are not "on" at the same time, connecting directly the battery voltage to GND. The dead time generated in the TLE7185E is fixed to a minimum value if the DT pin is connected to GND. This function assures a minimum dead time if the input signals coming from the  $\mu$ C are faulty.

The dead time can be increased beyond the internal fixed dead time by connecting the DT pin via a dead time resistor  $R_{\rm DT}$  to GND - the larger the dead time resistor the larger the dead time (for details pls. see the "Dynamic Characteristic" table in the MOSFET driver section).

The exact dead time of the bridge is usually controlled by the PWM generation unit of the µC.

In addition to this dead time, the TLE7185E provides a locking mechanism, avoiding that both external MOSFETs of one half bridge can be switched on at the same time. This functionality is called shoot through protection.

If the command to switch on both high and low side switches in the same half bridge is given at the input pins, the command will be ignored.

Data Sheet 14 Rev. 2.3, 2009-08-18



# 5.2.3 Shoot Through Option

The TLE7185E offers the possibility to switch off the Shoot Through Protection by setting the STOE pin to high and in the same time all IHX to low and all ILX to high. Only if all 7 conditions are fulfilled in the same time, the Shoot Through Protection and the Short Circuit Detection is deactivated and allows to switch on all 6 external MOSFETs.

If STOE is set to high, an error signal is set.

### 5.2.4 Under Voltage Lock Out on Vs

The TLE7185E has an integrated under voltage lock out, to assure that the behavior of the device is predictable in all supply voltage ranges.

If the supply voltage at VS reaches the under voltage lock out level for a minimum specified filter time, the gate-source voltage of all external MOSFETs will be actively pulled to low. In this situation the short circuit detection of this output stage is deactivated to avoid a latching shut down of the driver. Furthermore, the charge pump will be deactivated.

As soon as the supply voltage recovers, the output stage condition will be aligned to the input patterns automatically. This allows to continue operation of the motor in case of under voltage shut down without a reset by the  $\mu$ C.

#### 5.2.5 Under Voltage warning on CB

In addition to the under voltage lockout, the TLE7185E provides an integrated under voltage warning.

The purpose of this warning is to inform the user about possible low gate voltages.

If the voltage of a charge pump buffer capacitor CB reaches the under voltage warning level for a minimum specified filter time, an Errors signal is set.

As soon as the charge pump buffer voltage recovers, the Error signal will be removed automatically.

#### 5.2.6 Over Voltage Warning on Vs and / or VDH

The TLE7185E has an integrated over voltage warning to avoid destruction of the IC at high supply voltages. The voltage is observed at the VS and the VDH pin. When one of them or all of them exceed the over voltage warning level for more than the specified filter time an Error signal is set. It is in the responsibility of the user to react to this signal to avoid damage of the driver by exceeding the max ratings. The Errors signal is self clearing.

The basic driver functions will work even above this over voltage warning level as long as no maximum rating is violated. At such high voltages, the specified values will not be guaranteed.

#### 5.2.7 Over Temperature Warning

If the junction temperature is exceeding the over temperature level an error signal is given as warning. The driver IC will continue to operate in order not to disturb the application.

The warning is removed automatically when the junction temperature is cooling down.

It is in the responsibility of the user to protect the device against over temperature destruction.

#### 5.2.8 ERR Pins

The TLE7185E has two status pins to provide diagnostic feedback to the  $\mu$ C. The outputs of these pins are open drain outputs with integrated pull up resistors to the internal 5V supply (see **Figure 4** ). The outputs are either high or low.

Data Sheet 15 Rev. 2.3, 2009-08-18





Figure 4 Structure of ERR output

Table 2 Overview of error conditions

| ERR1 | ERR2 | <b>Driver conditions</b>                | Driver action                                 | Restart             |
|------|------|-----------------------------------------|-----------------------------------------------|---------------------|
| High | High | no errors                               | Fully functional                              | _                   |
| High | Low  | Over temperature                        | Warning only                                  | Self clearing       |
| Low  | High | Over voltage VS/VDH or under voltage CB | Warning only                                  | Self clearing       |
| Low  | High | Under voltage lockout based on Vs       | Deactivation of driver output and charge pump | Self clearing       |
| Low  | Low  | STOE pin High                           | Warning only                                  | Self clearing       |
| Low  | Low  | SCDL open pin                           | Warning only; SCD deactivated;                | Self clearing       |
| Low  | Low  | Short circuit detection                 | All MOSFETs actively switched off             | Reset at ENA needed |

#### **Reset of ERROR Registers and Disable**

The TLE7185E can be reseted by the enable pin ENA. If the ENA pin is pulled to low for a specified minimum time, the error registers are cleared. During reset (ENA = low) the driver outputs are disabled and the external MOSFETs are switched off actively. Furthermore, the Short Circuit Detection SCD is deactivated as long as ENA = low.

During disable (ENA = low) any error is shown. However, the Short circuit detection error is reset (error is cleared) and can not reoccur as the output stages which drive the external MOSFETs are disabled.

In case of under voltage lockout, the  $\overline{\mathsf{ERR}}$  pins deviate from the table above as the charge pump is not active and the TLE7185E is not biased properly.

Data Sheet 16 Rev. 2.3, 2009-08-18



# 5.2.9 Electrical Characteristics

#### **Electrical Characteristics - Protection and diagnostic functions**

 $V_{\rm S}$  = 5.5 to 32V,  $T_{\rm j}$  = -40 to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                                  | Symbol           | Limit Values |                      |              | Unit        | Conditions                                                                                 |  |  |
|---------|------------------------------------------------------------|------------------|--------------|----------------------|--------------|-------------|--------------------------------------------------------------------------------------------|--|--|
|         |                                                            |                  | Min.         | ı. Тур. <b>М</b> ах. |              |             |                                                                                            |  |  |
| ERR pi  | ins                                                        |                  | 1            |                      |              |             | "                                                                                          |  |  |
| 5.2.1   | ERRx output (open drain)                                   | $V_{ERR}$        | _            | -                    | 0.6          | V           | I=100μA                                                                                    |  |  |
| 5.2.2   | Fall time ERRx (80 - 20 %)                                 | $t_{f(ERR)}$     | _            | -                    | 1            | μs          | $C_{\mathrm{LOAD}}$ =100pF;<br>$V_{\mathrm{S}}$ =7V;<br>$R_{\mathrm{Load}}$ =100k $\Omega$ |  |  |
| 5.2.3   | Internal pull up resistor ERRx                             | $R_{f(ERR)}$     | 15           | 22                   | 35           | kΩ          | pulled to 5V                                                                               |  |  |
| Over to | emperature                                                 |                  |              |                      |              |             |                                                                                            |  |  |
| 5.2.4   | Over temperature warning                                   | $T_{j(OW)}$      | 160          | 170                  | 180          | °C          | _                                                                                          |  |  |
| 5.2.5   | Hysteresis for over temperature warning                    | $dT_{\rm j(OW)}$ | 10           | _                    | 20           | °C          | -                                                                                          |  |  |
| Short o | circuit protection                                         | *                | •            |                      | <del>!</del> | <del></del> |                                                                                            |  |  |
| 5.2.6   | Short circuit protection detection level                   | $V_{SCP}$        | 0.3          | _                    | 2            | V           | programmed by SCDL pin                                                                     |  |  |
| 5.2.7   | Short circuit protection detection Accuracy                | $A_{SCP}$        | -30          | _                    | +30          | %           | 0.3V≤V <sub>SCDL</sub> <1.2V                                                               |  |  |
| 5.2.8   | Short circuit protection detection Accuracy                | $A_{SCP}$        | -10          | _                    | +10          | %           | 1.2V≤V <sub>SCDL</sub> ≤2.0V                                                               |  |  |
| 5.2.9   | Filter time of short circuit protection                    | $t_{SCP(off)}$   | 5            | _                    | 12           | μs          | _                                                                                          |  |  |
| 5.2.10  | Maximum duty cycle for no periodic short circuit detection | $d_{noSCD}$      | _            | _                    | 12           | %           | static short circuit applied; only one                                                     |  |  |
| 5.2.11  | Minimum duty cycle for periodic short circuit detection    | $d_{pSCD}$       | 28           | _                    | _            | %           | input switched ( $\overline{IHx}$ or $ILx$ ), $f_{PWM}$ =40kHz                             |  |  |
| 5.2.12  | Internal pull up resistor SCDL                             | $R_{SCDL}$       | 80           | 140                  | 200          | kΩ          | pulled to 5V                                                                               |  |  |
| 5.2.13  | SCDL open pin detection level                              | $V_{SCPOP}$      | 2.0          | _                    | 2.5          | V           | _                                                                                          |  |  |
| 5.2.14  | Filter time of SCDL open pin                               | $t_{\sf SCPOP}$  | 1            | _                    | 3            | μs          | _                                                                                          |  |  |
| 5.2.15  | SCDL open pin detection level hysteresis                   | $V_{SCOPH}$      |              | 0.3                  |              | V           | _                                                                                          |  |  |
| Over- a | and under voltage                                          |                  |              |                      |              |             |                                                                                            |  |  |
| 5.2.16  | Over voltage warning at Vs and/or VDH                      | $V_{OV}$         | 32           | _                    | 35           | V           | $V_{\rm s}$ and/or $V_{\rm VDH}$ increasing                                                |  |  |
| 5.2.17  | Over voltage warning filter time                           | $t_{\sf OV}$     | 10           | _                    | 25           | μs          | _                                                                                          |  |  |
| 5.2.18  | Over voltage warning hysteresis                            | $V_{H\_OV}$      | 2            | _                    | 4            | V           | _                                                                                          |  |  |
| 5.2.19  | Under voltage lockout at Vs                                | $V_{\sf UVLO}$   | _            | _                    | 5.5          | V           | $V_{\rm s}$ decreasing                                                                     |  |  |
| 5.2.20  | Under voltage lockout filter time                          | $t_{\sf UVLO}$   | 1            | _                    | 4            | μs          | _                                                                                          |  |  |
| 5.2.21  | Under voltage lockout hysteresis                           | $V_{UVLOH}$      | _            | 0.25                 | _            | V           | _                                                                                          |  |  |
| 5.2.22  | Under voltage warning at CB                                | $V_{UV}$         | 9.5          | _                    | 10.5         | V           | $V_{\mathrm{CB}}$ decreasing                                                               |  |  |
| 5.2.23  | Under voltage warning filter time                          | $t_{\sf UV}$     | 10           | _                    | 20           | μs          |                                                                                            |  |  |
| 5.2.24  | Under voltage warning hysteresis                           | $V_{UVH}$        | _            | 0.25                 | _            | V           | _                                                                                          |  |  |

Data Sheet 17 Rev. 2.3, 2009-08-18



# **Electrical Characteristics - Protection and diagnostic functions (cont'd)**

 $V_{\rm S}$  = 5.5 to 32V,  $T_{\rm j}$  = -40 to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                       | Symbol                | Limit Values |      |          | Unit | Conditions  |  |
|---------|-------------------------------------------------|-----------------------|--------------|------|----------|------|-------------|--|
|         |                                                 |                       | Min.         | Тур. | Max.     |      |             |  |
| Reset a | and Enable                                      |                       | +            | -    | <u> </u> | -    | +           |  |
| 5.2.25  | Reset time to clear ERR registers               | $t_{Res1}$            | 3.0          | _    | _        | μs   | _           |  |
| 5.2.26  | Low time of ENA signal without reset            | t <sub>Res0</sub>     | _            | _    | 0.5      | μs   | _           |  |
| 5.2.27  | ENA propagation time                            | t <sub>PENA_H-L</sub> | _            | _    | 1.5      | μs   | high to low |  |
| 5.2.28  | Return time to normal operation at auto-restart | t <sub>AR</sub>       | _            | _    | 1.0      | μs   | _           |  |

Data Sheet 18 Rev. 2.3, 2009-08-18



# 6 Application Description

In the automotive sector there are more and more applications requiring high performance motor drives, such as electro-hydraulic or electric power steering. In these applications 3 phase motors, synchronous and asynchronous, are used, combining high output performance, low space requirements and high reliability.



Figure 5 Application Circuit

Note: This is a very simplified example of an application circuit. The function must be verified in the real application.

**Package Outlines** 



# 7 Package Outlines



Figure 6 PG-DSO-36-38

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

# 8 Revision History

| Version  | Date       | Changes                                                                    |
|----------|------------|----------------------------------------------------------------------------|
| Rev. 2.3 | 2009-08-18 | Parameter Chapter 5.1.8 High level input voltage INH minimum value to 2.5V |
| Rev. 2.2 | 2009-01-13 | chapter 7: package outline updated (Stand-off reduced)                     |
| Rev. 2.1 | 2008-10-08 | parameter 5.1.20 R <sub>SHSL</sub> deleted                                 |

Edition 2009-08-18

Published by Infineon Technologies AG 81726 Munich, Germany © 2009 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.