

# **TM57PE15A**

DATA SHEET

**Rev V1.2** 

tenx reserves the right to change or discontinue the manual and online documentation to this product herein to improve reliability, function or design without further notice. tenx does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. tenx products are not designed, intended, or authorized for use in life support appliances, devices, or systems. If Buyer purchases or uses tenx products for any such unintended or unauthorized application, Buyer shall indemnify and hold tenx and its officers, employees, subsidiaries, affiliates and distributors harmless against all claims, cost, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use even if such claim alleges that tenx was negligent regarding the design or manufacture of the part.



## AMENDMENT HISTORY

| Version | Date       | Description                             |
|---------|------------|-----------------------------------------|
| V1.0    | Sept, 2013 | New release                             |
| V1.1    | Oct, 2017  | ADD package DIP/SOP 8                   |
| V1.2    | May, 2018  | ADD package MSOP-10, SOT23-6, dice-form |

DS-TM57PE15A\_E 2 Rev 1.2, 2018/05/10



## **CONTENTS**

| AMENDMENT HISTORY                                    | 2  |
|------------------------------------------------------|----|
| CONTENTS                                             | 3  |
| FEATURES                                             | 5  |
| BLOCK DIAGRAM                                        | 8  |
| PIN ASSIGNMENT                                       | 9  |
| PIN DESCRIPTION                                      |    |
| PIN SUMMARY                                          |    |
| FUNCTIONAL DESCRIPTION                               |    |
| 1. CPU Core                                          |    |
| 1.1 Clock Scheme and Instruction Cycle               |    |
| 1.1 Clock Scheme and histuction Cycle                |    |
| 1.3 Programming Counter (PC) and Stack               |    |
| 1.4 ALU and Working (W) Register                     |    |
| 1.5 STATUS Register (F-Plane 03H)                    |    |
| 1.6 Interrupt                                        | 19 |
| 2. Chip Operation Mode                               | 23 |
| 2.1 Reset                                            | 23 |
| 2.2 System Configuration Register (SYSCFG)           | 24 |
| 2.3 PROM Re-use ROM                                  | 25 |
| 2.4 Power-Down Mode                                  |    |
| 2.5 Dual System Clock                                |    |
| 2.6 Dual System Clock Modes Transition               |    |
| 2.7 Internal Power Management                        |    |
| 3. Peripheral Functional Block                       | 35 |
| 3.1 Watchdog (WDT) / Wakeup (WKT) Timer              | 35 |
| 3.2 Timer0: 8-bit Timer/Counter with Pre-scale (PSC) |    |
| 3.3 T2: 15-bit Timer                                 |    |
| 3.4 PWM0: 8-bit PWM                                  | -  |
| 3.5 System Clock Oscillator                          |    |
| 3.6 FIRC and SIRC Clock Frequency Selection          |    |
| 4. I/O Port                                          | 52 |
| 4.1 PA0-1                                            |    |
| 4.2 PA3-6, PB0-3                                     |    |
| 4.3 PA7                                              | 56 |
| MEMORY MAP                                           | 59 |
| F-Plane                                              | 59 |



| R-Plane                         | 62 |
|---------------------------------|----|
| INSTRUCTION SET                 | 65 |
| ELECTRICAL CHARACTERISTICS      | 78 |
| 1. Absolute Maximum Ratings     | 78 |
| 2. DC Characteristics           | 79 |
| 3. Clock Timing                 | 81 |
| 4. Reset Timing Characteristics | 81 |
| 5. Characteristic Graphs        | 82 |
| PACKAGING INFORMATION           | 86 |
| 8-DIP Package Dimension         | 87 |
| 8-SOP Package Dimension         | 88 |
| 14-DIP Package Dimension        | 89 |
| 14-SOP Package Dimension        | 90 |



#### **FEATURES**

- 1. ROM: 1K x 14 bits OTP or 512 x 14 bits TTP<sup>TM</sup> (Two Time Programmable ROM)
- **2.** RAM: 48 x 8 bits
- 3. STACK: 5 Levels
- **4.** I/O Ports: Two bit-programmable I/O ports (Max. 12 pins)
- 5. Two Independent Timers
  - Timer0
    - 8-bit timer0 with divided by 1 ~ 256 pre-scale option / counter / interrupt / stop function
  - T2
    - 15-bit T2 with 4 interrupt interval time options
    - IDLE mode wake-up timer or used as one simple 15-bit time base
    - Clock source: Slow-clock (SXT / XRC / SIRC) or Fsys/128
- **6.** One 8-bit PWM with pre-scale / period-adjustment / buffer-reload / interrupt / clear and hold function
- 7. Min. Operating Voltage (power on) and Speed: VDD can be lowest to 1.5V when the Fsys is 4 MHz
- 8. PA1 ~ PA6, PB1 ~ PB3 individual pin low level wake up
- **9.** System Oscillation Sources (Fsys)
  - Fast-clock
    - FXT (Fast Crystal): 1 MHz ~ 24 MHz
    - FIRC (Fast Internal RC): 1 MHz / 2 MHz / 4 MHz / 8 MHz / 16 MHz
  - Slow-clock
    - SXT (Slow Crystal): 32768 Hz
    - XRC (External R, External C): 10 KHz ~ 3 MHz
    - SIRC (Slow Internal RC)

```
V_{DD} = 5V, SIRC = 170 KHz / 42.5 KHz / 10.6 KHz / 2.6 KHz
```

$$V_{DD} = 3V$$
, SIRC = 128 KHz / 32 KHz / 8 KHz / 2 KHz

- 10. Power Saving Operation Modes
  - FAST Mode: Slow-clock can be disabled or enabled, Fast-clock keeps CPU running
  - SLOW Mode: Fast-clock stops, Slow-clock keeps CPU running
  - IDLE Mode: Fast-clock and CPU stop. Slow-clock, T2 or Wake-up Timer keep running
  - STOP Mode: All Clocks stop, T2 and Wake-up Timer stop

DS-TM57PE15A\_E 5 Rev 1.2, 2018/05/10



- 11. Dual System Clock
  - FIRC + SIRC
  - FIRC + SXT
  - FIRC + XRC
  - FXT + SIRC
- 12. Reset Sources
  - Power On Reset
  - Watchdog Reset
  - Low Voltage Reset
  - External pin Reset
- 13. 3-Level Low Voltage Reset: 1.7V / 2.3V / 3.1V (can be disabled)
- 14. 2-Level Low Voltage Detect: 2.5V / 3.3V (can be disabled)
- 15. Enhanced Power Noise Rejection
- 16. Built-in Power Management circuitry
- 17. Operation Voltage: Low Voltage Reset Level to 5.5V
  - Fsys = 4 MHz,  $1.5 \text{V} \sim 5.5 \text{V}$
  - Fsys = 8 MHz,  $1.8 \text{V} \sim 5.5 \text{V}$
  - Fsys = 16 MHz,  $2.4 \text{V} \sim 5.5 \text{V}$
- **18.** Operating Temperature Range:  $-40^{\circ}$ C to  $+85^{\circ}$ C
- **19.** Interrupts
  - Three External Interrupt Pins
    - Two pins are falling edge triggered
    - One pin is rising or falling edge triggered
  - Timer0 / T2 / Wake-up Timer Interrupts
  - PWM0 Interrupt
- 20. Watchdog (WDT) / Wake-up (WKT) Timer
  - Clocked by built-in RC oscillator with 4 adjustable Reset / Interrupt time options

$$V_{DD} = 5V$$
,  $WDT/WKT = 96 \text{ ms} / 48 \text{ ms} / 24 \text{ ms} / 12 \text{ ms}$ 

$$V_{DD} = 3V$$
, WDT/WKT = 128 ms / 64 ms / 32 ms / 16 ms

• Watchdog timer can be disabled/enabled in Power-down mode

DS-TM57PE15A\_E 6 Rev 1.2, 2018/05/10



#### 21. I/O Port Modes

- Pseudo-Open-Drain Output (PA2 ~ PA0)
- Open-Drain Output
- CMOS Push-Pull Output
- Schmitt Trigger Input with pull-up resistor option
- 22. Table Read Instruction: 14-bit ROM data lookup table
- 23. Instruction set: 38 Instructions
- **24.** Package Types:
  - 8-pin DIP (300 mil)
  - 8-pin SOP (150 mil)
  - 14-pin DIP (300 mil)
  - 14-pin SOP (150 mil)
  - Dies-form
  - SOT23-6
  - 10-pin MSOP (118 mil)

#### 25. Supported EV Board on ICE

EV Board: EV2786B



### **BLOCK DIAGRAM**





## PIN ASSIGNMENT

| INT1/PB0 1            |               | 14 <b>PB1</b>         |
|-----------------------|---------------|-----------------------|
| <b>PA6</b> 2          | TIMETIDE 15 A | 13 <b>PB2</b>         |
| <b>PA5</b> 3          | TM57PE15A     | 12 PB3                |
| VDD 4                 |               | 11 VSS                |
| Xin/Xrc/PA4 5         | DIP-14        | 10 PA0/INT0           |
| Xout/TCOUT/PA3 6      | SOP-14        | 9 PA2/TM0CKI          |
| VPP/nRESET/INT2/PA7 7 |               | 8 PA1/PWM0            |
|                       |               | 1                     |
| VDD 1                 |               | Nec Vec               |
| VDD 1                 | TM57PE15A     | 8 VSS                 |
| Xin/Xrc/PA4 2         | DIP-8         | 7 PAO/INTO            |
| Xout/TCOUT/PA3 3      |               | 6 PA2/TM0CKI          |
| VPP/nRESET/INT2/PA7 4 | SOP-8         | 5 PA1/PWM0            |
|                       |               | -                     |
| INT1/PB0 1            |               | 10 <b>PB1</b>         |
| VDD 2                 | TM57PE15A     | 9 VSS                 |
| Xin/Xrc/PA4 3         |               | 8 PAO/INTO            |
| Xout/TCOUT/PA3 4      | MSOP-10       | 7 PA2/TM0CKI          |
| VPP/nRESET/INT2/PA7 5 | 1,1501 10     | 6 PA1/PWM0            |
|                       |               |                       |
|                       |               | <b>1</b>              |
| VDD 1                 | TM57PE15A     | PA4/Xrc/Xin           |
| VSS 2                 | SOT23-6       | 5 PA7/INT2/nRESET/VPP |
| <b>INTO/PA0</b> 3     | 30123-0       | 4 PA1/PWM0            |
|                       |               | J                     |

## PIN DESCRIPTION

| Name      | In/Out | Pin Description                                                                                                                                         |
|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA0-PA2   | I/O    | Bit-programmable I/O port for Schmitt-trigger input, CMOS push-pull output or "pseudo-open-drain" output. Pull-up resistors are assignable by software. |
| PA3–PA6   | I/O    | Bit-programmable I/O port for Schmitt-trigger input, CMOS push-pull output or open-drain output. Pull-up resistors are assignable by software.          |
| PA7       | I/O    | Bit-programmable I/O port for Schmitt-trigger input or open-drain output. Pull-up resistor is assignable by software.                                   |
| PB0–PB3   | I/O    | Bit-programmable I/O port for Schmitt-trigger input, CMOS push-pull output or open-drain output. Pull-up resistors are assignable by software.          |
| nRESET    | I      | External active low reset                                                                                                                               |
| Xin, Xout | _      | Crystal/Resonator oscillator connection for system clock                                                                                                |
| Xrc       | _      | External RC oscillator connection for system clock                                                                                                      |
| TCOUT     | О      | Instruction cycle clock output. The instruction clock frequency is system clock frequency divided by two (Fsys/2)                                       |
| VDD, VSS  | P      | Power Voltage input pin and ground                                                                                                                      |
| VPP       | I      | PROM programming high voltage input                                                                                                                     |
| INT0-INT2 | I      | External interrupt input                                                                                                                                |
| PWM0      | О      | PWM0 output                                                                                                                                             |
| TM0CKI    | I      | Timer0's input in counter mode                                                                                                                          |

DS-TM57PE15A\_E 9 Rev 1.2, 2018/05/10



## **PIN SUMMARY**

| N          | Pin<br>Number |         |                         |      |              | (              | GPIO | )     |    | 1                    |     | Alte      | rnate | Function   |
|------------|---------------|---------|-------------------------|------|--------------|----------------|------|-------|----|----------------------|-----|-----------|-------|------------|
|            |               |         |                         |      | Inj          | out            | (    | Outpu | t  | Rese                 |     |           |       |            |
| 14-SOP/DIP | 40SW-01       | SOT23-6 | Pin Name                | Туре | Weak Pull-up | Ext. Interrupt | Q.D  | Q'O'A | ďd | Function After Reset | MMd | Touch Key | ADC   | MISC       |
| 1          | 1             |         | INT1/PB0                | I/O  | 0            | 0              | 0    |       | 0  | PB0                  |     |           |       |            |
| 2          |               |         | PA6                     | I/O  | 0            |                | 0    |       | 0  | PA6                  |     |           |       |            |
| 3          |               |         | PA5                     | I/O  | 0            |                | 0    |       | 0  | PA5                  |     |           |       |            |
| 4          | 2             | 1       | VDD                     | P    |              |                |      |       |    |                      |     |           |       |            |
| 5          | 3             | 6       | Xin/Xrc/PA4             | I/O  | 0            |                | 0    |       | 0  | SYS                  |     |           |       | Xin/Xrc    |
| 6          | 4             |         | Xout/TCOUT/PA3          | I/O  | 0            |                | 0    |       | 0  | SYS                  |     |           |       | Xout/TCOUT |
| 7          | 5             | 5       | VPP/nRESET/<br>INT2/PA7 | I/O  | 0            | 0              | 0    |       |    | SYS                  |     |           |       | nRESET     |
| 8          | 6             | 4       | PA1/PWM0                | I/O  | 0            |                |      | 0     | 0  | PA1                  | 0   |           |       |            |
| 9          | 7             |         | PA2/TM0CKI              | I/O  | 0            |                |      | 0     | 0  | PA2                  |     |           |       | TM0CKI     |
| 10         | 8             | 3       | PA0/INT0                | I/O  | 0            | 0              |      | 0     | 0  | PA0                  |     |           |       |            |
| 11         | 9             | 2       | VSS                     | P    |              |                |      |       |    |                      |     |           |       |            |
| 12         |               |         | PB3                     | I/O  | 0            |                | 0    |       | 0  | PB3                  |     |           |       | _          |
| 13         |               |         | PB2                     | I/O  | 0            |                | 0    |       | 0  | PB2                  |     |           |       |            |
| 14         | 10            |         | PB1                     | I/O  | 0            |                | 0    |       | 0  | PB1                  |     |           |       |            |

Symbol: P.P. = Push-Pull Output

P.O.D. = Pseudo Open Drain

O.D. = Open Drain SYS = by SYSCFG bit

DS-TM57PE15A\_E 10 Rev 1.2, 2018/05/10



#### **FUNCTIONAL DESCRIPTION**

#### 1. CPU Core

#### 1.1 Clock Scheme and Instruction Cycle

The system clock is internally divided by two to generate Q1 state and Q2 state for each instruction cycle. The Programming Counter (PC) is updated at Q1 and the instruction is fetched from program ROM and latched into the instruction register in Q2. It is then decoded and executed during the following Q1-Q2 cycle. Branch instructions take two cycles since the fetch instruction is 'flushed' from the pipeline, while the new instruction is being fetched and then executed.



DS-TM57PE15A\_E 11 Rev 1.2, 2018/05/10



#### 1.2 RAM Addressing Mode

There are two Data Memory Planes in CPU, R-Plane and F-Plane. The registers in R-Plane are write-only. The "MOVWR" instruction copies the W-register's content to R-Plane registers by direct addressing mode. The lower locations of F-Plane are reserved for the SFR. Above the SFR is General Purpose Data Memory, implemented as static RAM. F-Plane can be addressed directly or indirectly. Indirect Addressing is made by INDF register. The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR (F04.6~0) register (FSR is a pointer). The first half of F-Plane is bit-addressable, while the second half of F-Plane is not bit-addressable.



|            | F-Plane         |
|------------|-----------------|
| 00         | SFR             |
|            | Bit-Addressable |
| 1F         |                 |
| 20         | SRAM            |
|            | Bit-Addressable |
| 3F         |                 |
| 40         |                 |
|            | SRAM            |
| <b>4</b> F |                 |



♦ Example: Write immediate data into R-Plane register

MOVLW AAH ; Move immediate AAH into W register MOVWR 05H ; Move W value into R-Plane location 05H

♦ Example: Write immediate data into F-Plane register

MOVLW 55H ; Move immediate 55H into W register MOVWF 20H ; Move W value into F-Plane location 20H

♦ Example: Move F-Plane location 20H data into W register

MOVFW 20H ; To get a content of F-Plane location 20H to W

♦ Example: Clear all user SRAM data by indirectly addressing mode

MOVLW 20H ; W = 20H (SRAM start address)

MOVWF FSR ; Set start address of user SRAM into FSR register

LOOP:

MOVLW 00H

MOVFW INDF ; Clear user SRAM data

 $\begin{array}{ll} INCF & FSR, 1 & ; Increment the FSR for next address \\ MOVLW & 50H & ; W = 50H (SRAM end address) \\ \end{array}$ 

XORWF FSR, 0 ; Check the FSR is end address of user SRAM?

BTFSS STATUS, Z ; Check the Z flag

 $\begin{array}{ll} \text{GOTO} & \text{LOOP} & \text{; If Z = 0, goto LOOP label} \\ \dots & \text{; If Z = 1, exit LOOP} \end{array}$ 

DS-TM57PE15A\_E 13 Rev 1.2, 2018/05/10



#### 1.3 Programming Counter (PC) and Stack

The Programming Counter is 10-bit wide capable of addressing a 1K x 14 OTP ROM. As a program instruction is executed, the PC will contain the address of the next program instruction to be executed. The PC value is normally increased by one except the followings. The Reset Vector (000h) and the Interrupt Vector (001h) are provided for PC initialization and Interrupt. For CALL/GOTO instructions, PC loads 10 bits address from instruction word. For RET/RETI/RETLW instructions, PC retrieves its content from the top level STACK. For the other instructions updating PC [7:0], the PC [9:8] keeps unchanged. Therefore, the data of a lookup table must be located with the same PC[9:8]. The STACK is 10-bit wide and 5-level in depth. The CALL instruction and hardware interrupt will push STACK level in order. While the RET/RETI/RETLW instructions pop the STACK level in order.

For table lookup, the device offers the powerful table read instructions TABRL, TABRH to return the 14-bit ROM data into W register by setting the DPTR = {DPH, DPL} registers in F-Plane.

♦ Example: To look up the PROM data located "TABLE"

|        | ORG      | 000H         | ; Reset Vector                                    |
|--------|----------|--------------|---------------------------------------------------|
|        | GOTO     | START        | ; Goto user program address                       |
| START: |          |              | • •                                               |
|        | MOVLW    | 00H          |                                                   |
|        | MOVWF    | INDEX        | ; Set lookup table's address (INDEX)              |
| LOOP:  |          |              | •                                                 |
|        | MOVFW    | INDEX        | ; Move INDEX value to W register                  |
|        | CALL     | TABLE        | ; To Lookup data ( $W = 55H$ when INDEX = $00H$ ) |
|        |          |              |                                                   |
|        | INCF     | INDEX, 1     | ; Increment the INDEX for next address            |
|        |          |              |                                                   |
|        | GOTO     | LOOP         | ; Goto LOOP label                                 |
|        | ORG      | X00H         | X = 1, 2, 3                                       |
| TABLE: | OKG      | Λυυπ         | $, \Lambda - 1, 2, 3$                             |
| TABLE. | ADDWF    | PCL, 1       | ; (Addr = X00H) Add the W with PCL, the result    |
|        | 1122 //1 | 1 02, 1      | ; back in PCL                                     |
|        | RETLW    | 55H          | W = 55H when return                               |
|        | RETLW    | 56H          | ; $W = 56H$ when return                           |
|        | RETLW    | 58H          | W = 58H when return                               |
|        |          | <del>-</del> | ,                                                 |

Note: TM57PE15A defines 256 ROM addresses as one page, so that TM57PE15A has four pages, 000H~0FFH, 100H~1FFH, 200H~2FFH, and 300H~3FFH. On the other words, PC[9:8] can be defined as page. A lookup table must be located at the same page to avoid getting wrong data. Thus, the lookup table has maximum 255 data for above example with starting a lookup table at X00H (X=1, 2, 3). If a lookup table has fewer data, it needs not setting the starting address at X00H, but only confirms all lookup table data are located at the same page.

DS-TM57PE15A\_E 14 Rev 1.2, 2018/05/10



♦ Example: To look up the PROM data located "TABLE" by TABRL and TABRH instructions

ORG 000H ; Reset Vector

GOTO START ; Goto user program address

START:

MOVLW (TABLE>>8)&0xff ; Get high byte address of TABLE label

MOVWF DPH ; DPH  $(F17.1\sim0) = 02H$ 

MOVLW (TABLE)&0xff ; Get low byte address of TABLE label

MOVWF DPL ; DPL (F04.7~0) = 80H

LOOP:

TABRL ; W = 86H when DTPR = {DPH, DPL} = 0280H TABRH ; W = 19H when DTPR = {DPH, DPL} = 0280H

. .

INCF DPL, 1; Increment the DPL for next address

. . .

GOTO LOOP ; Goto LOOP label

ORG 280H

TABLE:

DT 0x1986 ; 14-bit ROM data DT 0x3719 ; 14-bit ROM data

DS-TM57PE15A\_E 15 Rev 1.2, 2018/05/10



#### 1.4 ALU and Working (W) Register

The ALU is 8-bit wide and capable of addition, subtraction, shift and logical operations. In two-operand instructions, typically one operand is the W register, which is an 8-bit non-addressable register used for ALU operations. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either W register or a file register. Depending on the instruction executed, the ALU may affect the values of Carry (C), Digit Carry (DC), and Zero (Z) Flags in the STATUS register. The C and DC flags operate as a /Borrow and /Digit Borrow, respectively, in subtraction.

Note: /Borrow represents inverted of Borrow register.

/Digit Borrow represents inverted of Digit Borrow register.



#### 1.5 STATUS Register (F-Plane 03H)

This register contains the arithmetic status of ALU, the reset status, and the voltage status. The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. It is recommended, therefore, that only BCF, BSF and MOVWF instructions are used to alter the STATUS register because these instructions do not affect those bits. The LVD bit is a voltage status flag. It is affected by the power supply voltage (VDD). The LVD threshold voltage is chosen by SYSCFG[11:10].

| STATUS      | Bit 7                                | Bit 6                                                                                                                                                                                                                                                                                  | Bit 5                            | Bit 4         | Bit 3                                   | Bit 2              | Bit 1         | Bit 0    |  |  |  |  |
|-------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------|-----------------------------------------|--------------------|---------------|----------|--|--|--|--|
| Reset Value | 0                                    | 0                                                                                                                                                                                                                                                                                      | _                                | 0             | 0                                       | 0                  | 0             | 0        |  |  |  |  |
| R/W         | R                                    | R/W                                                                                                                                                                                                                                                                                    | _                                | R             | R                                       | R/W                | R/W           | R/W      |  |  |  |  |
| Bit         |                                      | Description                                                                                                                                                                                                                                                                            |                                  |               |                                         |                    |               |          |  |  |  |  |
| 7           | LVD three 0: V <sub>DD</sub> ve      | <b>LVD</b> : Low Voltage Detect Flag LVD threshold is $2.5\text{V}/3.3\text{V}$ when LVR is $2.3\text{V}/3.1\text{V}$ 0: $\text{V}_{\text{DD}}$ voltage is more than LVD threshold, LVR is disabled or VDDFLT (R0E.6) = 1 1: $\text{V}_{\text{DD}}$ voltage is less than LVD threshold |                                  |               |                                         |                    |               |          |  |  |  |  |
| 6           | GB0: Gene                            | ral Purpose                                                                                                                                                                                                                                                                            | Bit 0                            |               |                                         |                    |               |          |  |  |  |  |
| 5           | Not Used                             |                                                                                                                                                                                                                                                                                        |                                  |               |                                         |                    |               |          |  |  |  |  |
| 4           | 0: after P                           | TO: Time Out Flag 0: after Power On Reset, LVR Reset, or CLRWDT/SLEEP instructions 1: WDT time out occurs                                                                                                                                                                              |                                  |               |                                         |                    |               |          |  |  |  |  |
| 3           | 0: after P                           | Down Flag<br>ower On Re<br>LEEP instru                                                                                                                                                                                                                                                 | set, LVR Re                      | set, or CLR   | WDT instruc                             | tion               |               |          |  |  |  |  |
| 2           |                                      | ult of a logi                                                                                                                                                                                                                                                                          | c operation is<br>c operation is |               |                                         |                    |               |          |  |  |  |  |
|             | DC: Decim                            | nal Carry Fla                                                                                                                                                                                                                                                                          | g or Decima                      | 1/Borrow Fl   | ag                                      |                    |               |          |  |  |  |  |
|             |                                      | ADD in                                                                                                                                                                                                                                                                                 | struction                        |               |                                         | SUB ins            | struction     |          |  |  |  |  |
| 1           | 0: no carry<br>1: a carry for occurs | rom the low                                                                                                                                                                                                                                                                            | nibble bits o                    | of the result | 0: a borrow<br>result oc<br>1: no borro |                    | ow nibble bit | s of the |  |  |  |  |
|             | C: Carry F                           | lag or /Borro                                                                                                                                                                                                                                                                          | ow Flag                          |               |                                         |                    |               |          |  |  |  |  |
| 0           |                                      | ADD in                                                                                                                                                                                                                                                                                 | struction                        |               |                                         | SUB ins            | struction     |          |  |  |  |  |
| U           | 0: no carry<br>1: a carry o          | ccurs from t                                                                                                                                                                                                                                                                           | he MSB                           |               | 0: a borrov<br>1: no borro              | v occurs from<br>w | n the MSB     |          |  |  |  |  |

DS-TM57PE15A\_E 17 Rev 1.2, 2018/05/10



♦ Example: Write immediate data into STATUS register

MOVLW 00H

MOVWF STATUS ; Clear STATUS register

♦ Example: Bit addressing set and clear STATUS register

BSF STATUS, C ; Set C = 1BCF STATUS, C ; Clear C = 0

♦ Example: Determine the C flag by BTFSS instruction

BTFSS STATUS, C ; Check the C flag

 $\begin{array}{ll} \text{GOTO} & \text{LABEL\_1} & \text{; If C = 0, goto LABEL\_1 label} \\ \text{GOTO} & \text{LABEL\_2} & \text{; If C = 1, goto LABEL\_2 label} \\ \end{array}$ 

♦ Example: Detect low supply voltage by the LVD flag

LOOP:

BTFSC STATUS, LVD ; Check the LVD flag

 $\begin{array}{ll} GOTO & LowBattery & ; If LVD = 1, goto LowBattery \ label \\ GOTO & LOOP & ; If LVD = 0, goto LOOP \ label \end{array}$ 

DS-TM57PE15A\_E 18 Rev 1.2, 2018/05/10



#### 1.6 Interrupt

The TM57PE15A has 1 level, 1 vector and 7 interrupt sources. Each interrupt source has its own enable control bit. An interrupt event will set its individual pending flag; no matter its interrupt enable control bit is 0 or 1. Because TM57PE15A has only 1 vector, there is no interrupt priority register. The interrupt priority is determined by F/W.

If the corresponding interrupt enable bit has been set (INTIE), it would trigger CPU to service the interrupt. CPU accepts interrupt in the end of current executed instruction cycle. In the mean while, a "CALL 001" instruction is inserted to CPU, and i-flag is set to prevent recursive interrupt nesting.

The i-flag is cleared in the instruction after the "RETI" instruction. That is, at least one instruction in main program is executed before service the pending interrupt. The interrupt event is level triggered. F/W must clear the interrupt event register while serving the interrupt routine.



DS-TM57PE15A\_E 19 Rev 1.2, 2018/05/10



♦ Example: Setup INT0 (PA0) interrupt request with rising edge trigger

ORG 000H ; Reset Vector

GOTO START ; Goto user program address

ORG 001H ; All interrupt vector

GOTO INT ; If INTO (PA0) input occurred rising edge

ORG 002H

START:

MOVLW xxxxxxx**0**B

MOVWR PAE ; Disable INT0 (PA0) CMOS push-pull output

; mode

MOVLW  $xxxxxxx\underline{\mathbf{0}}B$ 

MOVWR PAPUN ; Enable INT0 (PA0) input pull-up resistor

MOVLW  $xxxxxxx\underline{1}B$ 

MOVWF PAD ; Release INT0 (PA0), it becomes Schmitt-trigger

; input mode with input pull-up resistor

MOVLW  $000\underline{1}$ x0xxB

MOVWR R0B ; Set INT0 interrupt trigger as rising edge

MOVLW 11111111**0**B

MOVWF INTIF ; Clear INT0 interrupt request flag

MOVLW  $00000000\underline{\mathbf{1}}B$ 

MOVWF INTIE ; Enable INT0 interrupt

MAIN:

...

GOTO MAIN

INT:

MOVWF 40H ; Store W data to SRAM 40H

MOVFW STATUS : Get STATUS data

MOVWF 41H ; Store STATUS data to SRAM 41H

BTFSS INT0IF ; Check INT0IF bit

GOTO EXIT INT ; INT0IF = 0, exit interrupt subroutine

; INT0 interrupt service routine

MOVLW 111111110B

MOVWF INTIF ; Clear INT0 interrupt request flag

EXIT\_INT:

MOVFW 41H ; Get SRAM 41H data MOVWF STATUS ; Restore STATUS data

MOVFW 40H ; Restore W data

RETI ; Return from interrupt



| F08   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIE | PWM0IE | T2IE  | _     | TM0IE | WKTIE | INT2IE | INT1IE | INT0IE |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     | _     | 0     | 0     | 0      | 0      | 0      |

F08.7 **PWM0IE**: PWM0 interrupt enable

0: disable

1: enable

F08.6 **T2IE**: T2 interrupt enable

0: disable

1: enable

F08.4 **TM0IE**: Timer0 interrupt enable

0: disable 1: enable

F08.3 **WKTIE**: Wakeup Timer interrupt enable

0: disable 1: enable

F08.2 **INT2IE**: INT2 (PA7) pin interrupt enable

0: disable 1: enable

F08.1 **INT1IE**: INT1 (PB0) pin interrupt enable

0: disable 1: enable

F08.0 **INT0IE**: INT0 (PA0) pin interrupt enable

0: disable 1: enable

| F09   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIF | PWM0IF | T2IF  | _     | TM0IF | WKTIF | INT2IF | INT1IF | INT0IF |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     | _     | 0     | 0     | 0      | 0      | 0      |

F09.7 **PWM0IF**: PWM0 interrupt event pending flag

This bit is set by H/W while PWM0 overflows, write 0 to this bit will clear this flag

F09.6 **T2IF**: T2 interrupt event pending flag

This bit is set by H/W while T2 overflows, write 0 to this bit will clear this flag

F09.4 **TM0IF**: Timer0 interrupt event pending flag

This bit is set by H/W while Timer0 overflows, write 0 to this bit will clear this flag

F09.3 **WKTIF**: WKT interrupt event pending flag

This bit is set by H/W while WKT time out, write 0 to this bit will clear this flag

F09.2 **INT2IF**: INT2 interrupt event pending flag

This bit is set by H/W at INT2 pin's falling edge, write 0 to this bit will clear this flag

F09.1 **INT1IF**: INT1 interrupt event pending flag

This bit is set by H/W at INT1 pin's falling edge, write 0 to this bit will clear this flag

F09.0 **INT0IF**: INT0 interrupt event pending flag

This bit is set by H/W at INT0 pin's falling/rising edge, write 0 to this bit will clear this flag



| R0B   | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2 | Bit 1  | Bit 0 |
|-------|-------|-------|-------|---------|-------|-------|--------|-------|
| MR0B  | _     | _     | _     | INT0EDG | TCOE  | _     | WKTPSC |       |
| R/W   | _     | _     | _     | W       | W     | _     | W      |       |
| Reset | _     | _     | _     | 0       | 0     | _     | 1      | 1     |

R0B.4

INT0EDG: INT0 (PA0) trigger edge select
0: INT0 (PA0) pin falling edge to trigger interrupt event 1: INT0 (PA0) pin rising edge to trigger interrupt event



#### 2. Chip Operation Mode

#### 2.1 Reset

The TM57PE15A can be RESET in four ways.

- Power-On-Reset
- Low Voltage Reset (LVR)
- External Pin Reset (PA7)
- Watchdog Reset (WDT)

After Power-On-Reset, all system and peripheral control registers are then set to their default hardware Reset values. The clock source, LVR level and chip operation mode are selected by the SYSCFG register value. The Low Voltage Reset features static reset when supply voltage is below a threshold level. There are three threshold levels can be selected. The LVR's operation mode is defined by the SYSCFG register.

There are three voltage selections for the LVR threshold level, one is higher level which is suitable for application with  $V_{DD}$  is more than 3.6V, the second one is suitable for application with  $V_{DD}$  is more than 3.0V, while another one is suitable for application with  $V_{DD}$  is less than 3.0V. See the following LVR Selection Table; user must also consider the lowest operating voltage of operating frequency.

#### LVR Selection Table:

| LVR Threshold Level | Consider the operating voltage to choose LVR |
|---------------------|----------------------------------------------|
| LVR3.1              | $5.5V > V_{DD} > 3.6V$                       |
| LVR2.3              | $5.5V > V_{DD} > 3.0V$                       |
| LVR1.7              | V <sub>DD</sub> is wide voltage range        |

The External Pin Reset and Watchdog Reset can be disabled or enabled by the SYSCFG register. These two resets also set all the control registers to their default reset value.

DS-TM57PE15A\_E 23 Rev 1.2, 2018/05/10



#### 2.2 System Configuration Register (SYSCFG)

The System Configuration Register (SYSCFG) is located at ROM address 3FCh. The SYSCFG determines the option for initial condition of MCU. It is written by PROM Writer only. User can select clock source, LVR threshold voltage and chip operation mode by SYSCFG register. The default value of SYSCFG is 3FFFh. The 13th bit of SYSCFG is code protection selection bit. If this bit is 0, the data in PROM will be protected, when user reads PROM.

| Bit           |               | 13~0                                                                                                     |  |  |  |  |  |  |
|---------------|---------------|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Default Value |               | 111111111111                                                                                             |  |  |  |  |  |  |
| Bit           | Description   |                                                                                                          |  |  |  |  |  |  |
|               | PROTECT: 0    | Code protection selection                                                                                |  |  |  |  |  |  |
| 13            | 0             | Enable                                                                                                   |  |  |  |  |  |  |
|               | 1             | Disable                                                                                                  |  |  |  |  |  |  |
|               | REUSE: PRO    | OM Re-use control                                                                                        |  |  |  |  |  |  |
| 12            | 0             | Enable                                                                                                   |  |  |  |  |  |  |
|               | 1             | Disable                                                                                                  |  |  |  |  |  |  |
|               | LVR: Low Vo   | oltage Reset Mode                                                                                        |  |  |  |  |  |  |
|               | 00            | LVR=3.1V, LVD=3.3V, always enable                                                                        |  |  |  |  |  |  |
| 11-10         | 01            | LVR=2.3V, LVD=2.5V, always enable                                                                        |  |  |  |  |  |  |
|               | 10            | LVR disable, LVD disable                                                                                 |  |  |  |  |  |  |
|               | 11            | LVR=1.7V; always enable. LVD disable                                                                     |  |  |  |  |  |  |
|               | CLKT: Clock   | Source Type                                                                                              |  |  |  |  |  |  |
| 9             | 0             | Fast Internal RC, FIRC (1/2/4/8/16 MHz)                                                                  |  |  |  |  |  |  |
|               | 1             | Fast Crystal, FXT (1 MHz ~ 24 MHz)                                                                       |  |  |  |  |  |  |
|               | MODE2Vn*:     | Operating Voltage Selection                                                                              |  |  |  |  |  |  |
| 8             | 0             | Low Voltage operation. CPU Clock runs Slow-clock after Power On or Reset                                 |  |  |  |  |  |  |
| Ü             | 1             | Normal Operation. CPU Clock runs Fast-clock after Power On or Reset Must set MODE2Vn = 1 when VDD > 3.2V |  |  |  |  |  |  |
|               | XRSTE: Exte   | ernal pin Reset Enable                                                                                   |  |  |  |  |  |  |
| 7             | 0             | Disable, PA7 as IO pin                                                                                   |  |  |  |  |  |  |
|               | 1             | Enable                                                                                                   |  |  |  |  |  |  |
|               | WDTE: WDT     | Reset Enable                                                                                             |  |  |  |  |  |  |
| 6             | 0             | Disable                                                                                                  |  |  |  |  |  |  |
|               | 1             | Enable                                                                                                   |  |  |  |  |  |  |
|               | FIRC: Fast In | ternal RC Frequency Clock Source Selection                                                               |  |  |  |  |  |  |
| 5             | 0             | FIRC clock = 4 MHz when FIRCKS (R19.7~6) = "10"                                                          |  |  |  |  |  |  |
|               | 1             | FIRC clock = 8 MHz when FIRCKS (R19.7~6) = "10"                                                          |  |  |  |  |  |  |
| 4-0           | Reserved      |                                                                                                          |  |  |  |  |  |  |

Note: The definition of the MODE2Vn bit can see Section "2.7 Internal Power Management" for detail.

DS-TM57PE15A\_E 24 Rev 1.2, 2018/05/10



#### 2.3 PROM Re-use ROM

The PROM of this device is 1K words. For some F/W program, the program size could be less than 512 words. To fully utilize the PROM, the device allows users to reuse the PROM. This feature is named as Two Time Programmable (TTP) ROM. While the first half of PROM is occupied by a useless program code and the second half of the PROM remains blank, users can re-write the PROM with the updated program code into the second half of the PROM. In the Re-use mode, the Reset Vector and Interrupt Vector are re-allocated at the beginning of the PROM's second half by the Assembly Compiler. Users simply choose the "REUSE" option in the ICE tool interface, and then the Compiler will move the object code to proper location. That is, the user's program still has reset vector at address 000h, but the compiled object code has reset vector at 200h. In the SYSCFG, if protect mode is enabled and not Re-use, the Code protection area is first half of PROM. This allows the Writer tool to write then verify the Code during the Re-use Code programming. After the Re-use Code being written into the PROM's second half, user should write "REUSE" control bit to "0". In the mean while, the Code protection area becomes the whole PROM except the Reserved Area.

|     | PROM, not Re-use |         |
|-----|------------------|---------|
| 000 | Reset Vector     |         |
| 001 | Interrupt Vector |         |
|     | -                | Code    |
|     |                  | Protect |
|     |                  | Area    |
|     | User             |         |
| 1FF | Code             |         |
| 200 |                  |         |
| 201 |                  |         |
| _01 |                  |         |
|     |                  |         |
|     |                  |         |
|     |                  |         |
| 3FC | SYSCFG           |         |
| 3FD | Manufacturer     | 1       |
| 3FE | Reserved         |         |
| 3FF | Area             |         |

|            | PROM, Re-use     |                 |
|------------|------------------|-----------------|
| 000<br>001 | Useless<br>Code  |                 |
| 1FF        |                  | Code<br>Protect |
| 200        | Reset Vector     | Area            |
| 201        | Interrupt Vector | ]               |
|            | User<br>Code     |                 |
| 3FC        | SYSCFG           |                 |
| 3FD        | Manufacturer     | 1               |
| 3FE        | Reserved         |                 |
| 3FF        | Area             |                 |

#### 2.4 Power-Down Mode

The Power-down mode includes IDLE Mode and STOP Mode. It is activated by SLEEP instruction. During the Power-down mode, the system clock and peripherals stop to minimize power consumption, whether the WDT/WKT/T2 Timer are working or not depend on F/W setting. The Power-down mode can be terminated by Reset, or enabled Interrupts (External pins and WKT/T2 interrupts) or PA1-6 and PB1-3 pins low level wake up.

| R03   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|--|
| PWRDN |       | PWRDN |       |       |       |       |       |       |  |
| R/W   |       | W     |       |       |       |       |       |       |  |
| Reset | _     | _     | _     | _     | _     | _     | _     | _     |  |

R03.7~0 **PWRDN:** Write this register to enter Power Down (STOP/IDLE) Mode

DS-TM57PE15A\_E 25 Rev 1.2, 2018/05/10



#### 2.5 Dual System Clock

TM57PE15A is designed with dual-clock system. There are five kinds of clock source, FXT (Fast Crystal) Clock, SXT (Slow Crystal) Clock, XRC (External RC) Clock, SIRC (Slow Internal RC) Clock and FIRC (Fast Internal RC) Clock. Each clock source can be applied to CPU kernel as system clock. When in IDLE mode, only Slow-clock can be configured to keep oscillating to provide clock source to T2 block. Refer to the Figure as below.



DS-TM57PE15A\_E 26 Rev 1.2, 2018/05/10



#### **FAST Mode:**

After power on or reset, if SYSCFG[8] is set, TM57PE15A enters FAST mode, otherwise enters SLOW mode. In FAST mode, TM57PE15A can select FXT or FIRC as its CPU clock by setting SYSCFG[9]. Besides, firmware can also enable or disable the Slow-clock for the T2 system operating.

In this mode, the program is executed using Fast-clock as CPU clock (Fsys). The Timer0 block and PWM0 block are driven by Fast-clock. T2 can be driven by Slow-clock or Fast-clock by setting T2CKS (R14.4). If T2CKS is cleared and SLOWEN (F14.5) is set, T2 can be driven by Slow-clock in FAST mode.

#### **SLOW Mode:**

After power on or reset, if SYSCFG[8] is cleared, TM57PE15A enters SLOW mode, the default Slow-clock is SIRC. User can select SXT, XRC or SIRC as its CPU clock by setting SLOWCKS[1:0] (R14.1~0). However, change Slow-clock type under SLOW mode is not allowed. User should let TM57PE15A enter FAST mode first, change SLOWCKS[1:0], then back to SLOW mode. In this mode, Fast-clock is stopped and Slow-clock is enabled for power saving. All peripheral blocks (Timer0, PWM0, T2, etc...) clock sources are Slow-clock in the SLOW mode.

#### **IDLE Mode:**

When SLOWEN (F14.5) is set and T2CKS (R14.4) is cleared, the TM57PE15A will enter the "IDLE Mode" after executing the SLEEP instruction. In this mode, the Slow-clock will continue running to provide clock to T2 block. CPU stops fetching code and all blocks are stop except T2 related circuits.

Another way to keep clock oscillation in IDLE mode is setting WKTIE=1 (F08.3) before executing the SLEEP instruction. In such condition, the WKT keeps working and wakes up CPU periodically.

T2 and WKT/WDT are independent and have their own control registers. It is possible to keep both T2 and WKT working and wake-up in the IDLE mode, which is useful for low power mode Touch Key detection.

#### **STOP Mode:**

When SLOWEN (F14.5) and WKTIE (F08.3) are cleared, all blocks will be turned off and the TM57PE15A will enter the "STOP Mode" after executing the SLEEP instruction. STOP mode is similar to IDLE mode. The difference is all clock oscillators either Fast-clock or Slow-clock are stopped and no clocks are generated.

DS-TM57PE15A\_E 27 Rev 1.2, 2018/05/10



#### 2.6 Dual System Clock Modes Transition

TM57PE15A is operated in one of four modes: FAST Mode, SLOW Mode, IDLE Mode, and STOP Mode.

#### **Modes Transition Diagram:**



DS-TM57PE15A\_E 28 Rev 1.2, 2018/05/10



#### **CPU Mode & Clock Functions Table:**

| Mode | Oscillator        | Fsys       | Fast-clock | Slow-clock | TM0/PWM0 | WKT      | T2       | Wakeup event |
|------|-------------------|------------|------------|------------|----------|----------|----------|--------------|
| FAST | FIRC, FXT         | Fast-clock | Run        | Run/Stop   | Run      | Run/Stop | Run      | X            |
| SLOW | SXT, XRC,<br>SIRC | Slow-clock | Stop       | Run        | Run      | Run/Stop | Run      | X            |
| IDLE | SXT, XRC,         | Ston       | Ston       | Run        | Stop     | Run/Stop | Run      | WKT/T2/IO    |
| IDLE | SIRC              | Stop       | Stop       | Run/Stop   | Stop     | Run      | Run/Stop | W K 1/12/10  |
| STOP | Stop              | Stop       | Stop       | Stop       | Stop     | Stop     | Stop     | IO           |

#### **FAST Mode transits to SLOW Mode:**

The source clock of Fast-clock can be chosen by SYSCFG[9]. If SYSCFG[9] is set, the source clock of Fast-clock is Fast Crystal (FXT), otherwise is Fast Internal RC (FIRC). The following steps are suggested to be executed by order when FAST mode transits to SLOW mode:

- (1) Enable Slow-clock (SLOWEN = 1)
- (2) Switch system clock source to Slow-clock (CPUCKS = 1)
- (3) Stop Fast-clock (FASTSTP = 1)

♦ Example: Switch operating mode from FAST mode to SLOW mode with SIRC

MOVLW 000xxx**01**B

MOVWR R14 ; Select SIRC as Slow-clock source

BSF SLOWEN ; Enable Slow-clock

BSF CPUCKS ; Switch system clock source to Slow-clock

BSF FASTSTP ; Stop Fast-clock

#### **SLOW Mode transits to FAST Mode:**

Slow-clock can be enabled by the SLOWEN (F14.5) or the CPUCKS (F14.7) bits. The following steps are suggested to be executed by order when SLOW mode transits to FAST mode:

- (1) Enable Fast-clock (FASTSTP = 0)
- (2) Switch system clock source to Fast-clock (CPUCKS = 0)
- (3) Stop Slow-clock (SLOWEN = 0)

Note: Stop Slow-clock (SLOWEN = 0) is optional. Slow-clock can keep oscillating to provide T2 counter block in FAST mode.

♦ Example: Switch operating mode from SLOW mode to FAST mode

BCF FASTSTP ; Enable Fast-clock

BCF CPUCKS ; Switch system clock source to Fast-clock

BCF SLOWEN ; Stop Slow-clock

DS-TM57PE15A\_E 29 Rev 1.2, 2018/05/10



#### **IDLE Mode Setting:**

The IDLE mode can be configured by following setting in order:

- (1) Switch T2 clock source to Slow-clock (T2CKS = 0)
- (2) Enable Slow-clock (SLOWEN = 1)
- (3) Execute SLEEP instruction

IDLE mode can be woken up by interrupts (XINT, WKT or T2) or PA1-6 and PB1-3 pins low level wake up.

Example: Switch operating mode to IDLE mode (T2 clock source is Slow-clock divided by 32768)

MOVLW 000**00000B**; T2 clock source is Slow-clock divided by 32768

MOVWR R14; Select SXT as Slow-clock source

BSF SLOWEN ; Stop Fast-clock SLEEP ; Enter IDLE mode

#### **STOP Mode Setting:**

The STOP mode can be configured by following setting in order:

- (1) Stop Slow-clock (SLOWEN = 0)
- (2) Disable WDT/WKT (WKTIE = 0)
- (3) Execute SLEEP instruction

STOP mode can be woken up by interrupt (XINT) or PA1-6 and PB1-3 pins low level wake up.

♦ Example: Switch operating mode to STOP mode

BCF SLOWEN ; Stop Slow-clock
BCF WKTIE ; Disable WKT/WDT
SLEEP ; Enter STOP mode

#### **IO** setting notes in STOP/IDLE mode:

Note: In STOP/IDLE mode, PA3 and PA4 must be set as input mode with internal pull-up enable to avoid floating state when select FXT, SXT or XRC mode. The PA3 and PA4 IO setting list as below.

|   | Fast-clock | Slow-clock | PAD3 | PAE3 | PAPUN3 | PAD4 | PAE4 | PAPUN4 |
|---|------------|------------|------|------|--------|------|------|--------|
| 1 | FIRC       | SIRC       | *    | *    | *      | *    | *    | *      |
| 2 | FIRC       | SXT        | 1    | 0    | 0      | 1    | 0    | 0      |
| 3 | FIRC       | XRC        | *    | *    | *      | 1    | 0    | 0      |
| 4 | FXT        | SIRC       | *    | *    | 0      | *    | *    | 0      |



| F14   | Bit 7  | Bit 6   | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0   |
|-------|--------|---------|--------|-------|-------|-------|--------|---------|
| MF14  | CPUCKS | FASTSTP | SLOWEN |       |       | T2CLR | TM0STP | PWM0CLR |
| R/W   | R/W    | R/W     | R/W    | _     | _     | R/W   | R/W    | R/W     |
| Reset | 1/0    | 0       | 1      | _     | _     | 0     | 0      | 1       |

F14.7 **CPUCKS**: System clock (Fsys) selection, the reset value depends on SYSCFG[8].

0: Fast-clock

1: Slow-clock

If MODE2Vn (SYSCFG[8])=1, the reset value is 0, otherwise is 1

F14.6 **FASTSTP**: Fast-clock Enable / Disable

0: enable

1: disable

F14.5 **SLOWEN**: Slow-clock Enable / Disable

0: Slow-clock is disabled, except CPUCKS=1

1: Slow-clock is enabled

| R14   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| MR14  | _     | _     | _     | T2CKS | T21   | PSC   | SLOW  | VCKS  |
| R/W   | _     | _     | _     | W     | 1     | V     | V     | V     |
| Reset | _     | _     | _     | 0     | 0     | 0     | 0     | 1     |

R14.4 **T2CKS**: T2 clock source selection

0: Slow-clock

1: Fsys/128

R14.1~0 **SLOWCKS**: Slow-clock type

00: SXT 01: SIRC 10: XRC

| R0B   | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|---------|-------|-------|-------|-------|
| MR0B  | _     | _     | ı     | INT0EDG | TCOE  |       | WKTI  | PSC   |
| R/W   | _     | _     | _     | W       | W     | _     | W     |       |
| Reset | _     | _     | _     | 0       | 0     | _     | 1     | 1     |

#### R0B.1~0 WKTPSC: WDT/WKT pre-scale option or SIRC frequency select

#### WDT/WKT pre-scale select:

| Bit 1 | Bit 0 | 5V    | 3V     |
|-------|-------|-------|--------|
| 0     | 0     | 12 ms | 16 ms  |
| 0     | 1     | 24 ms | 32 ms  |
| 1     | 0     | 48 ms | 64 ms  |
| 1     | 1     | 96 ms | 128 ms |

#### SIRC frequency select:

| Bit 1 | Bit 0 | 5V       | 3V      |
|-------|-------|----------|---------|
| 0     | 0     | 170 KHz  | 128 KHz |
| 0     | 1     | 42.5 KHz | 32 KHz  |
| 1     | 0     | 10.6 KHz | 8 KHz   |
| 1     | 1     | 2.6 KHz  | 2 KHz   |

DS-TM57PE15A\_E 31 Rev 1.2, 2018/05/10



| R19    | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| FIRCKS | FIR   | CKS   | _     | _     | _     | _     | _     | _     |
| R/W    | W     |       | _     | _     | _     | _     | _     | _     |
| Reset  | 1     | 0     | _     | _     | _     | _     | _     | _     |

#### R19. 7~6 **FIRCKS:** FIRC clock source selection

00: 1 MHz 01: 2 MHz

10: 4 or 8 MHz (4 MHz if SYSCFG[5]=0, 8 MHz if SYSCFG[5]=1)

11: 16 MHz



#### 2.7 Internal Power Management

The TM57PE15A has built-in Power Management circuitry and scheme to adapt user's system operation voltage and clock speed. The Power Management related control bits are listed below.

#### **NOPUMP:** (R0E.3, Default = 0)

If this bit is "1", the TM57PE15A's internal Voltage Pump circuitry has stopped working. Otherwise, the TM57PE15A works in the auto-pump-mode. It turns on Voltage Pump when VDD<2.7V, turns off Voltage Pump when VDD>2.7V.

#### MODE2Vn: (SYSCFG[8])

This bit enables the TM57PE15A to work in the extremely high clock speed and/or low voltage (VDD=1.2V) environment. When MODE2Vn=0, the TM57PE15A continuously turns on the Voltage Pump circuitry no matter VDD>2.7V or VDD<2.7V. So that it is suggested enable this mode when the operating voltage range covers 2.7V. Besides, the TM57PE15A starts at the Slow-clock mode after power on or reset when MODE2Vn=0. This feature makes TM57PE15A suitable to works smoothly even when VDD=1.2V.

Warning: User must set MODE2Vn = 1 when VDD > 3.2V

#### **VDDFLT:** (R0E.6, Default = 0)

If this bit is "1", the TM57PE15A turns on the power noise filter circuitry to enhance the chip's power noise immunity. The LVD flag is disabled in such setting.

The following table shows the relationship of operation voltage and system clock (Fsys).

| Frequency or Option    MODE2Vn = 0     PUMP always ON | NOPU        | NOPUMP = 0         |                                                        |                 |  |
|-------------------------------------------------------|-------------|--------------------|--------------------------------------------------------|-----------------|--|
|                                                       | MODE2Vn = 1 | MODE2Vn = 0  or  1 |                                                        |                 |  |
|                                                       | Option      | PUMP always ON     | auto-pump-mode                                         | PUMP always OFF |  |
|                                                       | 4 MHz       | 1.5V ~ 3.2V        | 1.5V ~ 5.5V                                            | 2.1V ~ 5.5V     |  |
|                                                       | 8 MHz       | 1.8V ~ 3.2V        | 1.8V ~ 5.5V                                            | 2.3V ~ 5.5V     |  |
| EVT                                                   | 12 MHz      | 2.1V ~ 3.2V        | 2.1V ~ 5.5V                                            | 2.5V ~ 5.5V     |  |
| ГАІ                                                   | 16 MHz      | 2.4V ~ 3.2V        | 2.4V ~ 5.5V                                            | 2.6V ~ 5.5V     |  |
|                                                       | 20 MHz      | 2.7V ~ 3.2V        | 2.7V ~ 5.5V                                            | 3.0V ~ 5.5V     |  |
|                                                       | 24 MHz      | 3.0V ~ 3.2V        | 3.0V ~ 5.5V                                            | 3.2V ~ 5.5V     |  |
|                                                       | 1 MHz       | 1.2V ~ 3.2V        | 1.2V ~ 5.5V                                            | 2.1V ~ 5.5V     |  |
|                                                       | 2 MHz       | 1.2V ~ 3.2V        | 1.2V ~ 5.5V                                            | 2.1V ~ 5.5V     |  |
| $FIRC^*$                                              | 4 MHz       | 1.2V ~ 3.2V        | 1.2V ~ 5.5V                                            | 2.1V ~ 5.5V     |  |
|                                                       | 8 MHz       | 1.8V ~ 3.2V        | 1.8V ~ 5.5V                                            | 2.2V ~ 5.5V     |  |
|                                                       | 16 MHz      | 2.7V ~ 3.2V        | 2.7V ~ 5.5V                                            | 2.7V ~ 5.5V     |  |
| SXT                                                   | 32768 Hz    | 1.3V ~ 3.2V        | 1.3V ~ 5.5V                                            | 2.1V ~ 5.5V     |  |
|                                                       | WKTPSC = 11 | 1.2V ~ 3.2V        | 1.2V ~ 5.5V                                            | 2.1V ~ 5.5V     |  |
| SIDC*                                                 | WKTPSC = 10 | 1.2V ~ 3.2V        | 1.2V ~ 5.5V                                            | 2.1V ~ 5.5V     |  |
| SIRC                                                  | WKTPSC = 01 | 1.2V ~ 3.2V        | 1.2V ~ 5.5V                                            | 2.1V ~ 5.5V     |  |
|                                                       | WKTPSC = 00 | 1.2V ~ 3.2V        | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 2.1V ~ 5.5V     |  |

Note: FIRC and SIRC are very low accuracy when operating at low voltage.



If MODE2Vn = 0, the TM57PE15A starts at the Slow-clock mode after power on or reset. It can be switch to Fast-clock mode as long as the supply voltage is within related operating voltage range.

| R0E   | Bit 7 | Bit 6  | Bit 5 | Bit 4 | Bit 3  | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|--------|-------|-------|--------|-------|-------|-------|
| MR0E  | _     | VDDFLT | _     | _     | NOPUMP | _     | _     | _     |
| R/W   | _     | W      | _     | _     | W      | _     | _     | _     |
| Reset | _     | 0      | _     | _     | 0      | _     | _     | _     |

R0E.6 **VDDFLT:** Power noise filter

0: disable

1: enable

R0E.3 **NOPUMP:** Voltage PUMP control

0: enable auto-pump-mode1: disable voltage pump



#### 3. Peripheral Functional Block

#### 3.1 Watchdog (WDT) / Wakeup (WKT) Timer

The WDT and WKT share the same internal RC Timer. The overflow period of WDT/WKT can be selected from 12 ms to 128 ms. The WDT/WKT timer is cleared by the CLRWDT instruction. If the Watchdog Reset is enabled (SYSCFG[6], WDTE=1), the WDT generates the chip reset signal, otherwise, the WKT only generates overflow time out interrupt. The WDT/WKT works in both normal mode and IDLE mode. During IDLE mode, user can further choose to enable or disable the WDT/WKT by "WKTIE" (F08.3). If WKTIE is cleared in IDLE mode (no matter WDTE is 1 or 0), the internal RC Timer stops for power saving. In other words, user keeps the WDT/WKT alive in IDLE mode by setting WKTIE=1. If the WDTE is set and WKTIE is cleared, WDT/WKT timer will be cleared and stopped for power saving in IDLE mode. If the WDTE and WKTIE are set, WDT/WKT timer keeps counting in IDLE/normal mode. Refer to the following table and figure.



WDT/WKT Block Diagram

DS-TM57PE15A\_E 35 Rev 1.2, 2018/05/10



The WDT and WKT's behavior in different Mode are shown as below table.

| -                |      |       |                        |
|------------------|------|-------|------------------------|
| Mode             | WDTE | WKTIE | Watchdog RC Oscillator |
|                  | 0    | 0     | Stop                   |
| Normal Mode      | 0    | 1     |                        |
| Normai Wiode     | 1    | 0     | Run                    |
|                  | 1    | 1     |                        |
| Power-down Mode  | 0    | 0     | Stop                   |
|                  | 0    | 1     | Run                    |
| rower-down wrode | 1    | 0     | Stop                   |
|                  | 1    | 1     | Run                    |

| F03    | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| STATUS | LVD   | _     | _     | TO    | PD    | Z     | DC    | C     |
| R/W    | R     | _     | _     | R     | R     | R/W   | R/W   | R/W   |
| Reset  | 0     | _     | _     | 0     | 0     | 0     | 0     | 0     |

F03.4 **TO:** WDT time out flag, read-only

0: after Power On Reset, LVR Reset, or CLRWDT/SLEEP instructions

1: WDT time out occurs

| F08   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIE | PWM0IE | T2IE  |       | TM0IE | WKTIE | INT2IE | INT1IE | INT0IE |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     | _     | 0     | 0     | 0      | 0      | 0      |

F08.3 **WKTIE:** Wakeup Timer interrupt enable

0: disable 1: enable

| F09   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIF | PWM0IF | T2IF  | _     | TM0IF | WKTIF | INT2IF | INT1IF | INT0IF |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     | _     | 0     | 0     | 0      | 0      | 0      |

F09.3 **WKTIF**: WKT interrupt event pending flag

This bit is set by H/W while WKT time out, write 0 to this bit will clear this flag

| R04    | Bit 7 | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
|--------|-------|--------|-------|-------|-------|-------|-------|-------|--|
| WDTCLR |       | WDTCLR |       |       |       |       |       |       |  |
| R/W    |       | W      |       |       |       |       |       |       |  |
| Reset  |       | _      | _     |       | _     | -     |       | _     |  |

R04.7~0 **WDTCLR:** Write this register to clear WDT/WKT



| R0B   | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|---------|-------|-------|-------|-------|
| MR0B  | _     | _     | _     | INT0EDG | TCOE  | _     | WKTI  | PSC   |
| R/W   | _     | _     | _     | W       | W     | _     | W     |       |
| Reset | _     | _     | _     | 0       | 0     | _     | 1     | 1     |

R0B.1~0 **WKTPSC:** WDT/WKT pre-scale option or SIRC frequency select

# WDT/WKT pre-scale select:

| Bit 1 | Bit 0 | 5V    | 3V     |
|-------|-------|-------|--------|
| 0     | 0     | 12 ms | 16 ms  |
| 0     | 1     | 24 ms | 32 ms  |
| 1     | 0     | 48 ms | 64 ms  |
| 1     | 1     | 96 ms | 128 ms |

# SIRC frequency select:

| Bit 1 | Bit 0 | 5V       | 3V      |
|-------|-------|----------|---------|
| 0     | 0     | 170 KHz  | 128 KHz |
| 0     | 1     | 42.5 KHz | 32 KHz  |
| 1     | 0     | 10.6 KHz | 8 KHz   |
| 1     | 1     | 2.6 KHz  | 2 KHz   |

DS-TM57PE15A\_E 37 Rev 1.2, 2018/05/10



## 3.2 Timer0: 8-bit Timer/Counter with Pre-scale (PSC)

The Timer0 is an 8-bit wide register of F-Plane. It can be read or written as any other register of F-Plane. Besides, Timer0 increases itself periodically and automatically rolls over based on the pre-scaled clock source, which can be the instruction cycle or TM0CKI (PA2) rising/falling input. The Timer0's increasing rate is determined by the TM0PSC[3:0] (R02.3~0) bits in R-Plane. The Timer0 can generate interrupt flag TM0IF (F09.4) when it rolls over. It generates Timer0 interrupt if the TM0IE (F08.4) bit is set. Timer0 can be stopped counting if the TM0STP (F14.1) bit is set.



Timer0 Block Diagram

DS-TM57PE15A\_E 38 Rev 1.2, 2018/05/10



#### Timer Mode:

When the Timer0 prescaler (TM0PSC) is written, the internal 8-bit prescaler will be cleared to 0 to make the counting period correct at the first Timer0 count. TM0CLK is the internal signal that causes the Timer0 to increase by 1 at the end of TM0CLK. TM0WR is also the internal signal that indicates the Timer0 is directly written by instruction; meanwhile, the internal 8-bit prescaler will be cleared. When Timer0 counts from FFh to 00h, TM0IF (Timer0 Interrupt Flag) will be set to 1 and generate interrupt if TM0IE (Timer0 Interrupt Enable) is set. The following timing diagram describes the Timer0 works in pure Timer mode.



Timer0 works in Timer mode (TM0CKS = 0)

The equation of Timer0 interrupt timer value is as following:

Timer0 interrupt interval cycle time = Instruction cycle time / TM0PSC / 256

♦ Example: Setup Timer0 work in Timer mode, Fsys = Fast-clock = FXT 4 MHz

; Setup Timer0 clock source and divider

MOVLW 00x00101B ; TM0CKS = 0, Timer0 clock is instruction cycle

MOVWR TM0CTL ; TM0PSC = 0101b, divided by 32

; Setup Timer0

BSF TM0STP ; Timer0 stops counting CLRF TM0 ; Clear Timer0 content

; Enable Timer0 and interrupt function

MOVLW 111**0**11111B

MOVWF INTIF ; Clear Timer0 request interrupt flag BSF TM0IE ; Enable Timer0 interrupt function

BCF TM0STP ; Enable Timer0 counting

Timer0 clock source is Fsys/2 = 4 MHz / 2 = 2 MHz, Timer0 divided by 32



Timer0 interrupt frequency = 2 MHz / 32 / 256 = 244.14 Hz

#### **Counter Mode:**

If TM0CKS = 1, then Timer0 counter source clock is from TM0CKI (PA2) pin. TM0CKI signal is synchronized by instruction cycle that means the high/low time durations of TM0CKI must be longer than one instruction cycle time to guarantee each TM0CKI's change will be detected correctly by the synchronizer. The following timing diagram describes the Timer0 works in Counter mode.



Timer0 works in Counter mode (TM0CKS = 1) for TM0CKI

♦ Example: Setup Timer0 works in Counter mode

; Setup Timer0 clock source and divider

MOVLW 00<u>110000B</u> ; TM0EDG = 1, counting edge is falling edge MOVWR TM0CTL ; TM0CKS = 1, Timer0 clock is TM0CKI (PA2)

; TMOPSC = 0000b, divided by 1

; Setup Timer0

BSF TM0STP ; Timer0 stops counting CLRF TM0 ; Clear Timer0 content

; Enable Timer0 and read Timer0 counter

BCF TM0STP ; Enable Timer0 counting

• • •

BSF TM0STP ; Timer0 stops counting MOVFW TM0 ; Read Timer0 content

DS-TM57PE15A\_E 40 Rev 1.2, 2018/05/10





| F01   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|--|
| TM0   |       | TM0   |       |       |       |       |       |       |  |
| R/W   |       | R/W   |       |       |       |       |       |       |  |
| Reset | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |

#### F01.7~0 **TM0:** Timer0 content

| F08   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIE | PWM0IE | T2IE  | _     | TM0IE | WKTIE | INT2IE | INT1IE | INT0IE |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     | _     | 0     | 0     | 0      | 0      | 0      |

F08.4 **TM0IE**: Timer0 interrupt enable

0: disable 1: enable

| F09   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIF | PWM0IF | T2IF  | _     | TM0IF | WKTIF | INT2IF | INT1IF | INT0IF |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     | _     | 0     | 0     | 0      | 0      | 0      |

F09.4 **TM0IF**: Timer0 interrupt event pending flag

This bit is set by H/W while Timer0 overflows, write 0 to this bit will clear this flag

| F14   | Bit 7  | Bit 6   | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0   |
|-------|--------|---------|--------|-------|-------|-------|--------|---------|
| MF14  | CPUCKS | FASTSTP | SLOWEN | _     | _     | T2CLR | TM0STP | PWM0CLR |
| R/W   | R/W    | R/W     | R/W    | _     | _     | R/W   | R/W    | R/W     |
| Reset | 1/0    | 0       | 1      | _     | _     | 0     | 0      | 1       |

F14.1 **TM0STP**: Timer0 counter stop

0: Timer0 is counting1: Timer0 stop counting

| R02    | Bit 7 | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2 | Bit 1 | Bit 0 |
|--------|-------|-------|--------|--------|--------|-------|-------|-------|
| TM0CTL | _     | _     | TM0EDG | TM0CKS | TM0PSC |       |       |       |
| R/W    | _     | _     | W      | W      | W      |       |       |       |
| Reset  | _     | _     | 0      | 0      | 0      | 0     | 0     | 0     |

R02.5 TM0EDG: TM0CKI (PA2) edge selection for Timer0 Prescaler count

0: TM0CKI (PA2) rising edge for Timer0 Prescaler count

1: TM0CKI (PA2) falling edge for Timer0 Prescaler count

R02.4 **TM0CKS:** Timer0 Prescaler clock select

0: Instruction Cycle as Timer0 Prescaler clock

1: TM0CKI (PA2) as Timer0 Prescaler clock

R02.3~0 TM0PSC: Timer0 Prescale

0000: divided by 1 0001: divided by 2 0010: divided by 4 0011: divided by 8 0100: divided by 16 0101: divided by 32 0110: divided by 64 0111: divided by 128

1xxx: divided by 256



#### 3.3 T2: 15-bit Timer

The T2 is a 15-bit counter and the clock sources are from either Fsys/128 or Slow-clock. The clock source is used to generate time base interrupt and T2 counter block clock. It is selected by T2CKS (R14.4). The T2's 15-bit content cannot be read by instructions. It generates interrupt flag T2IF (F09.6) with the clock divided by 32768, 16384, 8192, or 128 depends on the T2PSC[1:0] (R14.3~2) bits. The following figure shows the block diagram of T2.



**T2 Block Diagram** 

♦ Example: CPU is running at FAST mode, Fsys = Fast-clock = FIRC 2 MHz,

T2 clock source is Fsys/128

; Setup FIRC frequency

MOVLW 000000<u>01</u>B MOVWR FIRCKS

RCKS ; FIRC is 2 MHz

; Setup T2 clock source and divider

MOVLW  $000\underline{101}$ xxB ; T2CKS = 1, T2 clock source is Fsys/128

MOVWR R14 ; T2PSC = 01b, divided by 16384 BSF T2CLR ; T2CLR = 1, clear T2 counter

; Enable T2 interrupt function

MOVLW 1<u>0</u>1111111B

MOVWF INTIF ; Clear T2 request interrupt flag BSF T2IE ; Enable T2 interrupt function

T2 clock source is Fsys/128 = 2 MHz / 128 = 15625 Hz, T2 divided by 16384

T2 interrupt frequency = 15625 Hz / 16384 = 0.95 Hz

T2 interrupt period = 1 / 0.95 Hz = 1.05 s

DS-TM57PE15A\_E 43 Rev 1.2, 2018/05/10



♦ Example: CPU is running at SLOW mode, Fsys = Slow-clock = SXT 32768 Hz,

T2 clock source is SXT

; Setup CPU runs at SLOW mode

MOVLW 000xxx**00**B

MOVWR R14 ; Slow-clock type is SXT BSF SLOWEN ; Enable Slow-clock

BSF CPUCKS ; Switch system clock source to Slow-clock

BSF FASTSTP ; Stop Fast-clock

; Setup T2 clock source and divider

MOVLW 00000000B ; T2CKS = 0, T2 clock source is Slow-clock

MOVWR R14 ; T2PSC = 00b, divided by 32768 BSF T2CLR ; T2CLR = 1, clear T2 counter

; Enable T2 interrupt function

MOVLW 1<u>0</u>111111B

MOVWF INTIF ; Clear T2 request interrupt flag BSF T2IE ; Enable T2 interrupt function

T2 clock source is Slow-clock = 32768 Hz, T2 divided by 32768

T2 interrupt frequency = 32768 Hz / 32768 = 1 Hz

T2 interrupt period = 1 / 1 Hz = 1s

| F08   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIE | PWM0IE | T2IE  | _     | TM0IE | WKTIE | INT2IE | INT1IE | INT0IE |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     |       | 0     | 0     | 0      | 0      | 0      |

F08.6 **T2IE**: T2 interrupt enable

0: disable 1: enable

F09.6

| F09   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIF | PWM0IF | T2IF  | _     | TM0IF | WKTIF | INT2IF | INT1IF | INT0IF |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     |       | 0     | 0     | 0      | 0      | 0      |

T2IF: T2 interrupt event pending flag

This bit is set by H/W while T2 overflows, write 0 to this bit will clear this flag



| F14   | Bit 7  | Bit 6   | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0   |
|-------|--------|---------|--------|-------|-------|-------|--------|---------|
| MF14  | CPUCKS | FASTSTP | SLOWEN |       |       | T2CLR | TM0STP | PWM0CLR |
| R/W   | R/W    | R/W     | R/W    | _     | _     | R/W   | R/W    | R/W     |
| Reset | 1/0    | 0       | 1      | _     | _     | 0     | 0      | 1       |

F14.5 **SLOWEN**: Slow-clock Enable / Disable

0: Slow-clock is disabled, except CPUCKS=1

1: Slow-clock is enabled

F14.2 **T2CLR**: T2 counter clear

0: T2 is counting

1: T2 is clear immediately, this bit is auto cleared by H/W

| R14   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1   | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|---------|-------|
| MR14  | _     | _     |       | T2CKS | T2PSC |       | SLOWCKS |       |
| R/W   | _     | _     | _     | W     | W     |       | V       | V     |
| Reset | _     | _     | _     | 0     | (     | )     | 0       | 1     |

R14.4 **T2CKS**: T2 clock source selection

0: Slow-clock

1: Fsys/128

R14.3~2 **T2PSC**: T2 prescaler. T2 clock source

00: divided by 32768 01: divided by 16384 10: divided by 8192 11: divided by 128

R14.1~0 **SLOWCKS**: Slow-clock type

00: SXT 01: SIRC 10: XRC



#### **3.4 PWM0: 8-bit PWM**

The chip has a built-in 8-bit PWM generator. The source clock comes from Fsys divided by 1, 2, 4, and 8. The PWM0 duty cycle can be changed with writing to PWM0D (F12.7~0). Writing to PWM0D will not change the current PWM0 duty until the current PWM0 period completes. When finish current PWM0 period, the new value of PWM0D will be updated to the PWM0BUF.

The PWM0 will be output to PA1 if PWM0OE (R11.2) is set. With I/O mode setting, the PWM0 output can be set as CMOS push-pull or open-drain output mode. When PAE[1] (R05.1) is set, the output is CMOS push-pull output mode, otherwise is open-drain output mode. Also, the PWM0 period complete will generate an interrupt when PWM0IE (F08.7) is set. Setting the PWM0CLR (F14.0) bit will clear the PWM0 counter and load the PWM0D to PWM0BUF, PWM0CLR bit must be cleared so that the PWM0 counter can count. Figure shows the block diagram of PWM0.



**PWM0 Block Diagram** 

Figure shows the PWM0 waveforms. When PWM0CLR (F14.0) bit is set or PWM0BUF equals to zero, the PWM0 output is cleared to '0' no matter what its current status is. Once the PWM0CLR bit is cleared and PWM0BUF is not zero, the PWM0 output is set to '1' to begin a new PWM cycle. PWM0 output will be '0' when PWM0CNT greater than or equals to PWM0BUF. PWM0CNT keeps counting up when equals to PWM0PRD (R10.7~0), the PWM0 output is set to '1' again.

DS-TM57PE15A\_E 46 Rev 1.2, 2018/05/10





**PWM0 Timing Diagram** 

DS-TM57PE15A\_E 47 Rev 1.2, 2018/05/10



♦ Example: CPU is running at FAST mode, Fsys = Fast-clock = FXT 4 MHz

; Setup PWM0 prescaler, period, and duty

BSF PWM0CLR ; PWM0CLR = 1, PWM0 clear and hold MOVLW  $00000\underline{101}B$  ; PWM0OE = 1, PWM0 output to PA1 pin MOVWR PWM0CTL ; PWM0PSC = 01b, divided by 2 (Fsys/2)

MOVLW FFH

MOVWR PWM0PRD ; Set PWM0 period = FFH + 1 = 256

MOVLW 80H

MOVWF PWM0D ; Set PWM0 duty = 80H = 128BCF PWM0CLR ; PWM0CLR = 0, PWM0 is running

; Enable PWM0 interrupt function

MOVLW **0**1111111B

MOVWF INTIF ; Clear PWM0 request interrupt flag BSF PWM0IE ; Enable PWM0 interrupt function

PWM0 output duty = PWM0D / (PWM0PRD + 1) = 128 / (255 + 1) = 1 / 2

Fsys = 4 MHz, PWM0 divided by 2

PWM0 output/interrupt frequency = 4 MHz / 2 / (255 + 1) = 7812.5 Hz

| F08   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIE | PWM0IE | T2IE  | -     | TM0IE | WKTIE | INT2IE | INT1IE | INT0IE |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     | _     | 0     | 0     | 0      | 0      | 0      |

F08.7 **PWM0IE**: PWM0 interrupt enable

0: disable 1: enable

| F09   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|-------|-------|-------|-------|--------|--------|--------|
| INTIF | PWM0IF | T2IF  | _     | TM0IF | WKTIF | INT2IF | INT1IF | INT0IF |
| R/W   | R/W    | R/W   | _     | R/W   | R/W   | R/W    | R/W    | R/W    |
| Reset | 0      | 0     | _     | 0     | 0     | 0      | 0      | 0      |

F09.7 **PWM0IF**: PWM0 interrupt event pending flag

This bit is set by H/W while PWM0 overflows, write 0 to this bit will clear this flag

| F12   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|
| PWM0D |       | PWM0D |       |       |       |       |       |       |  |  |
| R/W   |       | R/W   |       |       |       |       |       |       |  |  |
| Reset | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |

F12.7~0 **PWM0D**: PWM0 duty



| F14   | Bit 7  | Bit 6   | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0   |
|-------|--------|---------|--------|-------|-------|-------|--------|---------|
| MF14  | CPUCKS | FASTSTP | SLOWEN |       |       | T2CLR | TM0STP | PWM0CLR |
| R/W   | R/W    | R/W     | R/W    | _     | _     | R/W   | R/W    | R/W     |
| Reset | 1/0    | 0       | 1      | _     | _     | 0     | 0      | 1       |

F14.0 **PWM0CLR**: PWM0 clear and hold

0: PWM0 is running

1: PWM0 is cleared and hold

| R10     | Bit 7 | Bit 6   | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
|---------|-------|---------|-------|-------|-------|-------|-------|-------|--|
| PWM0PRD |       | PWM0PRD |       |       |       |       |       |       |  |
| R/W     |       | W       |       |       |       |       |       |       |  |
| Reset   | 1     | 1       | 1     | 1     | 1     | 1     | 1     | 1     |  |

R10.7~0 **PWM0PRD**: PWM0 period data

| R11     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit 0 |
|---------|-------|-------|-------|-------|-------|--------|-------|-------|
| PWM0CTL | _     | _     |       | _     | ı     | PWM0OE | PWM   | 0PSC  |
| R/W     | _     | _     | _     | _     | _     | W      | V     | V     |
| Reset   | _     | _     | _     | _     | _     | 0      | 0     | 0     |

R11.2 **PWM0OE**: PWM0 positive output to PA1 pin

0: disable 1: enable

R11.1~0 **PWM0PSC**: PWM0 prescaler, PWM0 clock select

00: Fsys divided by 1 01: Fsys divided by 2 10: Fsys divided by 4 11: Fsys divided by 8

DS-TM57PE15A\_E 49 Rev 1.2, 2018/05/10



## 3.5 System Clock Oscillator

System clock can be operated in five different oscillation modes. Five oscillation modes are FIRC, FXT, SIRC, SXT and XRC respectively. In Fast/Slow Crystal mode (FXT/SXT), a crystal or ceramic resonator is connected to the Xin and Xout pins to establish oscillation. In External RC mode (XRC), the external resistor and capacitor determine the oscillation frequency. In the Fast Internal RC mode (FIRC), the on-chip oscillator generates 16/8/4/2/1 MHz system clock. Since power noise degrades the performance of Fast Internal Clock Oscillator, placing power supply bypass capacitors 1 uF and 0.1 uF very close to VDD/VSS pins to improve the stability of clock and the overall system. In the Slow Internal RC mode (SIRC), it provides a lower speed and accuracy of the oscillator for power saving purpose.







External RC Oscillator



Fast Internal RC Mode

DS-TM57PE15A\_E 50 Rev 1.2, 2018/05/10



## 3.6 FIRC and SIRC Clock Frequency Selection

The FIRC frequency is selected by FIRCKS (R19.7~6), while the SIRC frequency is selected by WKTPSC (R0B.1~0). Consider the Fsys safety and integrity, it is recommended to change FIRCKS in SLOW Mode and change WKTPSC in FAST Mode.

| R0B   | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|---------|-------|-------|-------|-------|
| MR0B  | _     | _     | _     | INT0EDG | TCOE  | _     | WKTI  | PSC   |
| R/W   | _     | _     | _     | W       | W     | _     | W     |       |
| Reset | _     | _     | _     | 0       | 0     | _     | 1     | 1     |

R0B.1~0 WKTPSC: WDT/WKT pre-scale option or SIRC frequency select

## WDT/WKT pre-scale select:

| Bit 1 | Bit 0 | 5V    | 3V     |
|-------|-------|-------|--------|
| 0     | 0     | 12 ms | 16 ms  |
| 0     | 1     | 24 ms | 32 ms  |
| 1     | 0     | 48 ms | 64 ms  |
| 1     | 1     | 96 ms | 128 ms |

## SIRC frequency select:

| Bit 1 | Bit 0 | 5V       | 3V      |
|-------|-------|----------|---------|
| 0     | 0     | 170 KHz  | 128 KHz |
| 0     | 1     | 42.5 KHz | 32 KHz  |
| 1     | 0     | 10.6 KHz | 8 KHz   |
| 1     | 1     | 2.6 KHz  | 2 KHz   |

| R19    | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|--------|-------|-------|-------|-------|-------|-------|-------|
| FIRCKS | FIRCKS |       | _     | _     | _     | _     | _     | _     |
| R/W    | W      |       | _     | _     | _     | _     | _     | _     |
| Reset  | 1      | 0     | _     | _     | _     | _     | _     | _     |

R19.7~6 **FIRCKS:** FIRC clock source selection

00: 1 MHz

10: 4 or 8 MHz (4 MHz if SYSCFG[5]=0, 8 MHz if SYSCFG[5]=1)

11: 16 MHz

DS-TM57PE15A\_E 51 Rev 1.2, 2018/05/10



#### 4. I/O Port

#### 4.1 PA0-1

These pins can be used as Schmitt-trigger input, CMOS push-pull output or "pseudo-open-drain" output. The pull-up resistor is assignable to each pin by S/W setting. To use the pin in Schmitt-trigger input mode, S/W needs to set the PAE=0 and PAD=1. To use the pin in pseudo-open-drain mode, S/W sets the PAE=0. The benefit of pseudo-open-drain structure is that the output rise time can be much faster than pure open-drain structure. S/W sets PAE=1 to use the pin in CMOS push-pull output mode. Reading the pin data (PAD) has different meaning. In "Read-Modify-Write" instruction, CPU actually reads the output data register. In the other instructions, CPU reads the pin state. The so-called "Read-Modify-Write" instruction includes BSF, BCF and all instructions using F-Plane as destination.





How to control PA0-2 status can be concluded as following list.

| PAE0-2 | PAD0-2 | PAPUN0-2 | PIN STATE | Pull-up | Mode                                                      |
|--------|--------|----------|-----------|---------|-----------------------------------------------------------|
| 0      | 0      | X        | Low       | No      | pseudo-open-drain output                                  |
| 0      | 1      | 0        | High      | YES     | pseudo-open-drain output<br>or<br>input with pull-high    |
| 0      | 1      | 1        | Hi-Z      | No      | pseudo-open-drain output<br>or<br>input without pull-high |
| 1      | 0      | X        | Low       | No      | CMOS push-pull output                                     |
| 1      | 1      | X        | High      | No      | CMOS push-pull output                                     |



# 4.2 PA3-6, PB0-3

These pins are almost the same as PA0-2, except they do not support pseudo-open-drain mode. They can be used in pure open-drain mode, instead.





How to control PA3-6 and PB0-3 status can be concluded as following list.

| PAE3-6<br>PBE0-3 | PAD3-6<br>PBD0-3 | PAPUN3-6<br>PBPUN0-3 | PIN STATE | Pull-up | Mode                    |
|------------------|------------------|----------------------|-----------|---------|-------------------------|
| 0                | 0                | X                    | Low       | No      | open-drain output       |
|                  |                  |                      |           |         | open-drain output       |
| 0                | 1                | 0                    | High      | Yes     | or                      |
|                  |                  |                      |           |         | input with pull-high    |
|                  |                  |                      |           |         | open-drain output       |
| 0                | 1                | 1                    | Hi-Z      | No      | or                      |
|                  |                  |                      |           |         | input without pull-high |
| 1                | 0                | X                    | Low       | No      | CMOS push-pull output   |
| 1                | 1                | X                    | High      | No      | CMOS push-pull output   |

DS-TM57PE15A\_E 55 Rev 1.2, 2018/05/10



#### 4.3 PA7

PA7 can be used in Schmitt-trigger input or open-drain output which is setting by the PAD[7] (F05.7) bit. When the PAD[7] bit is set, PA7 is assigned as Schmitt-trigger input mode, otherwise is assigned as open-drain output mode and output low. The pull-up resistor connected to this pin default, and can be disabled by S/W. In open-drain output mode, the pull-up resistor will not be disabled automatically. The pull-up resistor can be disabled by S/W in open-drain output mode for power saving.



How to control PA7 status can be concluded as following list.

| SYSCFG[7] | PAD7 | PAPUN7 | PN STATE | Pull-up | MODE                                                            |
|-----------|------|--------|----------|---------|-----------------------------------------------------------------|
| 0         | 0    | 0      | Low      | Yes     | open-drain output with pull-high (not suggest to use this mode) |
| 0         | 0    | 1      | Low      | No      | open-drain output without pull-high                             |
| 0         | 1    | 0      | High     | Yes     | input with pull-high                                            |
| 0         | 1    | 1      | Hi-Z     | No      | input without pull-high                                         |
| 1         | X    | 0      | High     | Yes     | reset input with pull-high                                      |
| 1         | X    | 1      | Hi-Z     | No      | reset input without pull-high                                   |

DS-TM57PE15A\_E 56 Rev 1.2, 2018/05/10



| F05   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |  |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|
| PAD   | PAD7  |       |       |       | PAD   |       |       |       |  |  |  |
| R/W   | R/W   |       | R/W   |       |       |       |       |       |  |  |  |
| Reset | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |  |  |  |

F05.7 **PAD7:** PA7 data or pin mode control

0: PA7 is open-drain output mode and output low

1: PA7 is Schmitt-trigger input mode

F05.6~0 **PAD:** PA6~PA0 data

0: output low

1: output high or Schmitt-trigger input mode

| F06   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| PBD   | _     | _     | _     | _     |       | PE    | BD    |       |
| R/W   | _     | _     | _     | _     |       | R/    | W     |       |
| Reset | _     | _     | _     | _     | 1     | 1     | 1     | 1     |

F06.3~0 **PBD:** PB3~PB0 data

0: output low

1: output high or Schmitt-trigger input mode

| R05   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |  |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|
| PAE   |       |       |       |       | PAE   |       |       |       |  |  |  |
| R/W   | _     |       | W     |       |       |       |       |       |  |  |  |
| Reset | _     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |  |

R05.6~3 **PAE:** PA6~PA3 pin mode control

0: the pin is open-drain output or Schmitt-trigger input

1: the pin is CMOS push-pull output

R05.2~0 **PAE:** PA2~PA0 pin mode control

0: the pin is pseudo-open-drain output or Schmitt-trigger input

1: the pin is CMOS push-pull output

| R06   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| PBE   | -     | -     | ı     | _     |       | PI    | 3E    |       |
| R/W   | _     | _     | _     | _     |       | V     | V     |       |
| Reset | _     | _     |       | _     | 0     | 0     | 0     | 0     |

R06.3~0 **PBE:** PB3~PB0 pin mode control

0: the pin is open-drain output or Schmitt-trigger input

1: the pin is CMOS push-pull output

DS-TM57PE15A\_E 57 Rev 1.2, 2018/05/10



| R08   | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|--------|-------|-------|-------|-------|-------|-------|-------|
| PAPUN | PAPUN7 |       |       |       | PAPUN |       |       |       |
| R/W   | W      |       |       |       | W     |       |       |       |
| Reset | 0      | 1     | 1     | 1     | 1     | 1     | 1     | 1     |

R08.7 **PAPUN7:** PA7 pull-up resistor enable

0: the pin pull-up resistor is enabled

1: the pin pull-up resistor is disabled

R08.6~0 **PAPUN:** PA6~PA0 pull-up resistor enable

0: the pin pull-up resistor is enabled, except

a: the pin's output data register (PAD) is 0

b: the pin's CMOS push-pull mode is chosen (PAE=1)

c: the pin is working for external RC oscillation

1: the pin pull-up resistor is disabled

| R09   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| PBPUN | _     | _     | _     | _     |       | PBF   | PUN   |       |
| R/W   | _     | _     | _     | _     |       | V     | V     |       |
| Reset |       |       |       |       |       |       |       |       |

R09.6~0 **PBPUN:** PB3~PB0 pull-up resistor enable

0: the pin pull-up resistor is enabled, except

a: the pin's output data register (PBD) is 0

b: the pin's CMOS push-pull mode is chosen (PBE=1)

1: the pin pull-up resistor is disabled

| R13    | Bit 7 | Bit 6 | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |  |  |
|--------|-------|-------|--------|-------|-------|-------|-------|-------|--|--|--|--|
| PAWKEN | _     |       | PAWKEN |       |       |       |       |       |  |  |  |  |
| R/W    | _     |       | W      |       |       |       |       |       |  |  |  |  |
| Reset  |       | 0     | 0      | 0     | 0     | 0     | 0     | _     |  |  |  |  |

## R13.6~1 **PAWKEN:** PA6~PA1 individual pin low level wake up control

0: disable 1: enable

| R18    | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit 0 |
|--------|-------|-------|-------|-------|-------|--------|-------|-------|
| PBWKEN | _     | _     | _     | _     |       | PBWKEN |       | _     |
| R/W    | _     | _     | _     | _     |       | W      |       | _     |
| Reset  | _     | _     | _     | _     | 0     | 0      | 0     | _     |

#### R18.3~1 **PBWKEN:** PB3~PB1 individual pin low level wake up control

0: disable1: enable

DS-TM57PE15A\_E 58 Rev 1.2, 2018/05/10



# **MEMORY MAP**

# F-Plane

| Name         | Address | R/W | Rst | Description                                                                                                            |
|--------------|---------|-----|-----|------------------------------------------------------------------------------------------------------------------------|
| (F00) INDF   | -       | -   |     | Function related to : RAM W/R                                                                                          |
| INDF         | 00.7~0  | R/W | -   | Not a physical register, addressing INDF actually point to the register whose address is contained in the FSR register |
| (F01) TM0    |         |     |     | Function related to : Timer0                                                                                           |
| TM0          | 01.7~0  | R/W | 0   | Timer0 content                                                                                                         |
| (F02) PCL    |         |     |     | Function related to: PROGRAM COUNT                                                                                     |
| PCL          | 02.7~0  | R/W | 0   | Programming Counter LSB[7~0]                                                                                           |
| (F03) STATUS |         |     |     | Function related to : STATUS                                                                                           |
| LVD          | 03.7    | R   | 0   | Low voltage detector flag                                                                                              |
| GB0          | 03.6    | R/W | 0   | General purpose bit 0                                                                                                  |
| -            | 03.5    | -   | -   | Reserved                                                                                                               |
| ТО           | 03.4    | R   | 0   | WDT timeout flag                                                                                                       |
| PD           | 03.3    | R   | 0   | Power-down mode flag                                                                                                   |
| Z            | 03.2    | R/W | 0   | Zero flag                                                                                                              |
| DC           | 03.1    | R/W | 0   | Decimal Carry flag or Decimal /Borrow flag                                                                             |
| С            | 03.0    | R/W | 0   | Carry flag or /Borrow flag                                                                                             |
| (F04) FSR    |         |     |     | Function related to : RAM W/R / Table Read                                                                             |
| DPL          | 04.7~0  | R/W | -   | Table read low address, data ROM pointer (DPTR) low byte                                                               |
| FSR          | 04.6~0  | R/W | -   | File Select Register, indirect address mode pointer                                                                    |
| (F05) PAD    |         |     |     | Function related to : Port A                                                                                           |
|              |         | R   | -   | PA7 pin or "data register" state                                                                                       |
| PAD7         | 05.7    | W   | 1   | 0: PA7 is open-drain output mode 1: PA7 is Schmitt-trigger input mode                                                  |
| PAD          | 05.6~0  | R   | -   | Port A pin or "data register" state                                                                                    |
| PAD          | 03.0~0  | W   | 7F  | Port A output data register                                                                                            |
| (F06) PBD    |         |     |     | Function related to : Port B                                                                                           |
| DDD          | 0620    | R   | -   | Port B pin or "data register" state                                                                                    |
| PBD          | 06.3~0  | W   | F   | Port B output data register                                                                                            |



| Name              | Address  | R/W    | Rst | Description                                                         |
|-------------------|----------|--------|-----|---------------------------------------------------------------------|
| (F08) INTIE       | <u>-</u> |        | -   | Function related to : Interrupt Enable                              |
| , ,               |          |        |     | PWM0 interrupt enable                                               |
| PWM0IE            | 08.7     | R/W    | 0   | 0: disable                                                          |
|                   |          |        |     | 1: enable                                                           |
|                   |          |        |     | T2 interrupt enable                                                 |
| T2IE              | 08.6     | R/W    | 0   | 0: disable                                                          |
|                   |          |        |     | 1: enable                                                           |
| -                 | 08.5     | -      | -   | Reserved                                                            |
|                   |          |        |     | Timer0 interrupt enable                                             |
| TM0IE             | 08.4     | R/W    | 0   | 0: disable                                                          |
|                   |          |        |     | 1: enable                                                           |
| NATURE CONTRACTOR | 00.2     | D // I |     | Wakeup Timer interrupt enable                                       |
| WKTIE             | 08.3     | R/W    | 0   | 0: disable                                                          |
|                   |          |        |     | 1: enable                                                           |
| INT2IE            | 08.2     | R/W    | 0   | INT2 (PA7) pin interrupt enable 0: disable                          |
| INIZIE            | 06.2     | IX/ VV | U   | 1: enable                                                           |
|                   |          |        |     | INT1 (PB0) pin interrupt enable                                     |
| INT1IE            | 08.1     | R/W    | 0   | 0: disable                                                          |
| 11(1112           | 00.1     | 10 11  |     | 1: enable                                                           |
|                   |          |        |     | INT0 (PA0) pin interrupt enable                                     |
| INT0IE            | 08.0     | R/W    | 0   | 0: disable                                                          |
|                   |          |        |     | 1: enable                                                           |
| (F09) INTIF       |          |        |     | Function related to : Interrupt Flag                                |
|                   |          | R      | _   | PWM0 interrupt event pending flag, set by H/W while PWM0            |
| PWM0IF            | 09.7     | K      | _   | overflows                                                           |
| 1 WWIOII          | 07.7     | W      | 0   | 0: clear this flag                                                  |
|                   |          |        | Ů   | 1: no action                                                        |
|                   |          | R      | -   | T2 interrupt event pending flag, set by H/W while T2 overflows      |
| T2IF              | 09.6     | W      | 0   | 0: clear this flag                                                  |
|                   |          |        | , i | 1: no action                                                        |
| -                 | 09.5     | -      | -   | Reserved                                                            |
|                   |          | R      | _   | Timer0 interrupt event pending flag, set by H/W while Timer0        |
| TM0IF             | 09.4     |        |     | overflows                                                           |
|                   |          | W      | 0   | 0: clear this flag                                                  |
|                   |          |        |     | 1: no action                                                        |
| WKTIF             | 09.3     | R      | -   | WKT interrupt event pending flag, set by H/W while WKT time out     |
| WKIIF             | 09.3     | W      | 0   | 0: clear this flag 1: no action                                     |
|                   |          |        |     | INT2 interrupt event pending flag, set by H/W at INT2 pin's falling |
|                   |          | R      | -   | edge                                                                |
| INT2IF            | 09.2     |        |     | 0: clear this flag                                                  |
|                   |          | W      | 0   | 1: no action                                                        |
|                   |          |        |     | INT1 interrupt event pending flag, set by H/W at INT1 pin's falling |
|                   | 00.4     | R      | -   | edge                                                                |
| INT1IF            | 09.1     | ***    | 0   | 0: clear this flag                                                  |
|                   |          | W      | 0   | 1: no action                                                        |
|                   |          | D      |     | INT0 interrupt event pending flag, set by H/W at INT0 pin's         |
| INT0IF            | 09.0     | R      |     | falling/rising edge                                                 |
| INTOIL            | U9.U     | W      | 0   | 0: clear this flag                                                  |
|                   |          | **     | U   | 1: no action                                                        |



| Name           | Address | R/W      | Rst | Description                                                                                                                                                     |
|----------------|---------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (F12) PWM0D    |         | <u> </u> |     | Function related to: PWM0                                                                                                                                       |
| PWM0D          | 12.7~0  | R/W      | 0   | PWM0 duty                                                                                                                                                       |
| (F14) MF14     |         |          |     | Function related to: CPUCLK / T2 / TM0 / PWM0                                                                                                                   |
| CPUCKS         | 14.7    | R/W      | 1/0 | System clock (Fsys) selection, the reset value depends on SYSCFG[8]. 0: Fast-clock 1: Slow-clock If MODE2Vn (SYSCFG[8])=1, the reset value is 0, otherwise is 1 |
| FASTSTP        | 14.6    | R/W      | 0   | Fast-clock Enable / Disable 0: enable 1: disable                                                                                                                |
| SLOWEN         | 14.5    | R/W      | 1   | Slow-clock Enable / Disable 0: Slow-clock is disabled, except CPUCKS=1 1: Slow-clock is enabled                                                                 |
| -              | 14.4~3  | -        | -   | Reserved                                                                                                                                                        |
| T2CLR          | 14.2    | R/W      | 0   | T2 counter clear 0: T2 is counting 1: T2 is clear immediately, this bit is auto cleared by H/W                                                                  |
| TM0STP         | 14.1    | R/W      | 0   | Timer0 counter stop 0: Timer0 is counting 1: Timer0 stops counting                                                                                              |
| PWM0CLR        | 14.0    | R/W      | 1   | PWM0 clear and hold 0: PWM0 is running 1: PWM0 is cleared and hold                                                                                              |
| (F17) DPH      |         |          |     | Function related to : Table Read                                                                                                                                |
| DPH            | 17.1~0  | R/W      | 0   | Table read high address, data ROM pointer (DPTR) high byte                                                                                                      |
| User Data Memo | ry      |          |     |                                                                                                                                                                 |
| SRAM           | 20~4F   | R/W      | -   | Internal RAM                                                                                                                                                    |



# R-Plane

| Name             | Address | R/W | Rst                         | Description                                                                                                                                                                                                                                                                                                                        |
|------------------|---------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (R02) TM0CTL Fun |         |     |                             | Function related to: Timer0                                                                                                                                                                                                                                                                                                        |
| TM0EDG           | 02.5    | W   | 0                           | TM0CKI (PA2) edge selection for Timer0 Prescaler count 0: TM0CKI (PA2) rising edge for Timer0 Prescaler count 1: TM0CKI (PA2) falling edge for Timer0 Prescaler count                                                                                                                                                              |
| TM0CKS           | 02.4    | W   | 0                           | Timer0 Prescaler clock select 0: Instruction Cycle (Fsys/2) as Timer0 Prescaler clock 1: TM0CKI (PA2) as Timer0 Prescaler clock                                                                                                                                                                                                    |
| TM0PSC           | 02.3~0  | W   | 0                           | Timer0 Prescale 0000: divided by 1 0001: divided by 2 0010: divided by 4 0011: divided by 8 0100: divided by 16 0101: divided by 32 0110: divided by 64 0111: divided by 128 1xxx: divided by 256                                                                                                                                  |
| (R03) PWRDN      |         |     |                             | Function related to: Power Down                                                                                                                                                                                                                                                                                                    |
| PWRDN            | 03      | W   | -                           | Write this register to enter Power-down (STOP/IDLE) Mode                                                                                                                                                                                                                                                                           |
| (R04) WDTCLI     | 2       |     |                             | Function related to: WDT                                                                                                                                                                                                                                                                                                           |
| WDTCLR           | 04      | W   | _                           | Write this register to clear WDT/WKT timer                                                                                                                                                                                                                                                                                         |
| (R05) PAE        |         |     |                             | Function related to: Port A                                                                                                                                                                                                                                                                                                        |
| PAE              | 05.6~3  | W   | 0                           | PA6~PA3 I/O mode control Each bit controls its corresponding pin, if the bit is 0: the pin is open-drain output or Schmitt-trigger input 1: the pin is CMOS push-pull output PA2~PA0 I/O mode control                                                                                                                              |
|                  | 05.2~0  | W   | 0                           | Each bit controls its corresponding pin, if the bit is  0: the pin is pseudo-open-drain output or Schmitt-trigger input  1: the pin is CMOS push-pull output                                                                                                                                                                       |
| (R06) PBE        |         |     | Function related to: Port B |                                                                                                                                                                                                                                                                                                                                    |
| PBE              | 06.3~0  | W   | 0                           | PB3~PB0 I/O mode control Each bit controls its corresponding pin, if the bit is 0: the pin is open-drain output or Schmitt-trigger input 1: the pin is CMOS push-pull output                                                                                                                                                       |
| (R08) PAPUN      |         |     |                             | Function related to: Port A                                                                                                                                                                                                                                                                                                        |
| PAPUN7           | 08.7    | W   | 0                           | PA7 pull-up control, if the bit is 0: the pin pull-up resistor is enabled 1: the pin pull-up resistor is disabled                                                                                                                                                                                                                  |
| PAPUN            | 08.6~0  | W   | 7F                          | PA6~PA0 pull-up control Each bit controls its corresponding pin, if the bit is 0: the pin pull-up resistor is enabled, except a. the pin's output data register (PAD) is 0 b. the pin's CMOS push-pull mode is chosen (PAE=1) c. the pin is working for Crystal or external RC oscillation 1: the pin pull-up resistor is disabled |



| Name         | Address | R/W | Rst | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Description                   |  |  |
|--------------|---------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--|--|
| (R09) PBPUN  |         |     |     | Function related to: Port B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                               |  |  |
| PBPUN        | 09.3~0  | W   | FF  | PB3~PB0 pull-up control Each bit controls its corresponding pin, if the bit is 0: the pin pull-up resistor is enabled, except a. the pin's output data register (PBD) is 0 b. the pin's CMOS push-pull mode is chosen (PBE=1) 1: the pin pull-up resistor is disabled                                                                                                                                                                                                                                                                                                                                                     |                               |  |  |
| (R0B) MR0B   |         |     |     | Function related to: INT0 / TCOUT / WKT / WDT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               |  |  |
| INT0EDG      | 0b.4    | W   | 0   | INT0 pin (PA0) edge interrupt event 0: falling edge to trigger 1: rising edge to trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               |  |  |
| ТСОЕ         | 0b.3    | W   | 0   | Enable Instruction Cycle (Fsys/2) output to PA3 pin (TCOUT) 0: disable 1: enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                               |  |  |
| -            | 0b.2    | -   | -   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               |  |  |
| WKTPSC       | 0b.1~0  | W   | 11  | WDT/WKT pre-scale option or SIRC frequency selections           Bit 1         Bit 0         5V         3V           0         0         12 ms         16 ms           0         1         24 ms         32 ms           1         0         48 ms         64 ms           1         1         96 ms         128 ms   SIRC frequency selections:            Bit 1         Bit 0         5V         3V           0         0         170 KHz         128 KHz           0         1         42.5 KHz         32 KHz           1         0         10.6 KHz         8 KHz           1         1         2.6 KHz         2 KHz |                               |  |  |
| (R0E) MR0E   |         |     |     | Function related to: Power Filter / Voltage Pump                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                               |  |  |
| VDDFLT       | 0e.6    | W   | 0   | Power noise filter 0: disable 1: enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power noise filter 0: disable |  |  |
| NOPUMP       | 0e.3    | W   | 0   | Voltage PUMP control 0: enable auto-pump-mode 1: disable voltage pump                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                               |  |  |
| (R10) PMW0PF |         |     |     | Function related to : PWM0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                               |  |  |
| PWM0PRD      | 10.7~0  | W   | FF  | PWM0 period data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                               |  |  |
| (R11) PWM0C7 | TL .    |     |     | Function related to : PWM0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                               |  |  |
| PWM0OE       | 11.2    | W   | 0   | PWM0 positive output to PA1 pin 0: disable 1: enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                               |  |  |
| PWM0PSC      | 11.1~0  | W   | 0   | PWM0 prescaler, PWM0 clock select 00: Fsys divided by 1 01: Fsys divided by 2 10: Fsys divided by 4 11: Fsys divided by 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                               |  |  |



| Name                                                | Address | R/W | Rst                                    | Description                                                                                                                  |  |
|-----------------------------------------------------|---------|-----|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|
| (R13) PAWKEN                                        |         |     | Function related to : Port A / WAKE UP |                                                                                                                              |  |
| PAWKEN                                              | 13.6~1  | W   | 0                                      | PA6~PA1 individual pin low level wake up control Each bit controls its corresponding pin, if the bit is 0: disable 1: enable |  |
| (R14) MR14                                          |         |     |                                        | Function related to: T2 / CPUCLK                                                                                             |  |
| T2CKS                                               | 14.4    | W   | 0                                      | T2 clock source selection 0: Slow-clock 1: Fsys/128                                                                          |  |
| T2PSC                                               | 14.3~2  | W   | 0                                      | T2 prescaler. T2 clock source 00: divided by 32768 01: divided by 16384 10: divided by 8192 11: divided by 128               |  |
| SLOWCKS                                             | 14.1~0  | W   | 1                                      | Slow-clock type 00: SXT 01: SIRC 10: XRC                                                                                     |  |
| (R18) PBWKEN Function related to : Port B / WAKE UP |         |     | Function related to: Port B / WAKE UP  |                                                                                                                              |  |
| PBWKEN                                              | 18.3~1  | W   | 0                                      | PB3~PB1 individual pin low level wake up control Each bit controls its corresponding pin, if the bit is 0: disable 1: enable |  |
| (R19) FIRCKS Function related to : CPUCLK           |         |     |                                        |                                                                                                                              |  |
| FIRCKS                                              | 19.7~6  | W   | 10                                     | FIRC clock source selection 00: 1 MHz 01: 2 MHz 10: 4 or 8 MHz (4 MHz if SYSCFG[5]=0, 8 MHz if SYSCFG[5]=1) 11: 16 MHz       |  |



## **INSTRUCTION SET**

Each instruction is a 14-bit word divided into an Op Code, which specifies the instruction type, and one or more operands, which further specify the operation of the instruction. The instructions can be categorized as byte-oriented, bit-oriented and literal operations list in the following table.

For byte-oriented instructions, "f" or "r" represents the address designator and "d" represents the destination designator. The address designator is used to specify which address in Program memory is used by the instruction. The destination designator specifies where the result of the operation is placed. If "d" is "0", the result is placed in the address specified in the instruction.

For bit-oriented instructions, "b" represents a bit field designator, which selects the number of the bit affected by the operation, while "f" represents the address designator. For literal operations, "k" represents the literal or constant value.

| Field / Legend | Description                                                         |  |  |
|----------------|---------------------------------------------------------------------|--|--|
| f              | F-Plane Register File Address                                       |  |  |
| r              | R-Plane Register File Address                                       |  |  |
| b              | Bit address                                                         |  |  |
| k              | Literal. Constant data or label                                     |  |  |
| d              | Destination selection field. 0 : Working register 1 : Register file |  |  |
| W              | Working Register                                                    |  |  |
| Z              | Zero Flag                                                           |  |  |
| С              | Carry Flag                                                          |  |  |
| DC             | Decimal Carry Flag                                                  |  |  |
| PC             | Program Counter                                                     |  |  |
| TOS            | Top Of Stack                                                        |  |  |
| GIE            | Global Interrupt Enable Flag (i-Flag)                               |  |  |
|                | Option Field                                                        |  |  |
| ()             | Contents                                                            |  |  |
|                | Bit Field                                                           |  |  |
| В              | Before                                                              |  |  |
| A              | After                                                               |  |  |
| ←              | Assign direction                                                    |  |  |

DS-TM57PE15A\_E 65 Rev 1.2, 2018/05/10



| Mnemonic |     | Op Code           | Cycle      | Flag Affect     | Description                                      |
|----------|-----|-------------------|------------|-----------------|--------------------------------------------------|
|          |     |                   |            | egister Instru  | -                                                |
| ADDWF    | f,d | 00 0111 dfff ffff | 1          | C, DC, Z        | Add W and "f"                                    |
| ANDWF    | f,d | 00 0101 dfff ffff | 1          | Z               | AND W with "f"                                   |
| CLRF     | f   | 00 0001 1fff ffff | 1          | Z               | Clear "f"                                        |
| CLRW     |     | 00 0001 0100 0000 | 1          | Z               | Clear W                                          |
| COMF     | f,d | 00 1001 dfff ffff | 1          | Z               | Complement "f"                                   |
| DECF     | f,d | 00 0011 dfff ffff | 1          | Z               | Decrement "f"                                    |
| DECFSZ   | f,d | 00 1011 dfff ffff | 1 or 2     | -               | Decrement "f", skip if zero                      |
| INCF     | f,d | 00 1010 dfff ffff | 1          | Z               | Increment "f"                                    |
| INCFSZ   | f,d | 00 1111 dfff ffff | 1 or 2     | -               | Increment "f", skip if zero                      |
| IORWF    | f,d | 00 0100 dfff ffff | 1          | Z               | OR W with "f"                                    |
| MOVFW    | f   | 00 1000 0fff ffff | 1          | -               | Move "f" to W                                    |
| MOVWF    | f   | 00 0000 1fff ffff | 1          | -               | Move W to "f"                                    |
| MOVWR    | r   | 00 0000 00rr rrrr | 1          | -               | Move W to "r"                                    |
| RLF      | f,d | 00 1101 dfff ffff | 1          | С               | Rotate left "f" through carry                    |
| RRF      | f,d | 00 1100 dfff ffff | 1          | С               | Rotate right "f" through carry                   |
| SUBWF    | f,d | 00 0010 dfff ffff | 1          | C, DC, Z        | Subtract W from "f"                              |
| SWAPF    | f,d | 00 1110 dfff ffff | 1          | -               | Swap nibbles in "f"                              |
| TESTZ    | f   | 00 1000 1fff ffff | 1          | Z               | Test if "f" is zero                              |
| XORWF    | f,d | 00 0110 dfff ffff | 1          | Z               | XOR W with "f"                                   |
|          |     | Bit-Orient        | ed File Re | egister Instruc | ction                                            |
| BCF      | f,b | 01 000b bbff ffff | 1          | -               | Clear "b" bit of "f"                             |
| BSF      | f,b | 01 001b bbff ffff | 1          | -               | Set "b" bit of "f"                               |
| BTFSC    | f,b | 01 010b bbff ffff | 1 or 2     | -               | Test "b" bit of "f", skip if clear               |
| BTFSS    | f,b | 01 011b bbff ffff | 1 or 2     | -               | Test "b" bit of "f", skip if set                 |
|          |     | Literal           | and Cont   | rol Instructio  | n                                                |
| ADDLW    | k   | 01 1100 kkkk kkkk | 1          | C, DC, Z        | Add Literal "k" and W                            |
| ANDLW    | k   | 01 1011 kkkk kkkk | 1          | Z               | AND Literal "k" with W                           |
| CALL     | k   | 10 kkkk kkkk kkkk | 2          | -               | Call subroutine "k"                              |
| CLRWDT   |     | 00 0000 0000 0100 | 1          | TO, PD          | Clear Watch Dog Timer                            |
| GOTO     | k   | 11 kkkk kkkk kkkk | 2          | -               | Jump to branch "k"                               |
| IORLW    | k   | 01 1010 kkkk kkkk | 1          | Z               | OR Literal "k" with W                            |
| MOVLW    | k   | 01 1001 kkkk kkkk | 1          | -               | Move Literal "k" to W                            |
| NOP      |     | 00 0000 0000 0000 | 1          | -               | No operation                                     |
| RET      |     | 00 0000 0100 0000 | 2          | -               | Return from subroutine                           |
| RETI     |     | 00 0000 0110 0000 | 2          | -               | Return from interrupt                            |
| RETLW    | k   | 01 1000 kkkk kkkk | 2          | -               | Return with Literal in W                         |
| SLEEP    |     | 00 0000 0000 0011 | 1          | TO, PD          | Go into Power-down mode, Clock oscillation stops |
| TABRH    |     | 00 0000 0101 1000 | 2          | -               | Lookup ROM high data to W                        |
| TABRL    |     | 00 0000 0101 0000 | 2          | -               | Lookup ROM low data to W                         |
| XORLW    | k   | 01 1111 kkkk kkkk | 1          | Z               | XOR Literal "k" with W                           |



Add Literal "k" and W **ADDLW** 

**Syntax** ADDLW k Operands k:00h ~ FFh Operation  $(W) \leftarrow (W) + k$ Status Affected C, DC, Z

OP-Code 01 1100 kkkk kkkk

Description The contents of the W register are added to the eight-bit literal 'k' and the result is

placed in the W register.

Cycle

B: W = 0x10Example ADDLW 0x15

A: W = 0x25

Add W and "f" **ADDWF** 

ADDWF f [,d] Syntax Operands  $f: 00h \sim 7Fh, d: 0, 1$ Operation  $(destination) \leftarrow (W) + (f)$ 

Status Affected C, DC, Z OP-Code 00 0111 dfff ffff

Description Add the contents of the W register with register 'f'. If 'd' is 0, the result is stored in

the W register. If 'd' is 1, the result is stored back in register 'f'.

Cycle

B: W = 0x17, FSR = 0xC2ADDWF FSR, 0 Example

A: W = 0xD9, FSR = 0xC2

**ANDLW** Logical AND Literal "k" with W

Syntax ANDLW k Operands k:00h~FFh Operation  $(W) \leftarrow (W) \text{ AND } k$ 

Status Affected Z

OP-Code 01 1011 kkkk kkkk

Description The contents of W register are AND'ed with the eight-bit literal 'k'. The result is

placed in the W register.

Cycle

Example ANDLW 0x5F B : W = 0xA3A : W = 0x03

**ANDWF** AND W with "f"

Syntax ANDWF f [,d] Operands  $f: 00h \sim 7Fh, d: 0, 1$ Operation  $(destination) \leftarrow (W) AND (f)$ 

Status Affected 7.

OP-Code 00 0101 dfff ffff

Description AND the W register with register 'f'. If 'd' is 0, the result is stored in the W

register. If 'd' is 1, the result is stored back in register 'f'.

Cycle

Example ANDWF FSR, 1 B : W = 0x17, FSR = 0xC2

A : W = 0x17, FSR = 0x02



BCF Clear "b" bit of "f"

Syntax BCF f [,b]

Operands  $f: 00h \sim 3Fh, b: 0 \sim 7$ 

Operation  $(f.b) \leftarrow 0$ 

Status Affected

OP-Code 01 000b bbff ffff

Description Bit 'b' in register 'f' is cleared.

Cycle

Example BCF FLAG\_REG, 7 B: FLAG\_REG = 0xC7

 $A : FLAG_REG = 0x47$ 

BSF Set "b" bit of "f"

Syntax BSF f [,b]

Operands  $f: 00h \sim 3Fh, b: 0 \sim 7$ 

Operation  $(f.b) \leftarrow 1$ 

Status Affected -

OP-Code 01 001b bbff ffff
Description Bit 'b' in register 'f' is set.

Cycle 1

Example BSF FLAG\_REG, 7  $B : FLAG_REG = 0x0A$ 

A: FLAG REG = 0x8A

BTFSC Test "b" bit of "f", skip if clear(0)

Syntax BTFSC f [,b] Operands  $f: 00h \sim 3Fh, b: 0 \sim 7$ 

Operation Skip next instruction if (f.b) = 0

Status Affected -

OP-Code 01 010b bbff ffff

Description If bit 'b' in register 'f' is 1, then the next instruction is executed. If bit 'b' in register

'f is 0, then the next instruction is discarded, and a NOP is executed instead,

making this a 2nd cycle instruction.

Cycle 1 or 2

Example LABEL1 BTFSC FLAG, 1 B: PC = LABEL1

TRUE GOTO SUB1 A: if FLAG.1 = 0, PC = FALSE FALSE ... A: if FLAG.1 = 1, PC = TRUE

BTFSS Test "b" bit of "f", skip if set(1)

Syntax BTFSS f[,b]Operands  $f: 00h \sim 3Fh, b: 0 \sim 7$ 

Operation Skip next instruction if (f.b) = 1Status Affected -

OP-Code 01 011b bbff ffff

Description If bit 'b' in register 'f' is 0, then the next instruction is executed. If bit 'b' in register

'f' is 1, then the next instruction is discarded, and a NOP is executed instead,

making this a 2nd cycle instruction.

Cycle 1 or 2

Example LABEL1 BTFSS FLAG, 1 B: PC = LABEL1

TRUE GOTO SUB1 A: if FLAG.1 = 0, PC = TRUE FALSE ... A: if FLAG.1 = 1, PC = FALSE



CALL Call subroutine "k"

 $\begin{array}{ccc} \text{Syntax} & \text{CALL } k \\ \text{Operands} & k:000h \sim \text{FFFh} \end{array}$ 

Operation Operation:  $TOS \leftarrow (PC) + 1$ ,  $PC.11 \sim 0 \leftarrow k$ 

Status Affected -

OP-Code 10 kkkk kkkk kkkk

Description Call Subroutine. First, return address (PC+1) is pushed onto the stack. The 12-bit

immediate address is loaded into PC bits <11:0>. CALL is a two-cycle

instruction.

Cycle 2

Example LABEL1 CALL SUB1 B: PC = LABEL1

A : PC = SUB1, TOS = LABEL1 + 1

CLRF Clear "f"

SyntaxCLRF fOperands $f: 00h \sim 7Fh$ Operation $(f) \leftarrow 00h, Z \leftarrow 1$ 

Status Affected Z

OP-Code 00 0001 1fff ffff

Description The contents of register 'f' are cleared and the Z bit is set.

Cycle

Example  $CLRF FLAG\_REG = 0x5A$ 

A: FLAG REG = 0x00, Z = 1

CLRW Clear W

Syntax CLRW

Operands -

Operation (W)  $\leftarrow$  00h, Z  $\leftarrow$  1

Status Affected Z

OP-Code 00 0001 0100 0000

Description W register is cleared and Z bit is set.

Cycle 1

Example CLRW B: W = 0x5A

A: W = 0x00, Z = 1

**CLRWDT** Clear Watchdog Timer

Syntax CLRWDT

Operands -

Operation WDT/WKT Timer  $\leftarrow$  00h

Status Affected TO, PD

OP-Code 00 0000 0000 0100

Description CLRWDT instruction clears the Watchdog/Wakeup Timer

Cycle 1

Example CLRWDT B: WDT counter = ?

A: WDT counter = 0x00



| COMF Complement "f" | • |
|---------------------|---|
|---------------------|---|

|                 | •                                                                                      |
|-----------------|----------------------------------------------------------------------------------------|
| Syntax          | COMF f [,d]                                                                            |
| Operands        | $f: 00h \sim 7Fh, d: 0, 1$                                                             |
| Operation       | $(destination) \leftarrow (\bar{f})$                                                   |
| Status Affected | Ž                                                                                      |
| OP-Code         | 00 1001 dfff ffff                                                                      |
| Description     | The contents of register 'f' are complemented. If 'd' is 0, the result is stored in W. |
|                 | If 'd' is 1, the result is stored back in register 'f'.                                |
| Cycle           | 1                                                                                      |

Example COMF REG1, 0 B: REG1 = 0x13

A : REG1 = 0x13, W = 0xEC

# DECF Decrement "f"

| Syntax          | DECF f [,d]                                                                                   |                       |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------|-----------------------|--|--|--|
| Operands        | f:00h ~ 7Fh, d:0, 1                                                                           |                       |  |  |  |
| Operation       | $(destination) \leftarrow (f) - 1$                                                            |                       |  |  |  |
| Status Affected | Z                                                                                             |                       |  |  |  |
| OP-Code         | 00 0011 dfff ffff                                                                             |                       |  |  |  |
| Description     | Decrement register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the |                       |  |  |  |
|                 | result is stored back in register 'f'.                                                        |                       |  |  |  |
| Cycle           | 1                                                                                             |                       |  |  |  |
| Example         | DECF CNT, 1                                                                                   | B : CNT = 0x01, Z = 0 |  |  |  |
|                 |                                                                                               | A : CNT = 0x00, Z = 1 |  |  |  |

# DECFSZ Decrement "f", Skip if 0

| Syntax          | DECFSZ f [,d]                                                                                                                                                                                                                                                                                         |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operands        | $f: 00h \sim 7Fh, d: 0, 1$                                                                                                                                                                                                                                                                            |
| Operation       | (destination) $\leftarrow$ (f) - 1, skip next instruction if result is 0                                                                                                                                                                                                                              |
| Status Affected | -                                                                                                                                                                                                                                                                                                     |
| OP-Code         | 00 1011 dfff ffff                                                                                                                                                                                                                                                                                     |
| Description     | The contents of register 'f' are decremented. If 'd' is 0, the result is placed in the W register. If 'd' is 1, the result is placed back in register 'f'. If the result is 1, the next instruction is executed. If the result is 0, then a NOP is executed instead, making it a 2 cycle instruction. |
| Cycle           | 1 or 2                                                                                                                                                                                                                                                                                                |
| Example         | LABEL1 DECFSZ CNT, 1 B: PC = LABEL1                                                                                                                                                                                                                                                                   |
|                 | GOTO LOOP $A: CNT = CNT - 1$                                                                                                                                                                                                                                                                          |
|                 | CONTINUE if $CNT = 0$ , $PC = CONTINUE$                                                                                                                                                                                                                                                               |
|                 | if CNT $\neq$ 0, PC = LABEL1 + 1                                                                                                                                                                                                                                                                      |

# **GOTO** Unconditional Branch

| Syntax          | GOTO k                                                                        |                  |  |  |  |
|-----------------|-------------------------------------------------------------------------------|------------------|--|--|--|
| Operands        | k: 000h ~ FFFh                                                                |                  |  |  |  |
| Operation       | $PC.11 \sim 0 \leftarrow k$                                                   |                  |  |  |  |
| Status Affected | -                                                                             |                  |  |  |  |
| OP-Code         | 11 kkkk kkkk kkkk                                                             |                  |  |  |  |
| Description     | GOTO is an unconditional branch. The 12-bit immediate value is loaded into PC |                  |  |  |  |
|                 | bits <11:0>. GOTO is a two-cy                                                 | cle instruction. |  |  |  |
| Cycle           | 2                                                                             |                  |  |  |  |
| Example         | LABEL1 GOTO SUB1                                                              | B: PC = LABEL1   |  |  |  |
|                 |                                                                               | A: PC = SUB1     |  |  |  |

DS-TM57PE15A\_E 70 Rev 1.2, 2018/05/10



**INCF** Increment "f"

Syntax INCF f [,d] Operands  $f: 00h \sim 7Fh$ 

Operation (destination)  $\leftarrow$  (f) + 1

Status Affected Z

OP-Code 00 1010 dfff ffff

Description The contents of register 'f' are incremented. If 'd' is 0, the result is placed in the W

register. If 'd' is 1, the result is placed back in register 'f'.

Cycle 1

Example INCF CNT, 1 B: CNT = 0xFF, Z = 0

A : CNT = 0x00, Z = 1

INCFSZ Increment "f", Skip if 0

Syntax INCFSZ f [,d] Operands  $f: 00h \sim 7Fh, d: 0, 1$ 

Operation (destination)  $\leftarrow$  (f) + 1, skip next instruction if result is 0

Status Affected -

OP-Code 00 1111 dfff ffff

Description The contents of register 'f' are incremented. If 'd' is 0, the result is placed in the W

register. If 'd' is 1, the result is placed back in register 'f'. If the result is 1, the next instruction is executed. If the result is 0, a NOP is executed instead, making it a 2

cycle instruction.

Cycle 1 or 2

Example LABEL1 INCFSZ CNT, 1 B: PC = LABEL1

GOTO LOOP A : CNT = CNT + 1

CONTINUE if CNT = 0, PC = CONTINUE

if  $CNT \neq 0$ , PC = LABEL1 + 1

**IORLW** Inclusive OR Literal with W

 $\begin{tabular}{lll} Syntax & IORLW & & \\ Operands & k:00h \sim FFh \\ Operation & (W) \leftarrow (W) OR & \\ \end{tabular}$ 

Status Affected Z

OP-Code 01 1010 kkkk kkkk

Description The contents of the W register are OR'ed with the eight-bit literal 'k'. The result is

placed in the W register.

Cycle 1

Example IORLW 0x35 B: W = 0x9A

A: W = 0xBF, Z = 0

**IORWF** Inclusive OR W with "f"

Syntax IORWF f [,d] Operands  $f: 00h \sim 7Fh, d: 0, 1$ Operation  $(destination) \leftarrow (W) OR k$ 

Status Affected Z

OP-Code 00 0100 dfff ffff

Description Inclusive OR the W register with register 'f'. If 'd' is 0, the result is placed in the

W register. If 'd' is 1, the result is placed back in register 'f'.

Cycle 1

Example IORWF RESULT, 0 B: RESULT = 0x13, W = 0x91

A: RESULT = 0x13, W = 0x93, Z = 0



Move "f" to W **MOVFW** 

MOVFW f Syntax  $f:00h \sim 7Fh$ Operands Operation  $(W) \leftarrow (f)$ 

Status Affected

OP-Code 00 1000 0fff ffff

Description The contents of register 'f' are moved to W register.

Cycle

Example MOVFW FSR B : FSR = 0xC2, W = ?

A: FSR = 0xC2, W = 0xC2

**MOVLW** Move Literal to W

Syntax MOVLW k Operands k:00h ~ FFh Operation  $(W) \leftarrow k$ 

Status Affected

OP-Code 01 1001 kkkk kkkk

Description The eight-bit literal 'k' is loaded into W register. The don't cares will assemble as

0's.

Cycle

Example MOVLW 0x5A B:W=?

A: W = 0x5A

**MOVWF** Move W to "f"

MOVWF f **Syntax** Operands f:00h~7Fh Operation  $(f) \leftarrow (W)$ 

Status Affected

OP-Code 00 0000 1fff ffff Move data from W register to register 'f'.

Description Cycle

Example MOVWF REG1 B : REG1 = 0xFF, W = 0x4F

A: REG1 = 0x4F, W = 0x4F

Move W to "r" **MOVWR** 

MOVWR r **Syntax** Operands  $r:00h \sim 3Fh$ Operation  $(r) \leftarrow (W)$ 

Status Affected

OP-Code 00 0000 00rr rrrr

Description Move data from W register to register 'r'.

Cycle

B : REG1 = 0xFF, W = 0x4FExample MOVWR REG1

A : REG1 = 0x4F, W = 0x4F



NOP No Operation

Syntax NOP Operands -

Operation No Operation

Status Affected -

OP-Code 00 0000 0000 0000 Description No Operation

Cycle 1 Example NOP

**RET** Return from Subroutine

Syntax RET Operands -

Operation  $PC \leftarrow TOS$ 

Status Affected -

OP-Code 00 0000 0100 0000

Description Return from subroutine. The stack is POPed and the top of the stack (TOS) is

loaded into the program counter. This is a two-cycle instruction.

Cycle 2

Example RET A: PC = TOS

**RETI** Return from Interrupt

Syntax RETI

Operands -

Operation  $PC \leftarrow TOS, GIE \leftarrow 1$ Status Affected -  $00\ 0000\ 0110\ 0000$ 

Description Return from Interrupt. Stack is POPed and Top-of-Stack (TOS) is loaded in to the

PC. Interrupts are enabled. This is a two-cycle instruction.

Cycle 2

Example A: PC = TOS, GIE = 1

**RETLW** Return with Literal in W

Status Affected -

OP-Code 01 1000 kkkk kkkk

Description The W register is loaded with the eight-bit literal 'k'. The program counter is

loaded from the top of the stack (the return address). This is a two-cycle

instruction.

Cycle 2

Example CALL TABLE B: W = 0x07

: A: W = value of k8

TABLE ADDWF PCL, 1

RETLW k1 RETLW k2

. RETLW kn



**RLF** Rotate Left "f" through Carry

RLF f [,d] Syntax  $f: 00h \sim 7Fh, d: 0, 1$ Operands Operation Register f

Status Affected C

OP-Code 00 1101 dfff ffff

Description The contents of register 'f' are rotated one bit to the left through the Carry Flag. If

'd' is 0, the result is placed in the W register. If 'd' is 1, the result is stored back in

register 'f'.

Cycle 1

Example RLF REG1, 0  $B : REG1 = 1110 \ 0110, C = 0$ 

A: REG1 = 1110 0110 = 1100 1100, C = 1

**RRF** Rotate Right "f" through Carry

**Syntax** RRF f [,d]

Operands  $f: 00h \sim 7Fh, d: 0, 1$ Operation



Status Affected C

OP-Code 00 1100 dfff ffff

Description The contents of register 'f' are rotated one bit to the right through the Carry Flag.

If 'd' is 0, the result is placed in the W register. If 'd' is 1, the result is placed back

in register 'f'.

Cycle

RRF REG1, 0  $B : REG1 = 1110 \ 0110, C = 0$ Example

> A : REG1 = 11100110W  $= 0111\ 0011, C = 0$

**SLEEP** Go into standby mode, Clock oscillation stops

SLEEP Syntax Operands Operation Status Affected TO, PD

OP-Code 00 0000 0000 0011

Description Go into STOP mode with the oscillator stops.

Cycle

Example **SLEEP** 



| Syntax          | SUBWF f [,d]                           |                                                          |
|-----------------|----------------------------------------|----------------------------------------------------------|
| Operands        | $f: 00h \sim 7Fh, d: 0, 1$             |                                                          |
| Operation       | $(destination) \leftarrow (f) - (W)$   |                                                          |
| Status Affected | C, DC, Z                               |                                                          |
| OP-Code         | 00 0010 dfff ffff                      |                                                          |
| Description     | Subtract (2's complement method        | 1) W register from register 'f'. If 'd' is 0, the result |
|                 | is stored in the W register. If 'd' is | 1, the result is stored back in register 'f'.            |
| Cycle           | 1                                      |                                                          |
| Example         | SUBWF REG1, 1                          | B: REG1 = $0x03$ , W = $0x02$ , C = ?, Z = ?             |
|                 |                                        | A: REG1 = $0x01$ , W = $0x02$ , C = 1, Z = $0$           |
|                 |                                        |                                                          |
|                 | SUBWF REG1, 1                          | B: REG1 = $0x02$ , W = $0x02$ , C = ?, Z = ?             |
|                 |                                        | A: $REG1 = 0x00$ , $W = 0x02$ , $C = 1$ , $Z = 1$        |
|                 |                                        |                                                          |
|                 | SUBWF REG1, 1                          | B: $REG1 = 0x01$ , $W = 0x02$ , $C = ?$ , $Z = ?$        |
|                 |                                        | A: REG1 = $0xFF$ , W = $0x02$ , C = $0$ , Z = $0$        |

### SWAPF Swap Nibbles in "f"

| Syntax          | SWAPF f [,d]                                                                                   |
|-----------------|------------------------------------------------------------------------------------------------|
| Operands        | f: 00h ~ 7Fh, d: 0, 1                                                                          |
| Operation       | $(destination, 7\sim 4) \leftarrow (f.3\sim 0), (destination. 3\sim 0) \leftarrow (f.7\sim 4)$ |
| Status Affected | -                                                                                              |
| OP-Code         | 00 1110 dfff ffff                                                                              |
| Description     | The upper and lower nibbles of register 'f' are exchanged. If 'd' is 0, the result is          |
|                 | placed in W register. If 'd' is 1, the result is placed in register 'f'.                       |
| Cycle           | 1                                                                                              |
| F 1             | GWADE DECLORED                                                                                 |

Example SWAPF REG, 0  $B: REG1 = 0xA5 \\ A: REG1 = 0xA5, W = 0x5A$ 

### TABRH Return DPTR high byte to W

| Syntax          | TABRH                |                             |                                         |
|-----------------|----------------------|-----------------------------|-----------------------------------------|
| Operands        | -                    |                             |                                         |
| Operation       | $(W) \leftarrow ROM$ | M[DPTR] high byte content   | where $DPTR = \{DPH[max:8], FSR[7:0]\}$ |
| Status Affected | -                    |                             |                                         |
| OP-Code         | 00 0000 010          | 01 1000                     |                                         |
| Description     | The W reg            | ister is loaded with high l | byte of ROM[DPTR]. This is a two-cycle  |
|                 | instruction.         |                             |                                         |
| Cycle           | 2                    |                             |                                         |
| Example         |                      |                             |                                         |
|                 | MOVLW                | (TAB1&0xFF)                 |                                         |
|                 | MOVWF                | FSR                         | ;Where FSR is F-Plane register          |
|                 | MOVLW                | (TAB1>>8)&0xFF              |                                         |
|                 | MOVWF                | DPH                         | ;Were DPH is F-Plane register           |
|                 |                      |                             |                                         |
|                 | TABRL                |                             | ;W = 0x89                               |
|                 | TABRH                |                             | ;W = 0x37                               |
|                 |                      | ODG 022411                  |                                         |
|                 | TAD1                 | ORG 0234H                   |                                         |
|                 | TAB1:                | 0 2790 0 2277               | DOM 1.4. 141.4.                         |
|                 | DT                   | 0x3789, 0x2277              | ;ROM data 14bits                        |

DS-TM57PE15A\_E 75 Rev 1.2, 2018/05/10



TABRL Return DPTR low byte to W

Syntax TABRL

Operands -

 $Operation \qquad \qquad (W) \leftarrow ROM[DPTR] \ low \ byte \ content, \ Where \ DPTR = \{DPH[max:8], \ FSR[7:0]\}$ 

Status Affected -

OP-Code 00 0000 0101 0000

Description The W register is loaded with low byte of ROM[DPTR]. This is a two-cycle

instruction.

Cycle 2

Example

MOVLW (TAB1&0xFF)

MOVWF FSR ;Where FSR is F-Plane register

MOVLW (TAB1>>8)&0xFF

MOVWF DPH ;Where DPH is F-Plane register

TABRL ;W = 0x89TABRH ;W = 0x37

ORG 0234H

TAB1:

DT 0x3789, 0x2277 ;ROM data 14bits

TESTZ Test if "f" is zero

SyntaxTESTZ fOperands $f: 00h \sim 7Fh$ OperationSet Z flag if (f) is 0

Status Affected Z

OP-Code 00 1000 1fff ffff

Description If the content of register 'f' is 0, Zero flag is set to 1.

Cycle 1

Example TESTZ REG1 B: REG1 = 0, Z = ?

A : REG1 = 0, Z = 1



**XORLW** Exclusive OR Literal with W

 $\begin{tabular}{lll} Syntax & XORLW & k \\ Operands & k:00h \sim FFh \\ Operation & (W) \leftarrow (W) XOR & k \\ \end{tabular}$ 

Status Affected Z

OP-Code 01 1111 kkkk kkkk

Description The contents of the W register are XOR'ed with the eight-bit literal 'k'. The result

is placed in the W register.

Cycle

Example XORLW 0xAF B: W = 0xB5

A:W=0x1A

**XORWF** Exclusive OR W with "f"

SyntaxXORWF f [,d]Operands $f: 00h \sim 7Fh, d: 0, 1$ Operation(destination)  $\leftarrow$  (W) XOR (f)

Status Affected Z

OP-Code 00 0110 dfff ffff

Description Exclusive OR the contents of the W register with register 'f'. If 'd' is 0, the result is

stored in the W register. If 'd' is 1, the result is stored back in register 'f'.

Cycle 1

Example XORWF REG, 1 B: REG = 0xAF, W = 0xB5

A : REG = 0x1A, W = 0xB5



### **ELECTRICAL CHARACTERISTICS**

## 1. Absolute Maximum Ratings $(T_A = 25$ °C)

| Parameter                       | Rating                           | Unit |
|---------------------------------|----------------------------------|------|
| Supply voltage                  | $V_{SS}$ - 0.3 to $V_{SS}$ + 6.5 |      |
| Input voltage                   | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V    |
| Output voltage                  | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ |      |
| Output current high per 1 PIN   | -25                              |      |
| Output current high per all PIN | -80                              | A    |
| Output current low per 1 PIN    | +30                              | mA   |
| Output current low per all PIN  | +150                             |      |
| Maximum operating voltage       | 5.5                              | V    |
| Operating temperature           | -40 to +85                       | °C   |
| Storage temperature             | -65 to +150                      |      |

DS-TM57PE15A\_E 78 Rev 1.2, 2018/05/10



# **2. DC Characteristics** ( $T_A = 25$ °C, $V_{DD} = 2.0 V$ to 5.5V)

| Parameter         | Symbol       |                                     | Min                                          | Тур                               | Max                            | Unit        |     |       |  |
|-------------------|--------------|-------------------------------------|----------------------------------------------|-----------------------------------|--------------------------------|-------------|-----|-------|--|
|                   |              | FAST mod                            | 3.0                                          | _                                 | 5.5                            |             |     |       |  |
|                   |              | FAST mode, 25°C, Fsys = 16 MHz      |                                              | 2.4                               | _                              | 5.5         |     |       |  |
| Operating Voltage | $V_{DD}$     | FAST mo                             | de, 25°C, Fsys = 8 MHz                       | 1.8                               | _                              | 5.5         | V   |       |  |
|                   |              | FAST mo                             | de, 25°C, Fsys = 4 MHz                       | 1.5                               | _                              | 5.5         |     |       |  |
|                   |              | SLOV                                | V mode, 25°C, SIRC                           | 1.2                               | -                              | 5.5         |     |       |  |
| Input High        |              | PA0 ~ PA2<br>PA5 ~ PA6<br>PB0 ~ PB3 | $V_{DD} = 3 \sim 5V$                         | $0.6V_{DD}$                       | ı                              | -           | V   |       |  |
| Voltage           | $V_{IH}$     | PA3                                 | $V_{DD} = 3 \sim 5V$                         | $0.7V_{DD}$                       | -                              | _           | V   |       |  |
|                   |              | PA4                                 | $V_{DD} = 3 \sim 5V$                         | $0.8V_{DD}$                       | ı                              | _           | V   |       |  |
|                   |              | PA7                                 | $V_{DD} = 3 \sim 5V$                         | $0.7V_{DD}$                       | -                              | _           | V   |       |  |
|                   |              | PA0 ~ PA2<br>PA5 ~ PA6<br>PB0 ~ PB3 | $V_{DD} = 3 \sim 5V$                         | I                                 | I                              | $0.2V_{DD}$ | V   |       |  |
| Input Low Voltage | $V_{\rm IL}$ | PA3                                 | $V_{DD} = 3 \sim 5V$                         | _                                 | ı                              | $0.3V_{DD}$ | V   |       |  |
|                   |              | PA4                                 | $V_{DD} = 3 \sim 5V$                         | _                                 | -                              | $0.2V_{DD}$ | V   |       |  |
|                   |              | PA7                                 | $V_{DD} = 3 \sim 5V$                         | _                                 | ı                              | $0.2V_{DD}$ | V   |       |  |
| I/O Port Source   | ī            | All Output                          | $V_{DD} = 5V, V_{OH} = 0.9V_{DD}$            | 4                                 | 8                              | _           | mA  |       |  |
| Current           | $I_{OH}$     | An Output                           | $V_{DD} = 3V, V_{OH} = 0.9V_{DD}$            | 2                                 | 4                              | _           |     |       |  |
|                   | $I_{OL}$     | All Output,                         | $V_{DD} = 5V, V_{OL} = 0.1V_{DD}$            | 10                                | 20                             | _           | mA  |       |  |
| I/O Port Sink     |              | except PA7                          | $V_{DD} = 3V, V_{OL} = 0.1V_{DD}$            | 5                                 | 10                             | _           |     |       |  |
| Current           |              | IOL                                 | PA7                                          | $V_{DD} = 5V, V_{OL} = 0.1V_{DD}$ | 15                             | 30          | _   | 11174 |  |
|                   |              | 1117                                | $V_{DD} = 3V, V_{OL} = 0.1V_{DD}$            | 6                                 | 12                             | _           |     |       |  |
|                   |              |                                     | $V_{DD} = 5V$ , $FXT = 16$ MHz               | _                                 | 3.5                            | _           |     |       |  |
|                   |              |                                     |                                              |                                   | $V_{DD} = 3V$ , $FXT = 16$ MHz | _           | 2.1 | _     |  |
|                   |              |                                     |                                              | $V_{DD} = 5V$ , $FXT = 8$ MHz     | _                              | 2.1         | _   |       |  |
|                   |              | T. CT. 1                            | $V_{DD} = 3V$ , $FXT = 8$ MHz                | _                                 | 1.4                            | _           |     |       |  |
|                   |              | FAST mode,<br>LVR enable,           | $V_{DD} = 5V$ , $FXT = 4$ MHz                | _                                 | 1.3                            | _           | mA  |       |  |
|                   |              | WDT enable                          | $V_{DD} = 3V$ , $FXT = 4$ MHz                | _                                 | 0.8                            | _           | ША  |       |  |
|                   |              |                                     | $V_{DD} = 5V$ , FIRC = 8 MHz                 | _                                 | 1.8                            | _           |     |       |  |
| Supply Current    | $I_{DD}$     |                                     | $V_{DD} = 3V$ , FIRC = 8 MHz                 | _                                 | 1.2                            | _           |     |       |  |
|                   |              |                                     | $V_{DD} = 5V$ , FIRC = 4 MHz                 | _                                 | 1.1                            | _           |     |       |  |
|                   |              |                                     | $V_{DD} = 3V$ , FIRC = 4 MHz                 | _                                 | 0.7                            | _           |     |       |  |
|                   |              |                                     | $V_{DD} = 5V$ , $SXT = 32$ KHz               | _                                 | 50                             | _           |     |       |  |
|                   |              | SLOW                                | $V_{DD} = 3V$ , $SXT = 32$ KHz               | _                                 | 15                             | _           |     |       |  |
|                   |              | mode, LVR<br>enable                 | $V_{DD} = 5 \text{ V, SIRC,}$<br>WKTPSC = 11 | -                                 | 28                             | _           | μA  |       |  |
|                   |              | Chaoic                              | $V_{DD} = 3 \text{ V, SIRC,}$<br>WKTPSC = 11 | _                                 | 6.5                            | _           |     |       |  |



| Parameter                     | Symbol            |                           | Conditions                           | Min | Тур  | Max | Unit |  |
|-------------------------------|-------------------|---------------------------|--------------------------------------|-----|------|-----|------|--|
|                               |                   |                           | $V_{DD} = 5V$ , $SXT = 32$ KHz       | _   | 21   | _   |      |  |
|                               |                   | IDLE mode,<br>LVR enable  | $V_{DD} = 3V$ , SXT = 32 KHz $-$     |     | 6    | _   |      |  |
|                               |                   |                           | $V_{DD} = 5V$ , SIRC,<br>WKTPSC = 11 | _   | 14.5 | _   |      |  |
|                               |                   |                           | $V_{DD} = 3V$ , SIRC,<br>WKTPSC = 11 | _   | 4    | -   |      |  |
|                               |                   |                           | $V_{DD} = 5V$ , $SXT = 32$ KHz       | _   | 17   | _   |      |  |
| Supply Cumant                 | T                 |                           | $V_{DD} = 3V$ , $SXT = 32$ KHz       | _   | 4.5  | _   |      |  |
| Supply Current                | $I_{DD}$          | IDLE mode,<br>LVR disable | $V_{DD} = 5V$ , SIRC,<br>WKTPSC = 11 | -   | 10   | _   | μA   |  |
|                               |                   |                           | $V_{DD} = 3V$ , SIRC,<br>WKTPSC = 11 | -   | 2.5  | _   |      |  |
|                               |                   | STOP mode,                | $V_{DD} = 5V$                        | _   | 4.5  | _   |      |  |
|                               |                   | LVR enable                | $V_{DD} = 3V$                        | _   | 1.5  | _   |      |  |
|                               |                   | STOP mode,<br>LVR disable | $V_{DD} = 5V$                        | _   | _    | 0.1 | ]    |  |
|                               |                   |                           | $V_{DD} = 3V$                        | _   | _    | 0.1 |      |  |
| G                             |                   |                           | $V_{DD} = 3.1V$                      | _   | _    | 24  |      |  |
| System Clock<br>Frequency     | Fsys              | $V_{DD} > LVR_{th}$       | $V_{DD} = 2.3V$                      | _   | _    | 12  | MHz  |  |
| Trequency                     |                   |                           | $V_{DD} = 1.7V$                      | _   | _    | 4   |      |  |
| TAID D. C                     |                   |                           |                                      | _   | 3.1  | _   | V    |  |
| LVR Reference<br>Voltage      | $V_{LVR}$         |                           | $T_A = 25^{\circ}C$                  | _   | 2.3  | _   | V    |  |
| Voltage                       |                   |                           | _                                    | 1.7 | _    | V   |      |  |
| LVR Hysteresis<br>Voltage     | V <sub>HYST</sub> |                           | $T_A = 25^{\circ}C$                  | -   | ±0.1 | _   | V    |  |
| LVD Reference                 | V                 |                           | T 250C                               | _   | 3.3  | _   | V    |  |
| Voltage                       | $V_{LVD}$         |                           | $T_A = 25^{\circ}C$                  |     | 2.5  | _   | V    |  |
| Low Voltage<br>Detection time | $t_{LVR}$         | $T_A = 25^{\circ}C$       |                                      | 100 | ı    | _   | μs   |  |
|                               |                   | $V_{IN} = 0 V$            | $V_{DD} = 5V$                        |     | 65   |     | ΚΩ   |  |
| Dull He Davister              | P                 | Port A, B                 | $V_{DD} = 3V$                        |     | 120  | _   | K77  |  |
| Pull-Up Resistor              | $R_{P}$           | $V_{IN} = 0 V$            | $V_{DD} = 5V$                        |     | 60   |     | ΚΩ   |  |
|                               |                   | PA7                       | $V_{DD} = 3V$                        | _   | 140  | _   | V75  |  |



### 3. Clock Timing $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$

| Parameter             | Condition                               |                                         |             | Min  | Тур | Max  | Unit |
|-----------------------|-----------------------------------------|-----------------------------------------|-------------|------|-----|------|------|
| External RC Frequency | V - 2V                                  | R = 4.7K                                | C = 20  pF  | _    | 3.1 | _    |      |
|                       | $V_{DD} = 3V$                           | R = 10K                                 | C = 100  pF | _    | 0.8 | _    |      |
|                       | $V_{DD} = 5V$                           | R = 4.7K                                | C = 20  pF  | _    | 3.8 | _    | ]    |
|                       |                                         | R = 10K                                 | C = 100  pF | _    | 0.7 | _    | MHz  |
|                       | $25^{\circ}$ C, $V_{DD} = 3 \sim 5.5$ V |                                         |             | 7.75 | 8   | 8.25 |      |
| Internal RC Frequency | $25^{\circ}$ C, $V_{DD} = 2.6 \sim 3V$  |                                         | 7.6         | 8    | 8.4 |      |      |
|                       | -40°C ~                                 | $85^{\circ}\text{C}, V_{\text{DD}} = 2$ | 2.6 ~ 5.5V  | 7.5  | 8   | 8.5  |      |

## 4. Reset Timing Characteristics ( $T_A = -40$ °C to +85°C)

| Parameter             | Conditions                             | Min | Тур | Max | Unit |
|-----------------------|----------------------------------------|-----|-----|-----|------|
| RESET Input Low width | Input $V_{DD} = 5 \text{ V} \pm 10 \%$ | 3   | -   | -   | μs   |
| WDT wakeup time       | $V_{DD} = 5V$ , WKTPSC = 00            | _   | 12  | -   | me   |
|                       | $V_{DD} = 3V$ , WKTPSC = 00            | _   | 16  | -   | ms   |
|                       | $V_{DD} = 5V$ , $MODE2Vn = 1$          | _   | 12  | -   |      |
| CPU start up time     | $V_{DD} = 3V$ , $MODE2Vn = 1$          | _   | 16  | -   | ms   |
|                       | $V_{DD} = 3V$ , $MODE2Vn = 0$          | -   | 33  | _   |      |

DS-TM57PE15A\_E 81 Rev 1.2, 2018/05/10



#### 5. Characteristic Graphs





DS-TM57PE15A\_E 82 Rev 1.2, 2018/05/10







DS-TM57PE15A\_E 83 Rev 1.2, 2018/05/10













DS-TM57PE15A\_E 85 Rev 1.2, 2018/05/10



### PACKAGING INFORMATION

The ordering information:

| Ordering number   | Package                 |
|-------------------|-------------------------|
| TM57PE15A-OTP     | Wafer / Dice blank chip |
| TM57PE15A-COD     | Wafer / Dice with code  |
| TM57PE15A-OTP-01  | DIP 8-pin (300 mil)     |
| TM57PE15A-OTP-14  | SOP 8-pin (150 mil)     |
| TM57PE15A-OTP-02  | DIP 14-pin (300 mil)    |
| TM57PE15A-OTP-15  | SOP 14-pin (150 mil)    |
| TM57PE15A-OTP-53  | MSOP 10-pin (118 mil)   |
| TM57PE15AS-OTP-A8 | SOT23-6 pin             |



#### **8-DIP Package Dimension**







| SYMBOL | DIMENSION   | N IN MM | DIMENSION IN INCH |       |  |
|--------|-------------|---------|-------------------|-------|--|
| SYMBOL | MIN         | MAX     | MIN               | MAX   |  |
| A      | -           | 5.334   | -                 | 0.210 |  |
| A1     | 0.381       | -       | 0.015             | -     |  |
| A2     | 3.175       | 3.429   | 0.125             | 0.135 |  |
| D      | 9.017       | 10.160  | 0.355             | 0.400 |  |
| Е      | 7.620       | BSC     | 0.300 BSC         |       |  |
| E1     | 6.223       | 6.477   | 0.245             | 0.255 |  |
| L      | 2.921       | 3.810   | 0.115             | 0.150 |  |
| eВ     | 8.509       | 9.525   | 0.335             | 0.375 |  |
| θ      | 0°          | 15°     | 0°                | 15°   |  |
| JEDEC  | MS-001 (BA) |         |                   |       |  |

#### NOTES:

- 1. "D" , "E1" DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOTEXCEED .010 INCH.
- 2. eB IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED.
- 3. POINTED OR ROUNDED LEAD TIPS ARE PREFERRED TO EASE INSERTION.
- 4. DISTANCE BETWEEN LEADS INCLUDING DAM BAR PROTRUSIONS TO BE .005 INCH MININUM.
- 5. DATUM PLANE II COINCIDENT WITH THE BOTTOM OF LEAD, WHERE LEAD EXITS BODY.



### **8-SOP Package Dimension**









| CVMDOL | DI   | MENSION IN M | 1M   | DIMENSION IN INCH |           |        |  |
|--------|------|--------------|------|-------------------|-----------|--------|--|
| SYMBOL | MIN  | NOM          | MAX  | MIN               | NOM       | MAX    |  |
| A      | 1.35 | 1.55         | 1.75 | 0.0532            | 0.0610    | 0.0688 |  |
| A1     | 0.10 | 0.18         | 0.25 | 0.0040            | 0.0069    | 0.0098 |  |
| В      | 0.33 | 0.42         | 0.51 | 0.0130            | 0.0165    | 0.0200 |  |
| С      | 0.19 | 0.22         | 0.25 | 0.0075            | 0.0087    | 0.0098 |  |
| D      | 4.80 | 4.90         | 5.00 | 0.1890            | 0.1939    | 0.1988 |  |
| Е      | 5.80 | 6.00         | 6.20 | 0.2284            | 0.2362    | 0.2440 |  |
| E1     | 3.80 | 3.90         | 4.00 | 0.1497            | 0.1536    | 0.1574 |  |
| e      |      | 1.27 BSC     |      |                   | 0.050 BSC |        |  |
| h      | 0.25 | 0.38         | 0.50 | 0.0099            | 0.0148    | 0.0196 |  |
| L      | 0.40 | 0.84         | 1.27 | 0.0160            | 0.0330    | 0.0500 |  |
| θ      | 0°   | 4°           | 8°   | 0°                | 4°        | 8°     |  |
| JEDEC  |      | MS-012 (AA)  |      |                   |           |        |  |

riangle \* Notes : Dimension " D " does not include mold flash, protrusions or gate burrs. Mold flash, protrusions and gate burrs shall not exceed 0.15 MM ( 0.006 Inch ) Per Side.

DS-TM57PE15A\_E 88 Rev 1.2, 2018/05/10



#### 14-DIP Package Dimension







| SYMBOL           | DIMENSION IN MM |        | DIMENSION IN INCH |       |  |
|------------------|-----------------|--------|-------------------|-------|--|
|                  | MIN             | MAX    | MIN               | MAX   |  |
| A                | -               | 5.334  | -                 | 0.210 |  |
| A1               | 0.381           | -      | 0.015             | -     |  |
| A2               | 3.175           | 3.429  | 0.125             | 0.135 |  |
| D                | 18.669          | 19.685 | 0.735             | 0.775 |  |
| Е                | 7.620 BSC       |        | 0.300 BSC         |       |  |
| E1               | 6.223           | 6.477  | 0.245             | 0.255 |  |
| L                | 2.921           | 3.810  | 0.115             | 0.150 |  |
| $e_{\mathrm{B}}$ | 8.509           | 9.525  | 0.335             | 0.375 |  |
| θ                | 0°              | 15°    | 0°                | 15°   |  |
| JEDEC            | MS-001 (AA)     |        |                   |       |  |

#### NOTES:

- 1. "D" , "E1" DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOTEXCEED .010 INCH.
- 2. eB IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED.
- 3. POINTED OR ROUNDED LEAD TIPS ARE PREFERRED TO EASE INSERTION.
- 4. DISTANCE BETWEEN LEADS INCLUDING DAM BAR PROTRUSIONS TO BE .005 INCH MININUM.
- 5. DATUM PLANE II COINCIDENT WITH THE BOTTOM OF LEAD, WHERE LEAD EXITS BODY.

DS-TM57PE15A\_E 89 Rev 1.2, 2018/05/10



#### 14-SOP Package Dimension









| SYMBOL | DIMENSION IN MM |      | DIMENSION IN INCH |        |
|--------|-----------------|------|-------------------|--------|
|        | MIN             | MAX  | MIN               | MAX    |
| A      | 1.35            | 1.75 | 0.0532            | 0.0688 |
| A1     | 0.10            | 0.25 | 0.0040            | 0.0098 |
| В      | 0.33            | 0.51 | 0.013             | 0.020  |
| С      | 0.19            | 0.25 | 0.0075            | 0.0098 |
| D      | 8.55            | 8.75 | 0.3367            | 0.3444 |
| Е      | 5.80            | 6.20 | 0.2284            | 0.2440 |
| E1     | 3.80            | 4.00 | 0.1497            | 0.1574 |
| e      | 1.27 BSC        |      | 0.050 BSC         |        |
| h      | 0.25            | 0.50 | 0.0099            | 0.0196 |
| L      | 0.40            | 1.27 | 0.016             | 0.050  |
| θ      | 0°              | 8°   | 0°                | 8°     |
| JEDEC  | MS-012 (AB)     |      |                   |        |

\*NOTES: DIMENSION "D" DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

MOLD FLASH, PROTRUSIONS AND GATE BURRS SHALL

NOT EXCEED 0.15 MM (0.006 INCH) PER SIDE.

DS-TM57PE15A\_E 90 Rev 1.2, 2018/05/10



#### MSOP-10 (118mil) Package Dimension









| SYMBOL | DIMENSION IN MM |      | DIMENSION IN INCH |       |       |       |
|--------|-----------------|------|-------------------|-------|-------|-------|
|        | MIN             | NOM  | MAX               | MIN   | NOM   | MAX   |
| A      | 0.81            | 0.96 | 1.10              | 0.032 | 0.038 | 0.043 |
| A1     | 0.05            | 0.10 | 0.15              | 0.002 | 0.004 | 0.006 |
| A2     | 0.75            | 0.85 | 0.95              | 0.030 | 0.034 | 0.037 |
| В      | 0.17            | 0.22 | 0.27              | 0.007 | 0.009 | 0.011 |
| С      | 0.13            | 0.18 | 0.23              | 0.005 | 0.007 | 0.009 |
| D      | 2.90            | 3.00 | 3.10              | 0.114 | 0.118 | 0.122 |
| Е      | 4.75            | 4.90 | 5.05              | 0.187 | 0.193 | 0.199 |
| E1     | 2.90            | 3.00 | 3.10              | 0.114 | 0.118 | 0.122 |
| e      | 0.50 BSC        |      | 0.020 BSC         |       |       |       |
| L      | 0.40            | 0.55 | 0.70              | 0.016 | 0.022 | 0.028 |
| θ      | 0°              | 3°   | 6°                | 0°    | 3°    | 6°    |
| JEDEC  |                 |      |                   |       |       |       |

\* NOTES : DIMENSION " D " DOES NOT INCLUDE MOLD PROTRUSIONS OR GATE BURRS.

MOLD PROTRUSIONS AND GATE BURRS SHALL NOT EXCEED 0.12 MM ( 0.005 INCH ) PER SIDE.

DIMENSION "EI" DOES NOT INCLUDE MOLD PROTRUSIONS

MOLD PROTRUSIONS SHALL NOT EXCEED 0.25 MM ( 0.010 INCH ) PER SIDE.

DS-TM57PE15A\_E 91 Rev 1.2, 2018/05/10



#### **SOT23-6 Package Dimension**









| SYMBOL | DIMENSION IN MM |      | DIMENSION IN INCH |       |
|--------|-----------------|------|-------------------|-------|
|        | MIN             | MAX  | MIN               | MAX   |
| A      |                 | 1.45 | -                 | 0.057 |
| A1     | 0               | 0.15 | 0                 | 0.006 |
| A2     | 0.90            | 1.30 | 0.035             | 0.051 |
| A3     | 0.60            | 0.70 | 0.024             | 0.028 |
| С      | 0.12            | 0.19 | 0.005             | 0.007 |
| D      | 2.82            | 3.02 | 0.111             | 0.119 |
| Е      | 2.70            | 3.10 | 0.106             | 0.122 |
| E1     | 1.52            | 1.72 | 0.060             | 0.068 |
| e      | 0.85            | 1.05 | 0.033             | 0.041 |
| el     | 1.80            | 2.00 | 0.071             | 0.079 |
| L      | 0.35            | 0.60 | 0.014             | 0.024 |
| θ      | 0°              | 8°   | 0°                | 8°    |
| JEDEC  | M0-178 (AB)     |      |                   |       |

riangle \* NOTES : ALL DIMENSIONS REFER TO JEDEC STANDARD MO-178 AB DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

DS-TM57PE15A\_E 92 Rev 1.2, 2018/05/10