Comparison table of TMP86C829B/H29B/M29B/PM29A/PM29B/C929AXB and TMP86FM29

|                                         | TMP86C829B<br>TMP86CH29B<br>TMP86CM29B               | TMP86PM29A<br>TMP86PM29B                  | TMP86C929AXB<br>(Emulation chip)<br>(Note 3) | TMP86FM29F                                |
|-----------------------------------------|------------------------------------------------------|-------------------------------------------|----------------------------------------------|-------------------------------------------|
| ROM                                     | 8 K (Mask ROM)<br>16 K (Mask ROM)<br>32 K (Mask ROM) | 32 K (OTP)                                | -                                            | 32 K (Flash)                              |
| RAM                                     | 512<br>1.5 K<br>1.5 K                                | 1.5 K                                     | -                                            | 2 K                                       |
| I/O                                     | 42                                                   | pin                                       | 42 pin (MCU part)                            | 42 pin                                    |
| External<br>Interrupt                   |                                                      | 5 pin                                     |                                              | 5 pin                                     |
| AD Converter                            | ,                                                    | 10-bit AD converter × 8                   | ch                                           | 10-bit AD converter × 8 ch                |
| Timer Counter                           |                                                      | 18-bit timer × 1 ch<br>8-bit timer × 4 ch |                                              | 18-bit timer × 1 ch<br>8-bit timer × 4 ch |
| Serial Interface                        |                                                      | 8-bit UART / SIO × 1                      | ch                                           | 8-bit UART / SIO × 1 ch                   |
| LCD                                     |                                                      | 32 seg × 4 com                            |                                              | 32 seg × 4 com (Note 2)                   |
| Key-on<br>Wakeup                        |                                                      | 4 ch                                      |                                              | 4 ch                                      |
| Operating                               | 1.8 to 5.5 V                                         | at 4.2 MHz                                | 1.8 to 5.25 V at 4.2 MHz                     | 1.8 to 3.6 V at 4.2 MHz (External clock)  |
| Voltage                                 |                                                      | V at 8 MHz                                | 2.7 to 5.25 V at 8 MHz                       | 1.8 to 3.6 V at 8 MHz (Resonator)         |
| in MCU Mode                             | 4.5 to 5.5 \                                         | / at 16 MHz                               | 4.5 to 5.25 V at 16 MHz                      | 2.7 to 3.6 V at 16 MHz                    |
| Operating<br>Temperature<br>in MCU Mode | –40 to 85°C                                          |                                           | 0 to 60°C                                    | −40 to 85°C                               |
| Writing to Flash Memory                 |                                                      | -                                         |                                              | 2.7 to 3.6V at 16 MHz<br>25°C ± 5°C       |
| CPU Wait (Note 1)                       |                                                      | N/A                                       |                                              | Available                                 |

Note 1: The CPU wait is a CPU halt function for stabilizing of power supply of Flash memory. The CPU wait period is as follows. In the CPU wait period except RESET, CPU is halted but peripheral functions are not halted. Therefore, if the interrupt occurs during the CPU wait period, the interrupt latch is set. In this case, if the IMF has been set to "1", the interrupt service routine is executed after CPU wait period. For details refer to 2.14 "Flash Memory" in TMP86FM29 data sheet.

Thus, even if the same software is executed in 86FM29 and 86C829B/H29B/M29B/PM29A/PM29B /C929AXB, the operation process is not the same. Therefore, when the final operating confirmation on target application is executed for software development of Mask ROM Product (86C829B/H29B/M29B), not the Flash product (86FM29) but the OTP product (86PM29A/PM29B) should be used.

| Condition                                                                      | Wait Time              | Halt/Operate |             |  |  |
|--------------------------------------------------------------------------------|------------------------|--------------|-------------|--|--|
| Condition                                                                      |                        | CPU          | Peripherals |  |  |
| After reset release                                                            | 2 <sup>10</sup> /fc[s] | Halt         | Halt        |  |  |
| Changing from STOP mode to NORMAL mode (at EEPCR <mnpwdw> = "1")</mnpwdw>      | 2 <sup>10</sup> /fc[s] | Halt         | Operate     |  |  |
| Changing from STOP mode to SLOW mode (at EEPCR <mnpwdw> = "1")</mnpwdw>        | 2 <sup>3</sup> /fs[s]  | Halt         | Operate     |  |  |
| Changing from IDLE0/1/2 mode to NORMAL mode (at EEPCR <atpwdw> = "0")</atpwdw> | 2 <sup>10</sup> /fc[s] | Halt         | Operate     |  |  |
| Changing from SLEEP0/1/2 mode to SLOW mode (at EEPCR <atpwdw> = "0")</atpwdw>  | 2 <sup>3</sup> /fs[s]  | Halt         | Operate     |  |  |

Note 2: The 86FM29 can not drive the 5V LCD panel because the electrical characteristics in 86FM29 is altered from 86C829B/H29B/M29B/PM29A/PM29B/C929AXB. The recommended operating condition of V3 pin in TMP86FM29 is 3.6V(max). For details, refer to "Electrical Characteristics". When the LCD booster circuit is used in 86FM29, connect the reference voltage and capacitor as shown in "case2". Though the method of "case1" has been recommended in 86C829B /H29B/M29B/PM29A/PM29B datasheets, the 86FM29 should not use method of "case1". Even if the method of "case1" is used in the 86C829B/H29B/M29B/PM29A/PM29B/C929AXB, the function and operation are not issue at all. However, if the "case2" is used, the booster ability becomes higher than "case1". Therefore, when the application board is designed newly in future, the method of "case2" is also recommended in 86C829B/H29B/M29B/PM29A/PM29B/C929AXB.



Note 3: Flash function, CPU wait period and serial PROM mode cannot be emulated in the 86C929AXB. If the software including the flash function is executed in 86C929AXB, the operation process differs from 86FM29.

#### CMOS 8-Bit Microcontroller

## TMP86FM29UG/FG

The TMP86FM29 is the high-speed, high-performance and low power consumption 8-bit microcomputer, including FLASH, RAM, LCD driver, multi-function timer/counter, serial interface (UART/SIO), a 10-bit AD converter and two clock generators on chip.

| Product No. | FLASH          | RAM           | Package             | Emulation Chip  |
|-------------|----------------|---------------|---------------------|-----------------|
| TMP86FM29UG | 22760 0 hita   | 1526 9 hito   | P-LQFP64-1010-0.50E | TMP86C929AXB    |
| TMP86FM29FG | 32768 × 8 bits | 1536 × 8 bits | P-QFP64-1414-0.80C  | I IVIPODU929AXB |

#### **Feautures**

- 8-bit single chip microcomputer TLCS-870/C series
- Instruction execution time: 0.25 μs (at 16 MHz)
   122 μs (at 32.768 kHz)
- ♦ 132 types and 731 basic instructions
- ◆ 19 interrupt sources (External: 5, Internal: 14)
- ◆ Input/Output ports (39 pins)
   (Out of which 24 pins are also used as SEG pins)
- ♦ 18-bit timer counter: 1 ch
  - Timer, Event counter,
    Pulse width measurement,
    Frequencymeasurement modes
- ♦ 8-bit timer counter: 4 ch
  - Timer, Event counter, PWM output, Programmable divider output, PPG output modes
- ♦ Time Base Timer
- ♦ Divider output function



030619EBP1

- The information contained herein is subject to change without notice.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others.
   TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general
  can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the
  buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and
  to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or
  damage to property.

damage to property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges—as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.

- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.
- For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions.

- ♦ Watchdog Timer
  - Interrupt source/reset output (programmable)
- ♦ Serial interface
  - 8-bit UART/SIO: 1ch
- ♦ 10-bit successive approximation type AD converter
  - Analog input: 8 ch
- ♦ Four Key-On Wake-Up pins
- ♦ LCD driver/controller
  - Built-in voltage booster for LCD driver
  - With displaymemory
  - LCD direct drive capability (max 32 seg × 4 com)
  - 1/4, 1/3, 1/2duties or static drive are programmably selectable
- Dual clock operation
  - Single/Dual-clock mode
- Nine power saving operating modes
  - STOP mode : Oscillation stops. Battery/Capacitor back-up.
    - Port output hold/High-impedance.
  - SLOW 1, 2 mode: Low power consumption operation using low-frequency clock (32.768 kHz)
  - IDLE 0 mode : CPU stops, and peripherals operate using high-frequency clock of
    - Time-Base-Timer. Release by falling edge of TBTCR <TBTCK> setting.
  - IDLE 1 mode : CPU stops, and peripherals operate using high-frequency clock.
    - Release by interruputs.
  - IDLE 2 mode : CPU stops, and peripherals operate using high and low frequency clock.
    - Release by interruputs.
  - SLEEP 0 mode : CPU stops, and peripherals operate using low-frequency clock of
    - Time-Base-Timer. Release by falling edge of TBTCR <TBTCK> setting.
  - SLEEP 1 mode : CPU stops, and peripherals operate using low-frequency clock.
    - Release by interrupts.
  - SLEEP 2 mode : CPU stops, and peripherals operate using high and low frequency clock.
    - Release by interrupts.
- ♦ Wide operating voltage: 1.8 to 3.6 V at 8 MHz/32.768 kHz
  - 2.7 to 3.6 V at 16 MHz/32.768 kHz

#### Pin Assignments (Top View)

P-LQFP64-1010-0.50E P-QFP64-1414-0.80C



# **Block Diagram**



# Pin Functions

| Pin Name                      | Input/Output | Fu                                                                                                                                              | ınctions                                                |                    |  |  |
|-------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------|--|--|
| P17 (SEG24, SCK)              | I/O (I/O)    |                                                                                                                                                 | Serial clock input/output                               |                    |  |  |
| D40 (0F005 T-D 00)            | 1/0 (O. t t) |                                                                                                                                                 | UART data output                                        |                    |  |  |
| P16 (SEG25, TxD, SO)          | I/O (Output) | 8-bit input/output port with latch.                                                                                                             | Serial data output                                      |                    |  |  |
|                               |              | When used as input port, an external                                                                                                            | UART data input                                         |                    |  |  |
| P15 (SEG26, RxD, SI           | I/O (I/O)    | interrupt input, serial interface                                                                                                               | Serial data input                                       |                    |  |  |
| BOOT)                         | " o (" o)    | input/output and UART data                                                                                                                      | Serial PROM mode control                                | _                  |  |  |
|                               |              | input/output, the P1LCR must be set to                                                                                                          | input                                                   | outputs.           |  |  |
| P14 (SEG27, INT3)             | I/O (I/O)    | "0" after setting output latch to "1".                                                                                                          | External interrupt 3 input                              | -                  |  |  |
| P13 (SEG28, INT2)             | I/O (I/O)    | When used as a LCD segment output, the P1LCR must be set to "1".                                                                                | External interrupt 2 input                              | -                  |  |  |
| P12 (SEG29, INT1)             | I/O (I/O)    | the PTECK must be set to 1.                                                                                                                     | External interrupt 1 input                              | -                  |  |  |
| P11 (SEG30)                   | I/O (Output) |                                                                                                                                                 |                                                         | -                  |  |  |
| P10 (SEG31)                   | I/O (Output) |                                                                                                                                                 |                                                         | (00.700.111.)      |  |  |
| P22 (XTOUT)                   | I/O (Output) | 3-bit input/output port with latch. When                                                                                                        | Resonator connecting pins For inputting external clock, |                    |  |  |
| P21 (XTIN)                    | I/O (Input)  | used as an input port, the output latch                                                                                                         | XOUT is opened.                                         |                    |  |  |
| P20 (INT5, STOP)              | I/O (Input)  | must be set to "1".                                                                                                                             | External interrupt input 5 or release signal input      | STOP mode          |  |  |
| P33 ( PWM6 , PDO6 PPG6 , TC6) | I/O (I/O)    | 4-bit programmable input/output port (Nch high current output).                                                                                 | Timer counter 6 input/outpu                             | t                  |  |  |
| P32 ( PWM4 , PDO4 PPG4 , TC4) | I/O (I/O)    | When used as a timer/counter output or divider output, the output latch must be                                                                 | Timer counter 4 input/outpu                             | t                  |  |  |
| P31 (PWM3, PDO3,              | I/O (I/O)    | set to "1". When used as an input port or timer/counter input, the P3OUTCR                                                                      | Timer counter 3 input/outpu                             | t                  |  |  |
| P30 ( <del>DVO</del> )        | I/O (Output) | must be set to "0" after P3DR is set to "1".                                                                                                    | Divider output                                          |                    |  |  |
|                               |              | 8-bit input/output port with latch.                                                                                                             | ·                                                       |                    |  |  |
| P57 (SEG16) to                | I/O (Output) | When used as a LCD segment output,                                                                                                              | LCD segment outputs                                     |                    |  |  |
| P50 (SEG23)                   | iro (Odiput) | the P5LCR must be set to "1".                                                                                                                   | LOD segment outputs                                     |                    |  |  |
| P67 (AIN7, STOP5)             | I/O (Input)  | 8-bit programmable input/output port                                                                                                            | STOP 5 input                                            |                    |  |  |
| P66 (AIN6, STOP4)             | I/O (Input)  | (tri-state). Each bit of this port can be                                                                                                       | STOP 4 input                                            |                    |  |  |
| P65 (AIN5, STOP3)             | I/O (Input)  | individually configured as an input or an output under software control. When                                                                   | STOP 3 input                                            |                    |  |  |
|                               |              | used as an analog input, the P6CR                                                                                                               | STOP 2 input                                            |                    |  |  |
| P64 (AIN4, STOP2)             | I/O (Input)  | must be set to "0" after setting output                                                                                                         | ·                                                       | AD converter       |  |  |
| P63 (AIN3, INT0 )             | I/O (Input)  | latch to "0". When used as an input                                                                                                             | External interrupt 0 input                              | analog inputs      |  |  |
| P62 (AIN2, ECNT)              | I/O (Input)  | port, a key on wake up input, an                                                                                                                | Timer/Counter 1 input                                   |                    |  |  |
| P61 (AIN1, ECIN)              | I/O (Input)  | external interrupt input and timer/ counter input, the P6CR must be set to                                                                      |                                                         |                    |  |  |
| P60 (AIN0)                    | I/O (Input)  | "0" after setting output latch to "1".                                                                                                          |                                                         |                    |  |  |
|                               |              | 8-bit input/output port with latch.                                                                                                             |                                                         |                    |  |  |
| P77 (SEG8) to                 | I/O (Output) | When used as a LCD segment output,                                                                                                              | LCD segment outputs                                     |                    |  |  |
| P70 (SEG15)                   | ,            | the P7LCR must be set to "1".                                                                                                                   | ,                                                       |                    |  |  |
| SEG7 to SEG0                  | 0            | LCD segment outputs                                                                                                                             |                                                         |                    |  |  |
| COM3 to COM0                  | Output       | LCD common outputs                                                                                                                              |                                                         |                    |  |  |
| V3 to V1                      | LCD voltage  | LCD voltage booster pin.                                                                                                                        |                                                         |                    |  |  |
| C1 to C0                      | booster pin  | Capacitors are required between C0 and                                                                                                          | C1 pin and V1/V2/V3 pin an                              | d GND.             |  |  |
| 011000                        |              | · ·                                                                                                                                             |                                                         | <u> </u>           |  |  |
| XIN, XOUT                     | Input Output | ut Resonator connecting pins for high-frequency clock. For inputting external clock, XIN is used and XOUT is opened.                            |                                                         |                    |  |  |
| RESET                         | I/O          | Reset signal input or watchdog timer reset output                                                                                               | output/address-trap-reset ou                            | utput/system clock |  |  |
| TEST                          | Input        | Test pin for out-going test, and the serial PROM mode control pin. Usually be fix low level. When the serial PROM mode starts, be fixed to "1". |                                                         |                    |  |  |
| VDD, VSS                      |              | +5 V, 0 (GND)                                                                                                                                   |                                                         |                    |  |  |
| VAREF                         | Power Supply | Analog reference voltage inputs (High)                                                                                                          |                                                         |                    |  |  |
| AVDD                          | 1-1- 7       | AD circuit power supply                                                                                                                         |                                                         |                    |  |  |
| 7100                          |              | AD circuit power suppry                                                                                                                         |                                                         |                    |  |  |

# **Operational Description**

### 1. CPU Core Functions

The CPU core consists of a CPU, a system clock controller, and an interrupt controller.

This section provides a description of the CPU core, the program memory, the data memory, the external memory interface, and the reset circuit.

## 1.1 Memory Address Map

The TMP86FM29 memory consists of 5 blocks: FLASH memory, BOOT ROM, RAM, DBR (Data buffer register) and SFR (Special function register). They are all mapped in 64-Kbyte address space. Figure 1.1.1 shows the TMP86FM29 memory address map. The general-purpose registers are not assigned to the RAM address space.



Figure 1.1.1 Memory Address Maps

### 1.2 Program Memory (FLASH)

The TMP86FM29 has a 32 K × 8 bits (Address 8000H to FFFFH) of Flash memory.

# **Electrical Characteristics**

Absolute Maximum Ratings (V<sub>SS</sub> = 0 V)

| Parameter                       | Symbol             | Pins                     | Rating                        | Unit |
|---------------------------------|--------------------|--------------------------|-------------------------------|------|
| Supply voltage                  | $V_{DD}$           |                          | -0.3 to 4.0                   |      |
| Supply voltage                  | $V_{LCD}$          | V3 pin                   | -0.3 to 4.0                   | V    |
| Input voltage                   | V <sub>IN</sub>    |                          | -0.3 to V <sub>DD</sub> + 0.3 | v    |
| Output voltage                  | V <sub>OUT1</sub>  |                          | -0.3 to V <sub>DD</sub> + 0.3 |      |
|                                 | I <sub>OUT1</sub>  | P3, P6 ports             | -1.8                          |      |
| Output current (Per 1 pin)      | I <sub>OUT2</sub>  | P1, P2, P5, P6, P7 ports | 3.2                           |      |
|                                 | I <sub>OUT3</sub>  | P3 ports                 | 30                            | mA   |
| Output august (Tatal)           | Σl <sub>OUT2</sub> | P1, P2, P5, P6, P7 ports | 60                            |      |
| Output current (Total)          | Σl <sub>OUT3</sub> | P3 ports                 | 80                            |      |
| Power dissipation [Topr = 85°C] | PD                 |                          | 350                           | mW   |
| Soldering temperature (Time)    | Tsld               |                          | 260 (10 s)                    |      |
| Storage temperature             | Tstg               |                          | -55 to 125                    | °C   |
| Operating temperature           | Topr               |                          | -40 to 85                     |      |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

Recommended Operating Condition-1 (MCU mode)  $(V_{SS} = 0 \text{ V}, \text{Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

| Parameter                              | Symbol                               | Pins                                     | Con                                                                              | dition          | Min                                          | Max                                          | Unit |
|----------------------------------------|--------------------------------------|------------------------------------------|----------------------------------------------------------------------------------|-----------------|----------------------------------------------|----------------------------------------------|------|
|                                        |                                      |                                          | fc = 16 MHz                                                                      | NORMAL1, 2 mode | 2.7                                          |                                              |      |
|                                        |                                      |                                          | fc = 8 MHz<br>(In case of connecting                                             | NORMAL1, 2 mode |                                              |                                              |      |
| Supply voltage V <sub>DD</sub>         | $V_{DD}$                             |                                          | the resonator)  fc = 4.2 MHz (In case of external                                | NORMAL1, 2 mode | 1.8                                          | 3.6                                          |      |
|                                        |                                      | clock input)                             | IDLE0, 1, 2 mode<br>SLOW1, 2 mode                                                |                 |                                              |                                              |      |
|                                        |                                      | 32.768 kHz                               | SLEEP0, 1, 2 mode<br>STOP mode                                                   | 1.8             |                                              | V                                            |      |
|                                        | V <sub>IH1</sub>                     | Except Hysteresis input                  | V <sub>DD</sub> ≥ 2.7 V                                                          | OTOT MODE       | V <sub>DD</sub> × 0.70                       |                                              |      |
| Input high level                       | V <sub>IH2</sub><br>V <sub>IH3</sub> | Hysteresis input                         | V <sub>DD</sub> < 2.7 V                                                          |                 | $V_{DD} \times 0.75$<br>$V_{DD} \times 0.90$ | V <sub>DD</sub>                              |      |
| Input low level                        | V <sub>IL1</sub>                     | Except Hysteresis input Hysteresis input | $V_{DD} \ge 2.7 \text{ V}$                                                       |                 | 0                                            | $V_{DD} \times 0.30$<br>$V_{DD} \times 0.25$ |      |
| ,                                      | V <sub>IL3</sub>                     | ·                                        | $V_{DD}$ < 2.7 V                                                                 |                 |                                              | V <sub>DD</sub> × 0.10                       |      |
| Clock frequency (In case of connecting | fc                                   | XIN, XOUT                                | $V_{DD} = 1.8 \text{ to } 3.6^{\circ}$<br>$V_{DD} = 2.7 \text{ to } 3.6^{\circ}$ |                 | 1.0                                          | 8.0<br>16.0                                  | MHz  |
| the resonator)                         | fs                                   | XTIN, XTOUT                              | $V_{DD} = 1.8 \text{ to } 3.6 ^{\circ}$                                          | V               | 30.0                                         | 34.0                                         | kHz  |
| Clock frequency                        | fc                                   | XIN, XOUT                                | $V_{DD} = 1.8 \text{ to } 3.6^{\circ}$<br>$V_{DD} = 2.7 \text{ to } 3.6^{\circ}$ |                 | 1.0                                          | 4.2<br>16.0                                  | MHz  |
| clock input)                           | fs                                   | XTIN, XTOUT                              | $V_{DD} = 2.7 \text{ to } 3.6^{\circ}$<br>$V_{DD} = 1.8 \text{ to } 3.6^{\circ}$ |                 | 30.0                                         | 34.0                                         | kHz  |
| LCD reference voltage                  | V1                                   |                                          | Booster circuit is (V3 ≥ V <sub>DD</sub> )                                       | enable          | 0.8                                          | 1.2                                          | V    |
| Capacity for LCD booster circuit       | C <sub>LCD</sub>                     |                                          | LCD booster circ<br>(V3 ≥ V <sub>DD</sub> )                                      | uit is enable   | 0.1                                          | 0.47                                         | μF   |

Note: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (Supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to.

Recommended Operating Condition-2 (Serial PROM mode)  $(V_{SS} = 0 \text{ V}, \text{Topr} = 25^{\circ}\text{C} \pm 5^{\circ}\text{C})$ 

| Parameter       | Symbol | Pins      | Condition          | Min | Max  | Unit |
|-----------------|--------|-----------|--------------------|-----|------|------|
| Supply voltage  | VDD    |           | 2 MHz ≤ fc ≤16 MHz | 2.7 | 3.6  | ٧    |
| Clock frequency | fc     | XIN, XOUT | VDD = 2.7 to 3.6 V | 2.0 | 16.0 | MHz  |

Note: The operating temperature area of serial PROM mode is  $25^{\circ}$ C  $\pm$   $5^{\circ}$ C and the operating area of high frequency of serial PROM mode is different from MCU mode.

DC Characteristics  $(V_{SS} = 0 \text{ V}, \text{Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

| Parameter                        | Symbol              |                  | Pir                        | าร         | Cond                                                               | Condition     |     | Тур.   | Max   | Unit   |
|----------------------------------|---------------------|------------------|----------------------------|------------|--------------------------------------------------------------------|---------------|-----|--------|-------|--------|
| Hysteresis voltage               | V <sub>HS</sub>     | Hyste            | eresis in                  | out        | V <sub>DD</sub> = 3.3 V                                            |               | -   | 0.4    | li li | V      |
|                                  | I <sub>IN1</sub>    | TEST             | Γ                          |            | $V_{DD}=3.6\ V,\ V_{IN}=0\ V$                                      |               | -   | _      | -5    |        |
| Input current                    | I <sub>IN2</sub>    | Sink             | Sink open drain, Tri-state |            | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub>                           | = 3.6 V/0 V   | -   | -      | ±5    | μΑ     |
|                                  | I <sub>IN3</sub>    | RESE             | ΞT                         |            | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub>                           | = 3.6 V       | -   | -      | +5    |        |
| land the sociation of            | R <sub>IN1</sub>    | TEST             | Γ pull do                  | wn         | $V_{DD} = 3.6 \text{ V}, V_{IN}$                                   | = 3.6 V       | -   | 70     | I     | l-O    |
| Input resistance                 | R <sub>IN2</sub>    | RESE             | T pull u                   | ıp         | $V_{DD} = 3.6 \text{ V}, V_{IN}$                                   | = 0 V         | 100 | 220    | 450   | kΩ     |
| High frequency feedback resistor | R <sub>FB</sub>     | XOU <sup>-</sup> | Т                          |            | V <sub>DD</sub> = 3.6 V                                            |               | -   | 3      | I     | MΩ     |
| Low frequency feedback resistor  | R <sub>FBT</sub>    | XTO              | JT                         |            | V <sub>DD</sub> = 3.6 V                                            |               | -   | 20     | I     | IVIZ 2 |
| Output leakage current           | I <sub>LO</sub>     | Sink             | Sink open drain, Tri-state |            | $V_{DD} = 3.6 V$ $V_{OUT} = 3.4 V/0.2$                             | V             | -   | -      | ±10   | μА     |
| Output high voltage              | VoH                 | СМО              | CMOS, Tri-state            |            | $V_{DD} = 3.6 \text{ V}, I_{OH} = -0.6 \text{ mA}$                 |               | 3.2 | -      | =.    | V      |
| Output low voltage               | V <sub>OL</sub>     | Exce             | pt XOUT                    | , P3 port  | $V_{DD} = 3.6 \text{ V}, I_{OL} = 0.9 \text{ mA}$                  |               | -   | _      | 0.4   | V      |
| Output low current               | l <sub>OL</sub>     | Р3 ро            | ort                        |            | $V_{DD} = 3.6 \text{ V}, V_{OL} = 1.0 \text{ V}$                   |               | -   | 6      | ı     | mA     |
| LCD output voltage               |                     | V2 pi            | n                          |            | $V3 \ge V_{DD}$                                                    |               | _   | V1 x 2 | _     |        |
| (LCD booster is enable)          | V <sub>2-3OUT</sub> | V3 pi            | n                          |            | Reference supply pin: V1<br>SEG/COM pin: No load                   |               | -   | V1 x 3 | -     | V      |
| Supply current in                |                     |                  | Fetch                      | Flash area | V <sub>DD</sub> = 3.6 V                                            | MNP = "1"     | -   | 5.3    | 7.3   |        |
| NORMAL 1, 2 mode                 |                     |                  | area                       | RAM area   | $V_{IN} = 3.4 \text{ V}/0.2 \text{ V}$                             | MNP = "0"     |     | 3.4    | 5.2   | mA     |
| Supply current in                |                     |                  |                            |            | fc = 16 MHz                                                        | MNP•ATP = "1" |     | 3.1    | 5.2   | 1117 ( |
| IDLE 0, 1, 2 mode                |                     |                  |                            | T          | fs = 32.768 kHz                                                    | MNP•ATP = "0" | _   | 2.2    | 4.2   |        |
| Supply current in                |                     |                  | Fetch<br>area              | Flash area | <u> </u><br> -                                                     | MNP = "1"     |     | 850    | 1200  |        |
| SLOW 1 mode                      |                     |                  | area                       | RAM area   | V <sub>DD</sub> = 3.0 V                                            | MNP = "0"     | _   | 7      | 19    |        |
| Supply current in                |                     |                  |                            |            | $V_{IN} = 2.8 \text{ V}/0.2 \text{ V}$                             | MNP•ATP = "1" |     | 850    | 1200  |        |
| SLEEP 1 mode                     |                     |                  |                            |            | fs = 32.768 kHz                                                    | MNP•ATP = "0" |     | 5.5    | 17    | μА     |
| Supply current in                |                     |                  |                            |            |                                                                    | MNP•ATP = "1" |     | 850    | 1200  | ·      |
| SLEEP 0 mode                     | 4                   |                  |                            |            |                                                                    | MNP•ATP = "0" |     | 4.5    | 15    |        |
| Supply current in STOP mode      |                     |                  |                            |            | $V_{DD} = 3.6 \text{ V}$<br>$V_{IN} = 3.4 \text{ V}/0.2 \text{ V}$ |               | -   | 0.5    | 10    |        |

- Note 1: Typical values show those at Topr =  $25^{\circ}$ C.
- Note 2: Input current ( $I_{IN1}$ ,  $I_{IN2}$ ): The current through pull-up or pull-down resistor is not included.
- Note 3: I<sub>DD</sub> does not include I<sub>REF</sub> current.
- Note 4: The supply currents of SLOW2 and SLEEP2 modes are equivalent to IDLE0, IDLE1, IDLE2.
- Note 5: MNP (MNPWDW) shows bit0 in EEPCR register and ATP (ATPWDW) shows bit1 in EEPCR register.
- Note 6: "Fetch" means reading operation of FLASH data as an instruction by CPU.

**AD Conversion Characteristics** 

 $(V_{SS} = 0.0 \text{ V}, 2.7 \text{ V} \le V_{DD} \le 3.6 \text{ V}, \text{Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

| Parameter                                        | Symbol            | Condition                                                                 | Min                    | Тур.     | Max               | Unit |
|--------------------------------------------------|-------------------|---------------------------------------------------------------------------|------------------------|----------|-------------------|------|
| Analog reference voltage                         | V <sub>AREF</sub> |                                                                           | A <sub>VDD</sub> – 1.0 | _        | A <sub>VDD</sub>  |      |
| Power supply voltage of analog control circuit   | A <sub>VDD</sub>  |                                                                           |                        | $V_{DD}$ |                   | V    |
| Analog reference voltage range (Note 4)          | $\Delta V_{AREF}$ |                                                                           | 2.5                    | -        | -                 | V    |
| Analog input voltage                             | $V_{AIN}$         |                                                                           | V <sub>SS</sub>        | -        | V <sub>AREF</sub> |      |
| Power supply current of analog reference voltage | I <sub>REF</sub>  | $V_{DD} = A_{VDD} = V_{AREF} = 3.6 \text{ V}$<br>$V_{SS} = 0.0 \text{ V}$ | -                      | 0.35     | 0.61              | mA   |
| Non linearity error                              |                   | V <sub>DD</sub> = A <sub>VDD</sub> = 2.7 V                                | _                      | -        | ±2                |      |
| Zero point error                                 |                   |                                                                           | -                      | -        | ±2                | LSB  |
| Full scale error                                 |                   | $V_{SS} = 0.0 \text{ V}$                                                  | _                      | =        | ±2                | LOB  |
| Total error                                      |                   | V <sub>AREF</sub> = 2.7 V                                                 | _                      | _        | ±2                |      |

### $(V_{SS} = 0.0 \text{ V}, 2.0 \text{ V} \le V_{DD} < 2.7 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$

| Parameter                                        | Symbol            | Condition                                                | Min                    | Тур.            | Max               | Unit |
|--------------------------------------------------|-------------------|----------------------------------------------------------|------------------------|-----------------|-------------------|------|
| Analog reference voltage                         | V <sub>AREF</sub> |                                                          | A <sub>VDD</sub> – 0.6 | =               | A <sub>VDD</sub>  |      |
| Power supply voltage of analog control circuit   | A <sub>VDD</sub>  |                                                          |                        | V <sub>DD</sub> |                   | V    |
| Analog reference voltage range (Note 4)          | $\Delta V_{AREF}$ |                                                          | 2.0                    | -               | _                 | V    |
| Analog input voltage                             | V <sub>AIN</sub>  |                                                          | V <sub>SS</sub>        | _               | V <sub>AREF</sub> |      |
| Power supply current of analog reference voltage | I <sub>REF</sub>  | $V_{DD} = A_{VDD} = V_{AREF} = 2.0V$<br>$V_{SS} = 0.0 V$ | -                      | 0.20            | 0.34              | mA   |
| Non linearity error                              |                   | V <sub>DD</sub> = A <sub>VDD</sub> = 2.0 V               | _                      | _               | ±4                |      |
| Zero point error                                 |                   | 55 V55                                                   | _                      | _               | ±4                | LSB  |
| Full scale error                                 |                   | $V_{SS} = 0.0 \text{ V}$                                 | _                      | _               | ±4                | LOD  |
| Total error                                      |                   | V <sub>AREF</sub> = 2.0 V                                | _                      | _               | ±4                |      |

## (V $_{SS} = 0.0$ V, 1.8 V $\leq$ V $_{DD} < 2.0$ V, Topr = -10 to 85°C) (Note 5)

| Parameter                                        | Symbol            | Condition                                                 | Min                    | Тур.     | Max               | Unit |
|--------------------------------------------------|-------------------|-----------------------------------------------------------|------------------------|----------|-------------------|------|
| Analog reference voltage                         | V <sub>AREF</sub> |                                                           | A <sub>VDD</sub> – 0.1 | -        | A <sub>VDD</sub>  |      |
| Power supply voltage of analog control circuit   | A <sub>VDD</sub>  |                                                           |                        | $V_{DD}$ |                   | V    |
| Analog reference voltage range (Note 4)          | $\Delta V_{AREF}$ |                                                           | 1.8                    | -        | -                 | V    |
| Analog input voltage                             | V <sub>AIN</sub>  |                                                           | V <sub>SS</sub>        | _        | V <sub>AREF</sub> |      |
| Power supply current of analog reference voltage | I <sub>REF</sub>  | $V_{DD} = A_{VDD} = V_{AREF} = 1.8 V$<br>$V_{SS} = 0.0 V$ | -                      | 0.18     | 0.31              | mA   |
| Non linearity error                              |                   | V <sub>DD</sub> = A <sub>VDD</sub> = 1.8 V                | _                      | _        | ±4                |      |
| Zero point error                                 |                   |                                                           | -                      | -        | ±4                | LSB  |
| Full scale error                                 |                   | $V_{SS} = 0.0 \text{ V}$                                  | _                      | _        | ±4                | LOD  |
| Total error                                      |                   | V <sub>AREF</sub> = 1.8 V                                 | _                      | _        | ±4                |      |

- Note 1: The total error includes all errors except a quantization error, and is defined as a maximum deviation from the ideal conversion line.
- Note 2: Conversion time is different in recommended value by power supply voltage.

  About conversion time, please refer to "2.15.2 Register configration".
- Note 3: Please use input voltage to AIN input Pin in limit of VAREF VSS.

  When voltage of range outside is input, conversion value becomes unsettled and gives affect to other channel conversion value.
- Note 4: Analog Reference Voltage Range: ∆VAREF = VAREF VSS
- Note 5: When AD is used with VDD < 2.0 V, the guaranteed temperature range varies with the operating voltage.
- Note 6: When AD converter is not used, fix the AVDD pin and VAREFpin on the V<sub>DD</sub> level.

AC Characteristics

 $(V_{SS} = 0 \text{ V}, V_{DD} = 2.7 \text{ to } 3.6 \text{ V}, Topr = -40 \text{ to } 85^{\circ}\text{C})$ 

| Parameter                    | Symbol | Condition                                         | Min   | Тур.  | Max   | Unit |
|------------------------------|--------|---------------------------------------------------|-------|-------|-------|------|
|                              | 40     | NORMAL1, 2 mode IDLE1, 2 mode                     | 0.25  | -     | 4     |      |
| Machine cycle time           | tcy    | SLOW1, 2 mode                                     | 117.6 | =     | 133.3 | μS   |
| High Level clock pulse width | twcH   | SLEEP1, 2 mode  For external clock operation (XIN |       | 31.25 |       | no   |
| Low level clock pulse width  | twcL   | input), fc = 16 MHz                               | ı     | 31.23 | _     | ns   |
| High level clock pulse width | twcH   | For external clock operation (XTIN                |       | 15.26 |       | 0    |
| Low level clock pulse width  | twcL   | input), fs = 32.768 kHz                           | ı     | 15.20 | _     | μS   |

(V<sub>SS</sub> = 0 V, V<sub>DD</sub> = 1.8 to 3.6 V, Topr = -40 to  $85^{\circ}$ C)

| Parameter                                                | Symbol       | Condition                                                  | Min   | Тур.   | Max   | Unit |  |
|----------------------------------------------------------|--------------|------------------------------------------------------------|-------|--------|-------|------|--|
| Machine cycle time                                       | tcy          | NORMAL1, 2 mode IDLE1, 2 mode                              | 0.5   | -      | 4     |      |  |
|                                                          |              | SLOW1, 2 mode<br>SLEEP1, 2 mode                            | 117.6 | -      | 133.3 | μ\$  |  |
| High level clock pulse width Low level clock pulse width | twcH<br>twcL | For external clock operation (XIN input), fc = 4.2 MHz     | -     | 119.04 | -     | ns   |  |
| High level clock pulse width Low level clock pulse width | twcH<br>twcL | For external clock operation (XTIN input), fs = 32.768 kHz | -     | 15.26  | _     | μS   |  |

Timer Counter 1 input (ECIN) Characteristics (V<sub>SS</sub> = 0 V, Topr = -40 to 85°C)

| Parameter              | Symbol           | Condition                                                 |                                    | Min | Тур. | Max | Unit |
|------------------------|------------------|-----------------------------------------------------------|------------------------------------|-----|------|-----|------|
| TC1 input (ECIN input) | t <sub>TC1</sub> | Frequency measurement mode V <sub>DD</sub> = 2.7 to 3.6 V | Single edge count  Both edge count | -   | -    | 16  |      |
|                        |                  | Frequency measurement                                     | Single edge count                  | _   | _    | 8   | MHz  |
|                        |                  | mode V <sub>DD</sub> = 1.8 to 2.7 V                       | Both edge count                    |     |      |     |      |

Flash Characteristics (V<sub>SS</sub> = 0 V)

| Parameter                                                                      | Condition                                                                                            | Min | Тур. | Max             | Unit  |
|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|------|-----------------|-------|
| Number of guaranteed writes (page writing) to Flash memory in serial PROM mode | $V_{DD}=2.7$ to $3.6$ V, $2$ MHz $\leq$ fc $\leq$ 16 MHz (Topr = $25^{\circ}$ C $\pm$ $5^{\circ}$ C) | -   | _    | 10 <sup>5</sup> | Times |

#### Recommended Oscillating Conditions

- Note 1: An electrical shield by metal shield plate on the surface of IC package is recommended in order to protect the device from the high electric field stress applied from CRT (Cathodic Ray Tube) for continuous reliable operation.
- Note 2: The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change. For up-to-date information, please refer to the following http://www.murata.co.jp/search/index.html