# TMS29F002RT, TMS29F002RB 262144 BY 8-BIT FLASH MEMORIES SMJS849B – MARCH 1997 – REVISED JUNE 1998

- Single Power Supply Supports 5-V ±10% Read/Write Operation
- Organization : ... 262144 by 8 Bits
- Array-Blocking Architecture
  - One 16K-Byte Boot Sector
  - Two 8K-Byte Parameter Sectors
  - One 32K-Byte Sector
  - Three 64K-Byte Sectors
  - Any Combination of Sectors Can Be Erased. Support Full-Chip Erase
  - Any Combination of Sectors Can Be Marked as Read-Only
- Boot-Code Sector Architecture
  - T = Top Sector
  - B = Bottom Sector
- Sector Protection
  - Hardware Protection Method That Disables Any Combination of Sectors From Write or Erase Operations Using Standard Programming Equipment
- Embedded Program/Erase Algorithms
  - Automatically Pre-Programs and Erases Any Sector
  - Automatically Programs and Verifies the Program Data at Specified Address
- JEDEC Standards
  - Compatible With JEDEC Byte Pinouts
  - Compatible With JEDEC EEPROM Command Set
- Fully Automated On-Chip Erase and Program Operations
- 100 000 Program/Erase Cycles
- Low Power Dissipation
- Low Current Consumption
  - 25-mA Typical Active Read
  - 30-mA Typical Program/Erase Current
  - Less Than 100-µA Standby Current
  - All Inputs/Outputs TTL-Compatible
- Erase Suspend/Resume
  - Supports Reading Data From, or Programming Data to, a Sector Not Being Erased
- Hardware-Reset Pin Initializes the Internal-State Machine to the Read Operation



|                       | PIN NOMENCLATURE      |
|-----------------------|-----------------------|
| A[0:17]               | Address Inputs        |
| DQ[0:7]               | Data In/Data out      |
| CE                    | Chip Enable           |
| OE                    | Output Enable         |
| RESET                 | Reset/Deep Power Down |
| Vcc                   | Power Supply          |
| V <sub>SS</sub><br>WE | Ground                |
| WE                    | Write Enable          |
|                       |                       |

- 32-Pin Plastic Leaded Chip Carrier (PLCC) (FM Suffix)
- Detection Of Program/Erase Operation

   Data Polling and Toggle Bit Feature of Program/Erase Cycle Completion
- High-Speed Data Access at 5-V V<sub>CC</sub>±10%
   90 ns Commercial ... 0°C to 70°C
  - 100 ns Extended ... -40°C to 85°C



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1998, Texas Instruments Incorporated

## TMS29F002RT, TMS29F002RB 262144 BY 8-BIT FLASH MEMORIES SMJS849B – MARCH 1997 – REVISED JUNE 1998

## description

The TMS29F002RT/B is a 262144 by 8-bit (2097152-bit), 5-V single-supply, programmable read-only memory device that can be electrically erased and reprogrammed. This device is organized as 262144 by 8 bits, divided into seven sectors:

- One 16K-byte boot sector
- Two 8K-byte sectors
- One 32K-byte sector
- Three 64K-byte sectors

Any combination of sectors can be marked as read-only or erased. Full-chip erasure is also supported.

Sector data protection is afforded by methods that can disable any combination of sectors from write or read operations using standard programming equipment. An on-chip state machine provides an on-board algorithm that automatically pre-programs and erases any sector before it automatically programs and verifies program data at any specified address. The command set is compatible with the JEDEC 2M-bit electrically erasable, programmable read-only memory (EEPROM) command set. A suspend/resume feature allows access to unaltered memory blocks during a section-erase operation. All outputs of this device are TTL-compatible. Additionally, an erase/suspend/resume feature supports reading data from, or programming data to, a sector that is not being erased.

Device operations are selected by writing JEDEC-standard commands into the command register using standard microprocessor write timings. The command register acts as an input to an internal-state machine which interprets the commands, controls the erase and programming operations, outputs the status of the device, outputs the data stored in the device, and outputs the device algorithm-selection code. On initial power up, the device defaults to the read mode. A hardware-reset pin initializes the internal-state machine to the read operation.

The device has low power dissipation with a 25-mA typical active read for the byte mode, 30-mA typical program/erase current mode, and less than 100- $\mu$ A standby current with a 15- $\mu$ A deep-power-down mode. These devices are offered with 90-, 100-, and 120-ns access times. Table 1 and Table 2 show the sector-address ranges. The TMS29F002RT/B is offered in a 32-pin plastic leaded chip carrier (PLCC) (FM suffix).



# device symbol nomenclature





SMJS849B - MARCH 1997 - REVISED JUNE 1998

# logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



block diagram





SMJS849B - MARCH 1997 - REVISED JUNE 1998

## operation

See Table 1 and Table 2 for the sector-address ranges of the TMS29F002RT/B.

# Table 1. Top-Boot Sector-Address Ranges<sup>†‡</sup>

|     | A17 | A16 | A15 | A14 | A13 | SECTOR SIZE | (x8) ADDRESS RANGE |
|-----|-----|-----|-----|-----|-----|-------------|--------------------|
| SA6 | 1   | 1   | 1   | 1   | Х   | 16K-Byte    | 3C000H-3FFFFH      |
| SA5 | 1   | 1   | 1   | 0   | 1   | 8K-Byte     | 3A000H-3BFFFH      |
| SA4 | 1   | 1   | 1   | 0   | 0   | 8K-Byte     | 38000H-39FFFH      |
| SA3 | 1   | 1   | 0   | Х   | Х   | 32K-Byte    | 30000H-37FFFH      |
| SA2 | 1   | 0   | Х   | Х   | Х   | 64K-Byte    | 20000H-2FFFFH      |
| SA1 | 0   | 1   | Х   | Х   | Х   | 64K-Byte    | 10000H-1FFFH       |
| SA0 | 0   | 0   | Х   | Х   | Х   | 64K-Byte    | 00000H-0FFFH       |

<sup>†</sup>The address range is A0–A17

<sup>‡</sup>X can be 0 or 1.

## Table 2. Bottom-Boot Sector-Address Ranges<sup>†‡</sup>

|     | A17 | A16 | A15 | A14 | A13 | SECTOR SIZE | (x8) ADDRESS RANGE |
|-----|-----|-----|-----|-----|-----|-------------|--------------------|
| SA6 | 1   | 1   | Х   | Х   | Х   | 64K-Byte    | 30000H-3FFFFH      |
| SA5 | 1   | 0   | Х   | Х   | Х   | 64K-Byte    | 20000H-2FFFFH      |
| SA4 | 0   | 1   | Х   | Х   | Х   | 64K-Byte    | 10000H-1FFFFH      |
| SA3 | 0   | 0   | 1   | Х   | Х   | 32K-Byte    | 08000H-0FFFFH      |
| SA2 | 0   | 0   | 0   | 1   | 1   | 8K-Byte     | 06000H-07FFFH      |
| SA1 | 0   | 0   | 0   | 1   | 0   | 8K-Byte     | 04000H-05FFFH      |
| SA0 | 0   | 0   | 0   | 0   | Х   | 16K-Byte    | 00000H-03FFFH      |

<sup>†</sup>The address range is A0–A17

‡ X can be 0 or 1.



# operation (continued)

See Table 3 for the operation modes of the TMS29F002RT/B.

|                            |          |          |     | FUN      | CTION    | s†  |          |       | 200.207                                                    |  |  |
|----------------------------|----------|----------|-----|----------|----------|-----|----------|-------|------------------------------------------------------------|--|--|
| MODE                       | CE       | OE       | WE  | A0       | A1       | A6  | A9       | RESET | DQ0-DQ7                                                    |  |  |
| Algorithm-selection mode   | VIL      | VIL      | VIH | VIL      | VIL      | VIL | VID      | VIH   | Manufacturer-Equivalent Code 01h<br>(TMS29F002RT/B – Byte) |  |  |
|                            | VIL      | VIL      | VIH | VIH      | $v_{IL}$ | VIL | VID      | VIH   | Device-Equivalent Code B0h<br>(TMS29F002RT – Byte)         |  |  |
| 5-V power supply           | VIL      | VIL      | VIH | VIH      | $v_{IL}$ | VIL | VID      | VIH   | Device-Equivalent Code 34h<br>(TMS29F002RB – Byte)         |  |  |
| Read                       | VIL      | VIL      | VIH | A0       | A1       | A6  | A9       | VIH   | Data out                                                   |  |  |
| Output disable             | VIL      | VIH      | VIH | Х        | Х        | Х   | Х        | VIH   | Hi-Z                                                       |  |  |
| Standby and write inhibit  | VIH      | Х        | Х   | Х        | Х        | Х   | Х        | VIH   | Hi-Z                                                       |  |  |
| Write <sup>‡</sup>         | VIL      | VIH      | VIL | A0       | A1       | A6  | A9       | VIH   | Data in                                                    |  |  |
| Temporary sector unprotect | Х        | Х        | Х   | Х        | Х        | Х   | Х        | VID   | Х                                                          |  |  |
| Verify sector protect      | $V_{IL}$ | $V_{IL}$ | VIH | $V_{IL}$ | VIH      | VIL | $V_{ID}$ | VIH   | Data out                                                   |  |  |
| Hardware reset             | Х        | Х        | Х   | Х        | Х        | Х   | Х        | VIL   | Hi-Z                                                       |  |  |

**Table 3. Operation Modes** 

Legend:

 $V_{IL} = Logic 0$ 

V<sub>IH</sub> = Logic 1

V<sub>ID</sub> = 12.0 V ± 0.5 V

<sup>†</sup>X can be V<sub>IL</sub> or V<sub>IH</sub>.

<sup>‡</sup>See Table 5 for valid address and data during write.

## read mode

A logic-low signal applied to the  $\overline{CE}$  and  $\overline{OE}$  pins allows the output of the TMS29F002RT/B to be read. When two or more '29F002RT/B devices are connected in parallel, the output of any one device can be read without interference. The  $\overline{CE}$  pin is for power control and must be used for device selection. The  $\overline{OE}$  pin is for output control, and is used to gate the data output onto the bus from the selected device.

The address-access time ( $t_{AVQV}$ ) is the delay from stable address to valid output data. The chip-enable ( $\overline{CE}$ ) access time ( $t_{ELQV}$ ) is the delay from  $\overline{CE}$  low and stable addresses to valid output data. The output-enable access time ( $t_{GLQV}$ ) is the delay from  $\overline{OE}$  low to valid output data when  $\overline{CE}$  equals logic low and addresses are stable for at least the duration of  $t_{AVQV}$ - $t_{GLQV}$ .

## standby mode

 $I_{CC}$  supply current is reduced by applying a logic-high level on  $\overline{CE}$  and  $\overline{RESET}$  to enter the standby mode. In the standby mode, the outputs are placed in the high-impedance state. Applying a CMOS logic-high level on  $\overline{CE}$  and  $\overline{RESET}$  reduces the current to 100  $\mu$ A. Applying a TTL logic-high level on  $\overline{CE}$  and  $\overline{RESET}$  reduces the current to 100  $\mu$ A. Applying a TTL logic-high level on  $\overline{CE}$  and  $\overline{RESET}$  reduces the current to 100  $\mu$ A. Applying a TTL logic-high level on  $\overline{CE}$  and  $\overline{RESET}$  reduces the current to 1 mA. If the '29F002RT/B is deselected during erasure or programming, the device continues to draw active current until the operation is complete.

## output disable

When  $\overline{OE}$  equals  $V_{IH}$  or  $\overline{CE}$  equals  $V_{IH}$ , output from the device is disabled and the output pins (DQ0–DQ7) are placed in the high-impedance state.



#### automatic-sleep mode

The '29F002RT/B has a built-in feature called automatic-sleep mode to minimize device energy consumption. The automatic-sleep mode, which is independent of  $\overline{CE}$ ,  $\overline{WE}$ , and  $\overline{OE}$ , is enabled when addresses remain stable for 300 ns. Typical sleep-mode current is 100  $\mu$ A. Sleep mode does not affect output data, which remains latched and available to the system.

## algorithm selection

The algorithm-selection mode provides access to a binary code that matches the device with its proper programming and erase command operations. This mode is activated when  $V_{ID}$  (11.5 V to 12.5 V) is placed on address pin A9. Address pins A1 and A6 must be logic low. Two bytes of code are accessed by toggling address pin A0 from  $V_{IL}$  to  $V_{IH}$ . Address pins other than A0, A1, and A6 can be at logic low or at logic high.

The algorithm-selection mode can also be read by using the command register, which is useful when V<sub>ID</sub> is not available to be placed on address pin A9. Table 4 shows the binary algorithm-selection codes.

|                              | CODE | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 |
|------------------------------|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Manufacturer-equivalent code | 01H  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |
| TMS29F002RT                  | B0H  | 1   | 0   | 1   | 1   | 0   | 0   | 0   | 0   |
| TMS29F002RB                  | 34H  | 0   | 0   | 1   | 1   | 0   | 1   | 0   | 0   |
| Sector protection            | 01H  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

Table 4. Algorithm-Selection Codes (5-V Single Power Supply)<sup>†</sup>

 $\dagger$  A1 = V<sub>IL</sub>, A6 = V<sub>IL</sub>,  $\overline{CE}$  =V<sub>IL</sub>,  $\overline{OE}$  = V<sub>IL</sub>

## erasure and programming

Erasure and programming of the '29F002RT/B are accomplished by writing a sequence of commands using standard microprocessor write timing. The commands are written to a command register and input to the command-state machine (CSM). The CSM interprets the command entered and initiates program, erase, suspend, and resume operations as instructed. The CSM acts as the interface between the write-state machine (WSM) and external chip operations. The WSM controls all voltage generation, pulse generation, preconditioning, and verification of memory contents. Program and block-/chip-erase functions are fully automatic. Once the end of a program or erase operation has been reached, the device resets internally to the read mode. If  $V_{CC}$  drops below the low-voltage-detect level ( $V_{LKO}$ ), any programming or erase operation is aborted and subsequent writes are ignored until the  $V_{CC}$  level is greater than  $V_{LKO}$ . The control pins must be logically correct to prevent unintentional command writes or programming or erasing.

## command definitions

Device operating modes are selected by writing specific address and data sequences into the command register. Table 5 defines the valid command sequences. Writing incorrect address and data values or writing them in the incorrect sequence causes the device to reset to the read mode. The command register does not occupy an addressable memory location. The register is used to store the command sequence, along with the address and data needed by the memory array. Commands are written by setting  $\overline{CE} = V_{IL}$ ,  $\overline{OE} = V_{IH}$ , and bringing  $\overline{WE}$  from logic high to logic low. Addresses are latched on the falling edge of  $\overline{WE}$  and data is latched on the rising edge of  $\overline{WE}$ . Holding  $\overline{WE} = V_{IL}$  and toggling  $\overline{CE}$  is an alternative method. See the switching characteristics of the write/erase/program-operations section for specific timing information.



## command definitions (continued)

| COMMAND                 | BUS<br>CYCLES | 1ST C<br>ADDR | YCLE<br>DATA | 2ND C<br>ADDR | YCLE<br>DATA                                         | 3RD C<br>ADDR | YCLE<br>DATA | 4TH C<br>ADDR | YCLE<br>DATA | 5TH C<br>ADDR | YCLE<br>DATA | 6TH C<br>ADDR | YCLE<br>DATA |
|-------------------------|---------------|---------------|--------------|---------------|------------------------------------------------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|
|                         | 1             | ХХХН          | F0H          |               |                                                      |               |              |               |              |               |              |               |              |
| Read/reset              | 3             | 555H          | AAH          | 2AAH          | 55H                                                  | 555H          | F0H          | RA            | RD           |               |              |               |              |
| Algorithm               | 3             |               |              |               |                                                      |               | 0.011        | 0.411         | B0H<br>T     |               |              |               |              |
| selection               |               | 555H          | AAH          | 2AAH          | 55H                                                  | 555H          | 90H          | 01H           | 34H<br>B     |               |              |               |              |
| Program                 | 4             | 555H          | AAH          | 2AAH          | 55H                                                  | 555H          | A0H          | PA            | PD           |               |              |               |              |
| Chip erase              | 6             | 555H          | AAH          | 2AAH          | 55H                                                  | 555H          | 80H          | 555H          | AAH          | 2AAH          | 55H          | 555H          | 10H          |
| Sector erase            | 6             | 555H          | AAH          | 2AAH          | 55H                                                  | 555H          | 80H          | 555H          | AAH          | 2AAH          | 55H          | SA            | 30H          |
| Sector-erase<br>suspend | 1             | хххн          | B0H          | Erase sus     | Frase suspend valid during sector-erase operation    |               |              |               |              |               |              |               |              |
| Sector-erase<br>resume  | 1             | ХХХН          | 30H          | Erase res     | rase resume valid only after erase-suspend operation |               |              |               |              |               |              |               |              |

## Table 5. Command Definitions

LEGEND:

RA = Address of the location to be read

PA = Address of the location to be programmed

SA = Address of the sector to be erased

Addresses A13–A17 select one to seven sectors.

RD = Data to be read at selected address location

PD = Data to be programmed at selected address location

#### read/reset command

The read or reset mode is activated by writing either of the two read/reset command sequences into the command register. The device remains in this mode until another valid command sequence is input in the command register. Memory data is available in the read mode and can be read with standard microprocessor read-cycle timing.

On power up, the device defaults to the read/reset mode. A read/reset command sequence is not required and memory data is available.

## algorithm-selection command

The algorithm-selection command allows access to a binary code that matches the device with the proper programming and erase command operations. After writing the three-bus-cycle command sequence, the first byte of the algorithm-selection code can be read from address XX00h. The second byte of the code can be read from address XX01h (see Table 5). This mode remains in effect until another valid command sequence is written to the device.

## program command

Programming is a four-bus-cycle command sequence. The first three bus cycles put the device into the program-setup state. The fourth bus cycle loads the address location and the data to be programmed into the device. The addresses are latched on the falling edge of  $\overline{WE}$  and the data is latched on the rising edge of  $\overline{WE}$  in the fourth bus cycle. The rising edge of  $\overline{WE}$  starts the program operation. The embedded programming function automatically provides needed voltage and timing to program and verify the cell margin. Any further commands written to the device during the program operation are ignored.



#### program command (continued)

Programming can be performed at any address location in any sequence. When erased, all bits are in a logic-high state. Logic lows are programmed into the device and only an erase operation can change bits from logic lows to logic highs. Attempting to program a 1 into a bit that has been programmed previously to a 0 causes the internal-pulse counter to exceed the pulse-count limit, which sets the exceed-time-limit indicator (DQ5) to a logic-high state. The automatic-programming operation is complete when the data on DQ7 is equivalent to the data written to this bit, at which time the device returns to the read mode and addresses are no longer latched. Figure 1 shows a flow chart of the typical device-programming operation.

#### chip-erase command

Chip erase is a six-bus-cycle command sequence. The first three bus cycles put the device into the erase-setup state. The next two bus cycles unlock the erase mode. The sixth bus cycle loads the chip-erase command. This command sequence is required to ensure that the memory contents are not erased accidentally. The rising edge of  $\overline{\text{WE}}$  starts the chip-erase operation. Any further commands written to the device during the chip-erase operation are ignored.

The embedded chip-erase function automatically provides the voltage and timing needed to program and to verify all the memory cells prior to electrical erase. It then erases and verifies the cell margin automatically without programming the memory cells prior to erase.

Figure 2 shows a flow chart of the typical chip-erase operation.

#### sector-erase command

Sector-erase is a six-bus-cycle command sequence. The first three bus cycles put the device into the erase-setup state. The next two bus cycles unlock the erase mode and the sixth bus cycle loads the sector-erase command and the sector-address location to be erased. Any address location within the desired sector can be used. The addresses are latched on the falling edge of  $\overline{WE}$  and the sector-erase command (30h) is latched on the rising edge of  $\overline{WE}$  in the sixth bus cycle. After a delay of 50 µs from the rising edge of  $\overline{WE}$ , the sector-erase operation begins on the selected sector(s).

Additional sectors can be selected to be erased concurrently during the sector-erase command sequence. For each additional sector to be selected for erase, another bus cycle is issued. The bus cycle loads the next sector-address location and the sector-erase command. The time between the end of the previous bus cycle and the start of the next bus cycle must be less than  $50 \ \mu$ s; otherwise, the new sector location is not loaded. A time delay of 50  $\mu$ s from the rising edge of the last WE starts the sector-erase operation. If there is a falling edge of WE within the 50- $\mu$ s time delay, the timer is reset.

One to seven sector-address locations can be loaded in any sequence. The state of the delay timer can be monitored using the sector-erase delay indicator (DQ3). If DQ3 is at logic low, the time delay has not expired. See the operation status section for a description.

Any command other than erase suspend (B0h) or sector erase (30h) written to the device during the sector-erase operation causes the device to exit the sector-erase mode and the contents of the sector(s) selected for erase are no longer valid. To complete the sector-erase operation, reissue the sector-erase command sequence.

The embedded sector-erase function automatically provides needed voltage and timing to program and to verify all of the memory cells prior to electrical erase and then erases and verifies the cell margin automatically. Programming the memory cells prior to erase is not required.

See the operation status section for a full description. Figure 3 shows a flow chart of the typical sector-erase operation.



#### erase-suspend command

The erase-suspend command (B0h) allows interruption of a sector-erase operation to read data from unaltered sectors of the device. Erase-suspend is a one-bus-cycle command. The addresses can be  $V_{IL}$  or  $V_{IH}$  and the erase-suspend command (B0h) is latched on the rising edge of  $\overline{WE}$ . Once the sector-erase operation is in progress, the erase-suspend command requests the internal write-state machine to halt operation at predetermined breakpoints. The erase-suspend command is valid only during the sector-erase operation and is invalid during programming and chip-erase operations. The sector-erase delay timer expires immediately if the erase-suspend command is is a sective.

After the erase-suspend command is issued, the device takes between 0.1  $\mu$ s and 15  $\mu$ s to suspend the operation. The toggle bit must be monitored to determine when the suspend has been executed. When the toggle bit stops toggling, data can be read from sectors that are not selected for erase. Reading from a sector selected for erase can result in invalid data. See the operation status section for a full description.

Once the sector-erase operation is suspended, reads or programs to a sector that is not being erased can be performed. This command is applicable only during sector-erase operations. Any other command written during the erase-suspend mode to the suspended sector is ignored.

#### erase-resume command

The erase-resume command (30h) restarts a suspended sector-erase operation from the point where it was halted. Erase resume is a one-bus-cycle command. The addresses can be  $V_{IL}$  or  $V_{IH}$  and the erase-resume command (30h) is latched on the rising edge of WE. When an erase-suspend/erase-resume command combination is written, the internal-pulse counter (exceed timing limit) is reset. The erase-resume command is valid only in the erase-suspend state. After the erase-resume command is executed, the device returns to the valid sector-erase state and further writes of the erase-resume command are ignored. After the device has resumed the sector-erase operation, another erase-suspend command can be issued to the device.

#### operation status

The status of the device during an automatic-programming algorithm, chip-erase command, or sector-erase command can be determined in two ways:

- DQ6: Toggle bit
- DQ7: Data polling

#### status-bit definitions

During operation of the automatic embedded program and erase functions, the status of the device can be determined by reading the data state of designated outputs. The data-polling bit (DQ7) and toggle bit (DQ6) require multiple successive reads to observe a change in the state of the designated output. Table 6 defines the values of the status flags.



SMJS849B - MARCH 1997 - REVISED JUNE 1998

## status-bit definitions (continued)

|                      | DEVICE O                       | OPERATION <sup>‡</sup>   | DQ7  | DQ6 | DQ5 | DQ3                                                                                                                                                                                                                              | DQ2    |
|----------------------|--------------------------------|--------------------------|------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| In progress          | Programming                    | DQ7                      | Т    | 0   | 0   | No Tog                                                                                                                                                                                                                           |        |
|                      | Program/erase in auto-erase mo | 0                        | Т    | 0   | 1   | §                                                                                                                                                                                                                                |        |
|                      |                                | Erase-sector address     | 1    | 1   | 0   | 0                                                                                                                                                                                                                                | Т      |
|                      | Erase-suspend mode             | Non-erase sector address | D    | D   | D   | D                                                                                                                                                                                                                                | D      |
|                      | Program in erase-suspend mod   | e                        | DQ7¶ | Т   | 0   | 0         0         No To           0         1         \$           0         0         T           D         D         D           0         0         1\$           1         0         No To           1         1         # | 1§     |
|                      | Programming                    | DQ7                      | Т    | 1   | 0   | No Tog                                                                                                                                                                                                                           |        |
| Exceeded time limits | Program/erase in auto-erase mo | 0                        | Т    | 1   | 1   | #                                                                                                                                                                                                                                |        |
|                      | Program in erase-suspend mod   | e                        | DQ7  | Т   | 1   | 0                                                                                                                                                                                                                                | No Tog |
| Successful operation | Programming complete           | Programming complete     |      |     |     | D                                                                                                                                                                                                                                | D      |
| complete             | Sector-/chip-erase complete    |                          | 1    | 1   | 1   | 1                                                                                                                                                                                                                                | 1      |

## Table 6. Operation Status Flags<sup>†</sup>

<sup>†</sup>T= toggle, D= data, No Tog= no toggle

<sup>‡</sup>DQ4, DQ1, DQ0 are reserved for future use.

§ DQ2 can be toggled when the sector address applied is an erasing sector. DQ2 cannot be toggled when the sector address applied is a non-erasing sector. DQ2 is used to determine which sectors are erasing and which are not.

 $\P$  Status flags apply when outputs are read from the address of a non-erase-suspend operation.

<sup>#</sup> If DQ5 is high (exceeded timing limits), successive reads from a problem sector causes DQ2 to toggle.

#### data-polling (DQ7)

The data-polling-status function outputs the complement of the data latched into the DQ7 data register while the write-state machine is engaged in a program or erase operation. Data bit DQ7 changes from complement to true to indicate the end of an operation. Data-polling is available only during programming, chip-erase, sector-erase, and sector-erase-timing delay. Data-polling is valid after the rising edge of WE in the last bus cycle of the command sequence loaded into the command register. Figure 4 shows a flow chart of data-polling.

During a program operation, reading DQ7 outputs the complement of the DQ7 data to be programmed at the selected address location. Upon completion, reading DQ7 outputs the true DQ7 data loaded into the program-data register. During the erase operations, reading DQ7 outputs a logic low. Upon completion, reading DQ7 outputs a logic high. Also, data-polling must be performed at a sector address that is within a sector that is being erased. Otherwise, the status is invalid. When using data-polling, the address should remain stable throughout the operation.

During a data-polling read, while  $\overline{OE}$  is logic low, data bit DQ7 can change asynchronously. Depending on the read timing, the system can read valid data on DQ7, while other DQ pins are still invalid. A subsequent read of the device is valid. See Figure 17 for the data-polling timing diagram.

## toggle bit (DQ6)

The toggle-bit status function outputs data on DQ6, which toggles between logic high and logic low while the write-state machine is engaged in a program or erase operation. When DQ6 stops toggling at a logic high after two consecutive reads to the same address, the operation is complete. The toggle bit is available only during programming, chip erase, sector erase, and sector-erase-timing delay. Toggle bit data is valid after the rising edge of  $\overline{WE}$  in the last bus cycle of the command sequence loaded into the command register. Figure 5 shows a flow chart of the toggle-bit status-read algorithm. Depending on the read timing, DQ6 can stop toggling while other DQ pins are still invalid and a subsequent read of the device is valid. See Figure 18 for the toggle-bit timing diagram.



## toggle bit (DQ6) (continued)

In instances where program operation is issued to a protected sector, toggle bit (DQ6) toggles for approximately  $2 \mu s$ , after which it reverts back to read mode. On the other hand, if an erase operation is attempted on protected sectors, DQ6 toggles for approximately 100  $\mu s$ , then returns to read mode. Both instances do not alter the contents of the protected sectors.

## exceed time limit (DQ5)

The program and erase operations use an internal-pulse counter to limit the number of pulses applied. If the pulse-count limit is exceeded, DQ5 is set to a logic-high data state. This indicates that the program or erase operation has failed. DQ7 does not change from complemented data to true data and DQ6 does not stop toggling when read. To continue operation, the device must be reset.

The exceed-time-limit condition occurs when attempting to program a logic-high state into a bit that has been programmed previously to a logic low. Only an erase operation can change bits from logic low to logic high. After reset, the device is functional and can be erased and reprogrammed.

## sector-load-timer (DQ3)

The sector-load-timer status bit, DQ3, is used to determine whether the time to load additional sector addresses has expired. This indicates that another sector-erase command sequence can be issued. If DQ3 is at a logic high, it indicates that the delay has expired and attempts to issue additional sector-erase commands are ignored. See the sector-erase command section for a description.

The data-polling and toggle bit are valid during the 50-µs time delay and can be used to determine if a valid sector-erase command has been issued. To ensure additional sector-erase commands have been accepted, the status of DQ3 should be read before and after each additional sector-erase command. If DQ3 is at a logic low on both reads, the additional sector-erase command was accepted.

## toggle bit 2 (DQ2)

The state of DQ2 determines whether the device is in algorithmic-erase mode or erase-suspend mode. DQ2 toggles if successive reads are issued to the erasing or erase-suspended sector, assuming in case of the latter that the device is in erase-suspend-read mode. It also toggles when DQ5 becomes a logic high due to the timer-exceed limit, and reads are issued to the failed sector. DQ2 does not toggle in any other sector due to DQ5 failure. When the device is in erase-suspend-program mode, successive reads from the non-erase-suspended sector causes a logic high on DQ2.

## hardware-reset bit (RESET)

When the RESET pin is driven to a logic low, it forces the device out of the currently active mode and into a reset state. It also avoids bus contention by placing the outputs into the high-impedance state for the duration of the RESET pulse.

During any operation, if  $\overrightarrow{\text{RESET}}$  is asserted to logic low, the on-going operation is terminated and it can take from 1  $\mu$ s – to 20  $\mu$ s to sense reset completion; or the user can allow a maximum reset completion time of 20  $\mu$ s.

The RESET pin also can be used to drive the device into deep power-down (standby) mode by applying  $V_{SS} \pm 0.3$  V to it. I<sub>CC4</sub> reads <1  $\mu$ A typical, and 15  $\mu$ A maximum for CMOS inputs. Standby mode can be entered anytime, regardless of the condition on CE.

Asserting RESET during program or erase can leave erroneous data in the address locations. These locations need to be updated after the device resumes normal operations.



temporary hardware-sector unprotect feature

This feature temporarily enables both programming and erase operations on any combination of one to seven sectors that were previously protected. This feature is enabled using high voltage  $V_{ID}$  (11.5 V to 12.5 V) on the RESET pin, using standard command sequences.

Normally, the device is delivered with all sectors unprotected.

#### sector-protect programming

The sector-protect programming mode is activated when A6, A0, and  $\overline{CE}$  are at V<sub>IL</sub>, and address pin A9 and control pin  $\overline{OE}$  are forced to V<sub>ID</sub>. Address pin A1 is set to V<sub>IH</sub>. The sector-select address pins A13 – A17 are used to select the sector to be protected. Address pins A0–A12 and the I/O pins must be stable and can be either V<sub>IL</sub> or V<sub>IH</sub>. Once the addresses are stable, WE is pulsed low for 100 µs, causing programming to begin on the falling edge of WE and to terminate on the rising edge of WE. Figure 6 is a flow chart of the sector-protect algorithm and Figure 19 shows a timing diagram of the sector-protect operation.

Commands to program or erase a protected sector do not change the data contained in the sector. Attempts to program and erase a protected sector cause the data-polling bit (DQ7) and toggle bit (DQ6) to operate from 2  $\mu$ s to 100  $\mu$ s and then return to valid data.

#### sector-protect verify

Verification of the sector-protection programming is activated when  $\overline{WE} = V_{IH}$ ,  $\overline{OE} = V_{IL}$ ,  $\overline{CE} = V_{IL}$ , and address pin A9 = V<sub>ID</sub>. Address pins A0 and A6 are set to V<sub>IL</sub>, and A1 is set to V<sub>IH</sub>. Sector-address pins A13–A17 select the sector that is to be verified. The other addresses can be V<sub>IH</sub> or V<sub>IL</sub>. If the sector that was selected is protected, the DQs output 01h. If the sector is not protected, the DQs output 00h.

Sector-protect verify can also be read using the algorithm-selection command. After issuing the three-bus-cycle command sequence, the sector-protection status can be read on DQ0. The sector address pins A13–A17 select the sector to be verified when address pins A0 =  $V_{IL}$ , A1 =  $V_{IH}$ , and A6 =  $V_{IL}$  are set. The remaining addresses are set to  $V_{IL}$ . If the sector selected is protected, DQ0 outputs a logic-high state. If the sector selected is not protected, DQ0 outputs a logic-low state. This mode remains in effect until another valid command sequence is written to the device. Figure 6 is a flow chart of the sector-protect algorithm and Figure 19 shows a timing diagram of the sector-protect operation.

#### sector unprotect

Prior to sector unprotect, all sectors must be protected using the sector-protect programming mode. The sector unprotect is activated when address pin A9 and control pin  $\overline{OE}$  are forced to  $V_{ID}$ . Address pins A1 and A6 are set to  $V_{IH}$  while  $\overline{CE}$  and A0 are set to  $V_{IL}$ . Sector-select address pins A13–A17 can be  $V_{IL}$  or  $V_{IH}$ . All sectors are unprotected in parallel and once the inputs are stable,  $\overline{WE}$  is pulsed low for 10 ms, causing the unprotect operation to begin on the falling edge of  $\overline{WE}$  and to terminate on the rising edge of  $\overline{WE}$ . Figure 7 is a flow chart of the sector-unprotect algorithm and Figure 20 shows a timing diagram of the sector-unprotect operation.

#### sector-unprotect verify

Verification of the sector unprotect is accomplished when  $\overline{WE} = V_{IH}$ ,  $\overline{OE} = V_{IL}$ ,  $\overline{CE} = V_{IL}$ , and A9 =  $V_{ID}$ , and then select the sector to be verified. Address pins A1 and A6 are set to  $V_{IH}$ , and A0 is set to  $V_{IL}$ . The other addresses can be  $V_{IH}$  or  $V_{IL}$ . If the sector selected is protected, the DQs output 01h. If the sector is not protected, the DQs output 00h. Sector unprotect can also be read using the algorithm-selection command.

## low V<sub>CC</sub> write lockout

During power-up and power-down operations, write cycles are locked out for  $V_{CC}$  less than  $V_{LKO}$ . If  $V_{CC} < V_{LKO}$ , the command input is disabled and the device is reset to the read mode. On power up, if  $\overline{CE} = V_{IL}$ ,  $\overline{WE} = V_{IL}$ , and  $\overline{OE} = V_{IH}$ , the device does not accept commands on the rising edge of  $\overline{WE}$ . The device automatically powers up in the read mode.



# glitching

Pulses of less than 5 ns (typical) on  $\overline{OE}$ ,  $\overline{WE}$ , or  $\overline{CE}$  do not issue a write cycle.

## power supply considerations

Each device should have a 0.1- $\mu$ F ceramic capacitor connected between V<sub>CC</sub> and V<sub>SS</sub> to suppress circuit noise. Printed circuit traces to V<sub>CC</sub> should be appropriate to handle the current demand and minimize inductance.

## flow charts







SMJS849B - MARCH 1997 - REVISED JUNE 1998



Figure 2. Chip-Erase Algorithm





Figure 3. Sector-Erase Algorithm



SMJS849B - MARCH 1997 - REVISED JUNE 1998



- NOTES: A. Polling status bits DQ7 and DQ5 may change asynchronously. Read DQ7 after DQ5 changes states.
  - B. VA = Program address for byte-programming
    - = Selected sector address for sector erase
    - = Any valid address for chip erase

Figure 4. Data-Polling Algorithm





- Read DQ6 after DQ5 changes states.B. After an erase operation is complete, DQ6 stops toggling at a logic high state.
  - Figure 5. Toggle-Bit Algorithm



SMJS849B - MARCH 1997 - REVISED JUNE 1998



Figure 6. Sector-Protect Algorithm





Figure 7. Sector-Unprotect Algorithm



SMJS849B - MARCH 1997 - REVISED JUNE 1998

## flow charts (continued)



NOTES: A. All protected sectors unprotected

B. All previously protected sectors are protected once again

## Figure 8. Temporary Sector-Unprotect Algorithm



SMJS849B - MARCH 1997 - REVISED JUNE 1998

## absolute maximum ratings over ambient temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (see Note 1)                  |                                                                   |
|---------------------------------------------------------------------|-------------------------------------------------------------------|
| A9, CE, OE                                                          | –0.6 V to 13.5 V                                                  |
| Output voltage range (see Note 3)                                   | $\dots \dots \dots -0.6 \text{ V to V}_{\text{CC}} + 1 \text{ V}$ |
| Ambient temperature range during read/erase/program, T <sub>A</sub> |                                                                   |
| Extended                                                            | –40°C to 85°C                                                     |
| Commercial                                                          | 0°C to 70°C                                                       |
| Storage temperature range, T <sub>stg</sub>                         | –65°C to 150°C                                                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to  $V_{SS}$ .

2. The voltage on any input pin can undershoot to -2 V for periods less than 20 ns (see Figure 10).

3. The voltage on any output pin can overshoot to V<sub>CC</sub> + 2 V for periods less than 20 ns (see Figure 11).

## recommended operating conditions

|                |                                                      |            | MIN                   | MAX                  | UNIT       |
|----------------|------------------------------------------------------|------------|-----------------------|----------------------|------------|
| VCC            | Supply voltage                                       |            | 4.5                   | 5.5                  | V          |
|                | Liber Jacob de Secondara Barra                       | TTL        | 2                     | V <sub>CC</sub> +0.5 |            |
| VIH            | High-level dc input voltage                          | CMOS       | 0.7 * V <sub>CC</sub> | V <sub>CC</sub> +0.5 | V          |
|                | Land based of Second collinger                       | TTL        | -0.5                  | 0.8                  | V          |
| VIL            | Low-level dc input voltage                           | CMOS       | -0.5                  | 0.2                  | V          |
| VID            | Algorithm-selection and sector-protect input voltage |            | 11.5                  | 12.5                 | V          |
| VLKO           | Low V <sub>CC</sub> lock-out voltage (see Note 4)    |            | 3.2                   | 4.2                  | V          |
| т.             | Ambient temperature                                  | Extended   | -40                   | 85                   | ° <b>C</b> |
| т <sub>А</sub> | Ambient temperature                                  | Commercial | 0                     | 70                   | °C         |

NOTE 4:  $T_A = 25^{\circ}C$ 



SMJS849B - MARCH 1997 - REVISED JUNE 1998

## electrical characteristics over recommended ranges of supply voltage and ambient temperature

|                  | PARAMETER                                   |                  | TEST CONDITIONS                                                          | MIN                  | MAX  | UNIT |
|------------------|---------------------------------------------|------------------|--------------------------------------------------------------------------|----------------------|------|------|
|                  |                                             | TTL-input level  | $V_{CC} = V_{CC} MIN$ , $I_{OH} = -2.5 mA$                               | 2.4 V                |      |      |
| VOH              | High-level output voltage                   | CMOS-input level | $V_{CC} = V_{CC} MIN$ , $I_{OH} = -100 \mu A$                            | V <sub>CC</sub> -0.4 |      | V    |
|                  |                                             | CMOS-input level | $V_{CC} = V_{CC} MIN$ , $I_{OH} = -2.5 mA$                               | 0.85*V <sub>CC</sub> |      |      |
| VOL              | Low-level output voltage                    |                  | $V_{CC} = V_{CC} MIN$ , $I_{OL} = 5.8 mA$                                |                      | 0.45 | V    |
| Ц                | Input current (leakage)                     |                  | $V_{CC} = V_{CC} MAX$ , $V_{IN} = V_{SS} to V_{CC}$                      |                      | ±1   | μΑ   |
| IO               | Output current (leakage)                    |                  | $V_O = V_{SS}$ to $V_{CC}$ , $\overline{CE} = V_{IH}$                    |                      | ±1   | μΑ   |
| I <sub>ID</sub>  | High-voltage current (standby)              |                  | A9 or $\overline{CE}$ or $\overline{OE} = V_{ID} MAX$                    |                      | 35   | μΑ   |
|                  |                                             | TTL-input level  | $\overline{CE} = V_{IH}, V_{CC} = V_{CC} MAX$                            |                      | 1    | mA   |
| ICC1             | V <sub>CC</sub> supply current (standby)    | CMOS-input level | $\overline{CE} = V_{CC} \pm 0.2$ , $V_{CC} = V_{CC} MAX$                 |                      | 100  | μΑ   |
| I <sub>CC2</sub> | V <sub>CC</sub> supply current (see Notes s | 5 and 6)         | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH}$                         |                      | 40   | mA   |
| I <sub>CC3</sub> | V <sub>CC</sub> supply current (see Note 7) |                  | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH}$                         |                      | 60   | mA   |
| I <sub>CC4</sub> | V <sub>CC</sub> supply current (standby du  | ring reset)      | $\frac{V_{CC} = V_{CC} MAX,}{RESET = V_{SS} \pm 0.3 V}$                  |                      | 15   | μΑ   |
| ICC5             | Automatic sleep mode (see Note              | es 6 and 8)      | $V_{IH} = V_{CC} \pm 0.3 \text{ V}, \ V_{IL} = V_{SS} \pm 0.3 \text{ V}$ |                      | 100  | μΑ   |

NOTES: 5. ICC current in the read mode, switching at 6 MHz.

6. IOUT = 0 mA

I<sub>CC</sub> current while erase or program operation is in progress.
 Automatic sleep mode is entered when addresses remain stable for 300 ns.

## capacitance over recommended ranges of supply voltage and ambient temperature

|                 | PARAMETER                                        | TEST CONDITIONS                 | MIN MAX | UNIT |
|-----------------|--------------------------------------------------|---------------------------------|---------|------|
| C <sub>i1</sub> | Input capacitance (All inputs except A9, CE, OE) | $V_I = 0 V$ , $f = 1 MHz$       | 7.5     | pF   |
| C <sub>i2</sub> | Input capacitance (A9, CE, OE)                   | V <sub>I</sub> = 0 V, f = 1 MHz | 9       | pF   |
| Co              | Output capacitance                               | $V_{O} = 0 V$ , $f = 1 MHz$     | 12      | pF   |







- NOTES: A. CL includes probe and fixture capacitance.
  - B. The ac testing inputs are driven at 2.4 V for logic high and 0.45 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low on both inputs and outputs. Each device should have a 0.1-µF ceramic capacitor connected between V<sub>CC</sub> and V<sub>SS</sub> as closely as possible to the device pins.

Figure 9. AC Test Output Load Circuit



## Figure 10. Maximum Negative Overshoot Waveform



Figure 11. Maximum Positive Overshoot Waveform



# PARAMETER MEASUREMENT INFORMATION

# switching characteristics over recommended ranges of supply voltage and ambient temperature, read-only operation (see Figure 12, Figure 17, Figure 18, Figure 19, and Figure 20)

|                     | DADAMETED                                                                | ALTERNATE         | '29F00 | 2R-90 | '29F002 | 2R-100 | '29F002 | 2R-120 |      |
|---------------------|--------------------------------------------------------------------------|-------------------|--------|-------|---------|--------|---------|--------|------|
|                     | PARAMETER                                                                | SYMBOL            |        | MAX   | MIN     | MAX    | MIN     | MAX    | UNIT |
| <sup>t</sup> c(R)   | Cycle time, read                                                         | t <sub>AVAV</sub> | 90     |       | 100     |        | 120     |        | ns   |
| <sup>t</sup> a(A)   | Access time, address                                                     | <sup>t</sup> AVQV |        | 90    |         | 100    |         | 120    | ns   |
| <sup>t</sup> a(E)   | Access time, CE                                                          | <sup>t</sup> ELQV |        | 90    |         | 100    |         | 120    | ns   |
| <sup>t</sup> a(G)   | Access time, OE                                                          | <sup>t</sup> GLQV |        | 35    |         | 45     |         | 50     | ns   |
| <sup>t</sup> dis(E) | Disable time, CE to high impedance                                       | <sup>t</sup> EHQZ |        | 20    |         | 25     |         | 30     | ns   |
| <sup>t</sup> dis(G) | Disable time, $\overline{OE}$ to high impedance                          | <sup>t</sup> GHQZ |        | 20    |         | 25     |         | 30     | ns   |
| ten(E)              | Enable time, CE to low impedance                                         | <sup>t</sup> ELQX | 0      |       | 0       |        | 0       |        | ns   |
| ten(G)              | Enable time, OE to low impedance                                         | <sup>t</sup> GLQX | 0      |       | 0       |        | 0       |        | ns   |
| <sup>t</sup> h(D)   | Hold time, output from address $\overline{CE}$ or $\overline{OE}$ change | <sup>t</sup> AXQX | 0      |       | 0       |        | 0       |        | ns   |



switching cha<u>racteristics</u> over recommended ranges of supply voltage and ambient temperature, controlled by WE (see Figure 13, Figure 15, Figure 16, Figure 17, Figure 18, Figure 19, Figure 20, and Figure 21)

|                     |                                                                            | ALTERNATE          | '29F002R-90 |     | '29F | 002R-1 | 00  | '29F002R-120 |     |     |      |    |
|---------------------|----------------------------------------------------------------------------|--------------------|-------------|-----|------|--------|-----|--------------|-----|-----|------|----|
| PARAMETER           | SYMBOL                                                                     | MIN                | TYP         | MAX | MIN  | TYP    | MAX | MIN          | TYP | MAX | UNIT |    |
| tc(W)               | Cycle time, write                                                          | t <sub>AVAV</sub>  | 90          |     |      | 100    |     |              | 120 |     |      | ns |
| <sup>t</sup> su(A)  | Setup time, address                                                        | tAVWL              | 0           |     |      | 0      |     |              | 0   |     |      | ns |
| <sup>t</sup> h(A)   | Hold time, address                                                         | <sup>t</sup> WLAX  | 45          |     |      | 50     |     |              | 50  |     |      | ns |
| <sup>t</sup> su(D)  | Setup time, data                                                           | <sup>t</sup> DVWH  | 45          |     |      | 50     |     |              | 50  |     |      | ns |
| <sup>t</sup> h(D)   | Hold time, data valid after<br>WE high                                     | <sup>t</sup> WHDX  | 0           |     |      | 0      |     |              | 0   |     |      | ns |
| <sup>t</sup> su(E)  | Setup time, CE                                                             | <sup>t</sup> ELWL  | 0           |     |      | 0      |     |              | 0   |     |      | ns |
| <sup>t</sup> h(E)   | Hold time, WE                                                              | <sup>t</sup> WHEH  | 0           |     |      | 0      |     |              | 0   |     |      | ns |
| <sup>t</sup> h(E)   | Hold time, CE                                                              | <sup>t</sup> EHWH  | 0           |     |      | 0      |     |              | 0   |     |      | ns |
| <sup>t</sup> w(WL)  | Pulse duration, WE low                                                     | tWLWH1             | 45          |     |      | 45     |     |              | 50  |     |      | ns |
| <sup>t</sup> w(WH)  | Pulse duration, WE high                                                    | <sup>t</sup> WHWL  | 20          |     |      | 20     |     |              | 20  |     |      | ns |
| <sup>t</sup> rec(R) | Recovery time, read before write                                           | <sup>t</sup> GHWL  | 0           |     |      | 0      |     |              | 0   |     |      | ns |
|                     | Hold time, OE read                                                         | <sup>t</sup> WHGL1 | 0           |     |      | 0      |     |              | 0   |     |      | ns |
|                     | Hold time, OE toggle, data                                                 | tWHGL2             | 10          |     |      | 10     |     |              | 10  |     |      | ns |
|                     | Setup time, V <sub>CC</sub>                                                | <sup>t</sup> VCEL  | 50          |     |      | 50     |     |              | 50  |     |      | μs |
|                     | Transition time, V <sub>ID</sub><br>(see Notes 9 and 10)                   | <sup>t</sup> HVT   | 4           |     |      | 4      |     |              | 4   |     |      | μs |
| <sup>t</sup> RSP    | Reset setup time for temporary sector unprotect                            |                    | 4           |     |      | 4      |     |              | 4   |     |      | μs |
|                     | Pulse duration, WE low (see Note 9)                                        | <sup>t</sup> WLWH2 | 100         |     |      | 100    |     |              | 100 |     |      | μs |
|                     | Pulse duration, WE low (see Note 10)                                       | twlwH3             | 10          |     |      | 10     |     |              | 10  |     |      | ms |
|                     | Setup time, CE V <sub>ID</sub> to WE (see Note 10)                         | <sup>t</sup> EHVWL | 4           |     |      | 4      |     |              | 4   |     |      | μs |
|                     | Setup time, $\overline{OE} V_{ID}$ to $\overline{WE}$ (see Notes 9 and 10) | <sup>t</sup> GHVWL | 4           |     |      | 4      |     |              | 4   |     |      | μs |
| <sup>t</sup> c(W)PR | Cycle time, programming operation                                          | <sup>t</sup> WHWH1 |             | 7   |      |        | 7   |              |     | 7   |      | μs |
| <sup>t</sup> c(W)ER | Cycle time, sector-erase operation                                         | <sup>t</sup> WHWH2 |             | 7   |      |        | 7   |              |     | 7   |      | s  |
|                     | Cycle time, chip-erase operation                                           | twhwh3             |             | 7   | 30   |        | 7   | 30           |     | 7   | 30   | s  |

NOTES: 9. Sector-protect timing

10. Sector-unprotect timing



SMJS849B – MARCH 1997 – REVISED JUNE 1998

# switching characteristics over recommended ranges of supply voltage and ambient temperature, controlled by CE (see Figure 14)

|                    |                                    | ALTERNATE          | '29F002R-90 |     |     | '29F002R-100 |     |     | '29F002R-120 |     |     |      |
|--------------------|------------------------------------|--------------------|-------------|-----|-----|--------------|-----|-----|--------------|-----|-----|------|
| PARAMETER          |                                    | SYMBOL             | MIN         | TYP | MAX | MIN          | TYP | MAX | MIN          | TYP | MAX | UNIT |
| t <sub>c(W)</sub>  | Cycle time, write                  | t <sub>AVAV</sub>  | 90          |     |     | 100          |     |     | 120          |     |     | ns   |
|                    | Cycle time, sector-erase operation | <sup>t</sup> EHEH2 | 1           |     |     | 1            |     |     | 1            |     |     | S    |
|                    | Cycle time, chip-erase operation   | <sup>t</sup> EHEH3 |             | 7   | 60  |              | 7   | 60  |              | 7   | 60  | S    |
| <sup>t</sup> h(A)  | Hold time, address                 | <sup>t</sup> ELAX  | 45          |     |     | 50           |     |     | 50           |     |     | ns   |
| <sup>t</sup> h(D)  | Hold time, data                    | <sup>t</sup> EHDX  | 45          |     |     | 50           |     |     | 50           |     |     | ns   |
| <sup>t</sup> h(W)  | Hold time, WE                      | <sup>t</sup> EHWH  | 0           |     |     | 0            |     |     | 0            |     |     | ns   |
| <sup>t</sup> h(C)  | Hold time, OE read                 | <sup>t</sup> EHGL1 | 0           |     |     | 0            |     |     | 0            |     |     | ns   |
|                    | Hold time, OE toggle, data         | <sup>t</sup> EHGL2 | 10          |     |     | 10           |     |     | 10           |     |     | ns   |
| <sup>t</sup> w(EL) | Pulse duration, CE low             | <sup>t</sup> ELEH1 | 45          |     |     | 45           |     |     | 45           |     |     | ns   |
| tw(EH)             | Pulse duration, CE high            | <sup>t</sup> EHEL  | 20          |     |     | 20           |     |     | 20           |     |     | ns   |
| trec(R)            | Recovery time, read before write   | <sup>t</sup> GHEL  | 0           |     |     | 0            |     |     | 0            |     |     | ns   |
| t <sub>su(A)</sub> | Setup time, address                | <sup>t</sup> AVEL  | 0           |     |     | 0            |     |     | 0            |     |     | ns   |
| t <sub>su(D)</sub> | Setup time, data                   | <sup>t</sup> DVEH  | 45          |     |     | 50           |     |     | 50           |     |     | ns   |
| t <sub>su(W)</sub> | Setup time, WE                     | tWLEL              | 0           |     |     | 0            |     |     | 0            |     |     | ns   |
|                    | Setup time, OE                     | <sup>t</sup> GLEL  | 0           |     |     | 0            |     |     | 0            |     |     | ns   |
|                    | Programming operation              | <sup>t</sup> EHEH1 |             | 7   |     |              | 7   |     |              | 7   |     | μs   |



## erase and program performance<sup>†</sup>

| PARAMETER             | TEST CONDITIONS                              | MIN | TYP   | MAX    | UNIT   |
|-----------------------|----------------------------------------------|-----|-------|--------|--------|
| Sector-erase time     | Excludes 00H programming prior to<br>erasure |     | 1‡    | 15§    | S      |
| Program time          | Excludes system-level overhead               | 9   | 9     | 3600§  | μs     |
| Chip-programming time | Excludes system-level overhead               |     | 6‡    | 50§    | S      |
| Erase/program cycles  |                                              |     | 10000 | 100000 | cycles |

<sup>†</sup> The internal algorithms allow for 2.5-ms/byte program time. DQ5 = 1 only after a byte takes the theoretical maximum time to program. A minimal number of bytes can require significantly more programming pulses than the typical byte. The majority of the bytes program within one or two pulses. This is demonstrated by the typical and maximum programming time listed above.

 $25^{\circ}$ C, 5-V V<sub>CC</sub>,100000 cycles, typical pattern

§ Under worst-case conditions: 90°C, 5-V V<sub>CC</sub>, 100000 cycles

# latchup characteristics (see Note 11)

| PARAMETER                                                                                                     | MIN   | MAX                 | UNIT |
|---------------------------------------------------------------------------------------------------------------|-------|---------------------|------|
| Input voltage with respect to V <sub>SS</sub> on all pins except I/O pins (including A9 and $\overline{OE}$ ) | – 1   | 13                  | V    |
| Input voltage with respect to $V_{SS}$ on all I/O pins                                                        | – 1   | V <sub>CC</sub> + 1 | V    |
| Current                                                                                                       | - 100 | 100                 | mA   |

NOTE 11: Includes all pins except  $V_{CC}$  test conditions:  $V_{CC}$  = 5 V, one pin at a time

# pin capacitance, all packages (see Note 12)

|                  | PARAMETER               | TEST CONDITIONS | TYP | MAX | UNIT |
|------------------|-------------------------|-----------------|-----|-----|------|
| CIN              | Input capacitance       | $V_{IN} = 0$    | 6   | 7.5 | pF   |
| COUT             | Output capacitance      | $V_{OUT} = 0$   | 8.5 | 12  | pF   |
| C <sub>IN2</sub> | Control pin capacitance | $V_{IN} = 0$    | 8   | 10  | pF   |

NOTE 12: Test conditions:  $T_A = 25^{\circ}C$ , f = 1 MHz

## data retention

| PARAMETER                           | TEST CONDITIONS | MIN MAX | UNIT  |
|-------------------------------------|-----------------|---------|-------|
| Minimum pottern data ratentian time | 150°C           | 10      | Years |
| Minimum pattern data retention time | 125°C           | 20      | rears |



SMJS849B - MARCH 1997 - REVISED JUNE 1998

# read operation



Figure 12. AC Waveform for Read Operation



write operation



## Figure 13. AC Waveform for Program Operation



SMJS849B - MARCH 1997 - REVISED JUNE 1998

# write operation (continued)



C.  $\overline{DQ7}$  = Complement of data written to DQ7

## Figure 14. AC Waveform for Alternate CE-Controlled Write Operation





Figure 15. AC Waveform for Chip-Erase Operation



SMJS849B - MARCH 1997 - REVISED JUNE 1998

## sector-erase operation



B. Figure details the last four bus cycles in a six-bus-cycle operation.

Figure 16. AC Waveform for Sector-Erase Operation



SMJS849B - MARCH 1997 - REVISED JUNE 1998



## data-polling operation

Figure 17. AC Waveform for Data-Polling Operation



SMJS849B – MARCH 1997 – REVISED JUNE 1998

# toggle-bit operation



Figure 18. AC Waveforms for Toggle-Bit Operation



sector-protect operation



B.  $V_{CC} = 5 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$ 





SMJS849B - MARCH 1997 - REVISED JUNE 1998

## sector-unprotect operation



NOTES: A. DOUT = 00H if the selected sector is not protected, 01H if the sector is protected.

B.  $V_{CC} = 5 V, T_A = 25^{\circ}C$ 

## Figure 20. AC Waveform for Sector-Unprotect Operation



temporary sector-unprotect operation



Figure 21. Temporary Sector-Unprotect Timing Diagram



SMJS849B – MARCH 1997 – REVISED JUNE 1998

**MECHANICAL DATA** 

FM (R-PQCC-J32)

## PLASTIC J-LEADED CHIP CARRIER





B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-016



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated