## 1.0 INTRODUCTION The 82527 serial communications controller is a highly integrated device that performs serial communication according to the CAN protocol. It performs all serial communication functions such as transmission and reception of messages, message filtering, transmit search, and interrupt search with minimal interaction from the host microcontroller, or CPU. The 82527 is Intel's first device to support the standard and extended message frames in CAN Specification 2.0 Part B. It has the capability to transmit, receive, and perform message filtering on extended message frames. Due to the backwardly compatible nature of CAN Specification 2.0, the 82527 also fully supports the standard message frames in CAN Specification 2.0 Part A. The 82527 features a powerful CPU interface that offers flexibility to directly interface to many different CPUs. It can be configured to interface with CPUs using an 8-bit multiplexed, 16-bit multiplexed, or 8-bit non-multiplexed address/data bus for Intel and non-Intel architectures. A flexible serial interface (SPI) is also available when a parallel CPU interface is not required. The 82527 provides storage for 15 message objects of 8-byte data length. Each message object can be configured as either transmit or receive except for the last message object. The last message object is a receive-only buffer with a special mask design to allow select groups of different message identifiers to be received. The 82527 also implements a global masking feature for message filtering. This feature allows the user to globally mask any identifier bits of the incoming message. The programmable global mask can be used for both standard and extended messages. The 82527 PLCC offers hardware, or pinout, compatibility with the 82526. It is pin-to-pin compatible with the 82526 except for pins 9, 30, and 44. These pins are used as chip selects on the 82526 and are used as CPU interface mode selection pins on the 82527. The 82527 is fabricated using Intel's reliable CHMOS III 5V technology and is available in 44-lead PLCC for the express temperature range (-40°C to +85°C). ww.DataSheet4U.com Figure 1. TN82527 - Express Block Diagram Figure 2. TN82527 44-Pin PLCC Package www.DataSheet4U.co # 2.0 PIN DESCRIPTIONS The 82527 - *Express* pins are described in this section. Table 1 presents the legend for interpreting the pin types. Table 1. Pin Type Legend | Symbol | Description | |--------|-----------------------------------| | I | Input Only Pin | | 0 | Output Only Pin | | I/O | Pin can be either Input or Output | w.DataSheet4U.com Table 2. Pin Descriptions (Sheet 1 of 2) | Name | Туре | Description | |------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>SS1</sub> | Ground | GROUND connection must be connected externally to a V <sub>SS</sub> board plane. Provides digital ground. | | V <sub>SS2</sub> | Ground | GROUND connection must be connected externally to a V <sub>SS</sub> board plane. Provides ground for analog comparator. | | V <sub>CC</sub> | Power | POWER connection must be connected externally to +5 V DC. Provides power for entire device. | | XTAL1 | I | Input for an external clock. XTAL1 (along with XTAL2) are the crystal connections to an internal oscillator. | | XTAL2 | 0 | Push-pull output from the internal oscillator. XTAL2 (along with XTAL1) are the crystal connections to an internal oscillator. If an external oscillator is used, XTAL2 must be floated, or not be connected. XTAL2 must not be used as a clock output to drive other CPUs. | | CLKOUT | 0 | Programmable clock output. This output may be used to drive the oscillator of the host microcontroller. | | RESET# | I | $\label{eq:warm Reset:} \begin{tabular}{ll} Warm Reset: ($V_{\mathbb{CC}}$ remains valid while RESET# is asserted), RESET# must be driven to a valid low level for 1 ms minimum. \\ \begin{tabular}{ll} Cold Reset: ($V_{\mathbb{CC}}$ is driven to a valid level while RESET# is asserted), RESET# must be driven low for 1 ms minimum measured from a valid $V_{\mathbb{CC}}$ level. No falling edge on the reset pin is required during a cold reset event. \\ \end{tabular}$ | | CS## | I | A low level on this pin enables CPU access to the 82527 device. | | INT#<br>(V <sub>CC</sub> /2) | 0 | The interrupt pin is an open-drain output to the host microcontroller. $V_{CC}/2$ is the power supply for the ISO low speed physical layer. The function of this pin is determined by the MUX bit in the CPU Interface Register (Address 02H) as follows: MUX e 1: pin 24 (PLCC) = $V_{CC}/2$ , pin 11 = INT# MUX e 0: pin 24 (PLCC) = INT# | | RX0<br>RX1 | I<br>I | Inputs from the CAN bus line(s) to the input comparator. A recessive level is read when RX0 > RX1. A dominant level is read when RX1 > RX0. When the CoBy bit (Bus Configuration register) is programmed as a "1", the input comparator is bypassed and RX0 is the CAN bus line input. | | TX0<br>TX1 | 0 | Serial data push-pull output to the CAN bus line. During a recessive bit TX0 is high and TX1 is low. During a dominant bit TX0 is low and TX1 is high. | Table 2. Pin Descriptions (Sheet 2 of 2) | Name | Type | Description | | | |----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | ADO/AO/ICP<br>AD1/A1/CP<br>AD2/A2/CSAS<br>AD3/A3/STE<br>AD4/A4/MOSI<br>AD5/A5<br>AD6/A6/SCLK<br>AD7/A7 | 1/O-1-1<br>1/O-1-1<br>1/O-1-1<br>1/O-1<br>1/O-1-1<br>1/O-1-1<br>1/O-1 | Address/Data bus in 8-bit multiplexed mode. Address bus in 8-bit non-multiplexed mode. Low byte of A/D bus in 16-bit multiplexed mode. In Serial Interface mode, the following pins have the following meaning: AD0: ICP Idle Clock Polarity AD1: CP Clock Phase AD2: CSAS Chip Select Active State AD3: STE Sync Transmit Enable AD6: SCLK Serial Clock Input AD4: MOSI Serial Data Input | | | | AD8/D0/P1.0<br>AD9/D1/P1.1<br>AD10/D2/P1.2<br>AD11/D3/P1.3<br>AD12/D4/P1.4<br>AD13/D5/P1.5<br>AD14/D6/P1.6<br>AD15/D7/P1.7 | I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O | High byte of A/D bus in 16-bit multiplexed mode. Data bus in 8-bit non-multiplexed mode. Low speed I/O port. P1 pins in 8-bit multiplexed mode and serial mode. Port pins have weak pullups until the port is configured by writing to 9FH and AFH. | | | | P2.0<br>P2.1<br>P2.2<br>P2.3<br>P2.4<br>P2.5<br>P2.6/INT#<br>P2.7/WRH# | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O-O<br>1/O-I | P2 in all modes. P2.6 is INT# when MUX = 1 and is open-drain. P2.7 is WRH# in 16-bit multiplexed mode. | | | | Mode0<br>Mode1 | I | These pins select one of the four parallel interfaces. These pins are weakly held low during reset. Mode1 | | | | ALE/AS | I-I | ALE used for Intel modes. AS used for non-Intel modes, except Mode 3 this pin must be tied high. | | | | RD#<br>E | l<br>I | RD#used for Intel modes. E used for non-Intel modes, except Mode 3 Asynchronous this pin must be tied high. | | | | WR#/WRL#<br>R/ <b>W</b> # | l<br>I | WR#in 8-bit Intel mode and WRL# in 16-bit Intel mode. R/W# used for non-Intel modes. | | | | READY<br>MISO | 0 | READY is an output to synchronize accesses from the host microcontroller to the 82527. READY is an open-drain output to the host microcontroller. MISO is the serial data output for the serial interface mode. | | | | DSACK0# | 0 | DSACK0# is an open-drain output to synchronize accesses from the host microcontroller to the 82527. | | | /ww.DataSheet4U.con # 3.0 ELECTRICAL CHARACTERISTICS ### **ABSOLUTE MAXIMUM RATINGS\*** Storage Temperature -60 °C to +150 °C Voltage from Any Pin to V<sub>SS</sub> ..... –0.5 V to +7.0 V Laboratory testing shows the 82527 will withstand up to 10 mA of injected current into both RX0 and RX1 pins for a total of 20 days without sustaining permanent damage. This high current condition may be the result of shorted signal lines. The 82527 will not function properly if the RX0/RX1 input voltage exceeds $V_{\rm CC} \!+\! 0.5$ V. **NOTICE:** This is a production data sheet. The specifications are subject to change without notice. Verify with your local Intel sales office that you have the latest datasheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ## 3.1 DC CHARACTERISTICS Operating Conditions: - $V_{CC} = 5 V \pm 10\%$ - $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ Table 3. DC Characteristics | Sym | Parameter | Win | Max | Conditions | |--------------------|---------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------------------------| | V <sub>IL</sub> | Input Low Voltage (All except RX0, RX1, AD0±AD7 in Mode 3) | -0.5 | 0.8 V | | | V <sub>IL1</sub> | Input Low Voltage for AD00-D7 in Mode 3 | -0.5 | 0.5 V | | | V <sub>IL2</sub> | Input Low Voltage (RX0) for Comparator Bypass<br>Mode | | 0.5 V | | | V <sub>IL3</sub> | Input Low Voltage for Port 1 and Port 2 Pins Not Used for Interface to Host CPU | | 0.3 V <sub>CC</sub> | | | V <sub>IH</sub> | Input High Voltage (All except RX0, RX1, RESET#) | 3.0 V | V <sub>CC</sub> + 0.5 V | | | V <sub>IH1</sub> | Input High Voltage (RESET#) Hysteresis on RESET# | 3.0 V<br>200 mV | V <sub>CC</sub> + 0.5 V | | | V <sub>IH2</sub> | Input High Voltage (RX0) for Comparator Bypass<br>Mode | 4.0 V | | | | V <sub>IH3</sub> | Input High Voltage for Port 1 and Port 2 Pins Not Used for Interface to Host CPU | 0.7 V <sub>CC</sub> | | | | V <sub>OL</sub> | Output Low Voltage (All Outputs except TX0, TX1) | | 0.45 V | I <sub>OL</sub> = 1.6 mA | | V <sub>OH</sub> | Output High Voltage (All Outputs except TX0, TX1, CLOCKOUT) | V <sub>CC</sub> – 0.8 V | | I <sub>OH</sub> = -200 μA | | V <sub>OHR1</sub> | Output High Voltage (CLOCKOUT) | 0.8 V | | I <sub>OH</sub> = -80 μA | | $I_{LK}$ | Input Leakage Current | | ±10 μA | $V_{SS} < V_{IN} < V_{CC}$ | | C <sub>IN</sub> | PIN Capacitance** | | 10 pF | F <sub>XTAL</sub> = 1 KHz | | Icc | Supply Current | | 50 mA | F <sub>XTAL</sub> = 16 KHz <sup>(1)</sup> | | I <sub>SLEEP</sub> | Sleep Current with $V_{CC}/2$ Output Enabled, No Load with $V_{CC}/2$ Output Disabled | | 700 μA<br>100 μA | (1) | | I <sub>PD</sub> | Powerdown Current | | 25 μΑ | XTAL1 Clocked <sup>(1)</sup> | ### NOTES: <sup>\*\*</sup>Typical value based on characterization data. Port pins are weakly held after reset until the port configuration registers are written (9FH, AFH). <sup>1.</sup> All pins are driven to $V_{SS}$ or $V_{CC}$ including RX0 and RX1. # 3.2 PHYSICAL LAYER SPECIFICATIONS Operating Conditions: - Load = 100 pF - $V_{CC} = 5 \text{ V} \pm 10\%$ - $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ Table 4. DC Characteristics ww.DataSheet4U.con | RX0/RX1 and TX0/TX1 | Min | Max | Conditions | |----------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|--------------------------------------------------------------------------| | Input Voltage | -0.5 V | V <sub>CC</sub> + 0.5 V | | | Common Mode Range | V <sub>SS</sub> + 1 V | V <sub>CC</sub> – 1 V | | | Differential Input Threshold | ±100 mV | | | | Internal Delay 1: Sum of the Comparator Input Delay and the TX0/TX1 Output Driver Delay | | 60 ns | Load on TX0, TX1 = 100 pF,<br>+100 mV to -100 mV RX0/RX1<br>differential | | Internal Delay 2: Sum of the RX0 Pin Delay (if the Comparator is Bypassed) and the TX0/TX1 Output Driver Delay | | 50 ns | Load on TX0, TX1 = 100 pF | | Source Current on Each TX0, TX1 | | –10 mA | $V_{OUT} = V_{CC} - 1 V$ | | Sink Current on Each TX0, TX1 | | 10 mA | V <sub>OUT</sub> = 1 V | | Input Hysteresis for RX0/RX12 | | 0 V | | | V <sub>CC</sub> /2 | | | | | V <sub>CC</sub> /2 | 2.38 V | 2.62 V | $I_{OUT} \le 75 \mu A$ , $V_{CC} = 5 V$ | # 3.3 CLOCKOUT SPECIFICATIONS Operating Conditions: • Load = 50 pF Table 5. Clockout Specifications | Parameter | Min | Max | |--------------------|---------|------| | CLOCKOUT Frequency | XTAL/15 | XTAL | #### 3.4 **AC CHARACTERISTICS** #### 3.4.1 8/16-Bit Multiplexed Intel Modes (Modes 0, 1) Operating Conditions: • $$V_{CC} = 5 \text{ V} \pm 10\%$$ • $$T_A = -40 \,^{\circ} \,^{\circ} C$$ to $+85 \,^{\circ} C$ • $C_L = 100 \,^{\circ} pF$ $$C = 100 pF$$ Table 6. AC Characteristics 8/16-Bit Multiplexed Intel Modes (Modes 0, 1) (Sheet 1 of 2) | Symbol | Parameter | Min | Max | Conditions | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------|-------------------------------------------------| | 1/T <sub>XTAL</sub> | Oscillator Frequency | 8 MHZ | 16 MHz | | | 1/T <sub>SCLK</sub> | System Clock Frequency | 4 MHZ | 10 MHZ | | | 1/T <sub>MCLK</sub> | Memory Clock Frequency | 2 MHZ | 8 MHZ | | | T <sub>AVLL</sub> | Address Valid to ALE Low | 7.5 ns | | | | T <sub>LLAX</sub> | Address Hold after ALE Low | 10 ns | | | | T <sub>LHLL</sub> | ALE High Time | 30 ns | | | | T <sub>LLRL</sub> | ALE Low to RD# Low | 20 ns | | | | T <sub>CLLL</sub> | CS# Low to ALE Low | 10 ns | | | | T <sub>QVWH</sub> | Data Setup to WR# High | 27 ns | | | | T <sub>WHQX</sub> | Input Data Hold after WR# High | 10 ns | | | | T <sub>WLWH</sub> | WR# Pulse Width | 30 ns | | | | T <sub>WHLH</sub> | WR# High to Next ALE High | 8 ns | | | | T <sub>WHCH</sub> | WR# High to CS# High | 0 ns | | | | T <sub>RLRH</sub> | RD# Pulse Width This time is long enough to initiate a double read cycle by loading the High Speed Registers (04H, 05H), but is too short to READ from 04H and 05H (See t RLDV) | 40 ns | | | | T <sub>RLDV</sub> | RD# Low to Data Valid (Only for Registers 02H, 04H, 05H) | 0 ns | 55 ns | | | T <sub>RLDV1</sub> | RD# Low Data to Data Valid (for Registers except 02H, 04H, 05H) for Read Cycle without a Previous Write (1) for Read Cycle with a Previous Write (1) | | 1.5 T <sub>MCLK</sub> + 100 ns<br>3.5 T <sub>MCLK</sub> + 100 ns | | | T <sub>RHDZ</sub> | Data Float after RD# High | 0 ns | 45 ns | | | T <sub>CLYV</sub> | CS# Low to READY Setup Condition:<br>Load Capacitance on the READY Output: 50<br>pF | | 32 ns<br>40 ns | V <sub>OL</sub> =1 V<br>V <sub>OL</sub> =0.45 \ | | T <sub>WI YZ</sub> | WR# Low to READY Float for a Write Cycle if | | 145 ns | | $\mathsf{T}_{\mathsf{WLYZ}}$ $\mathsf{T}_{\mathsf{WHYZ}}$ References to WR# also pertain to WRH#. No Previous Write is Pending (2) End of Last Write to READY Float for a Write Cycle if a Previous Write Cycle is Active (2) - Definition of "read cycle without a previous write": The time between the rising edge of WR#/WRH# (for the previous write cycle) and the falling edge of RD# (for the current read cycle) is greater than 2 T<sub>MCLK</sub>. Definition of "write cycle with a previous write". The time between the rising edge of WR#/WRH# (for the previous write cycle) and the rising edge of WR#/WRH# (for the current write cycle) is less than 2 T<sub>MCLK</sub>. - 3. Definition of CD<sub>V</sub> is the value loaded in the CLKOUT register representing the CLKOUT divisor. Table 6. AC Characteristics 8/16-Bit Multiplexed Intel Modes (Modes 0, 1) (Sheet 2 of 2) | Symbol | Parameter | Min. | Max | Conditions | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------|------------| | T <sub>RLYZ</sub> | RD# Low to READY Float<br>(for registers except 02H, 04H, 05H)<br>for Read Cycle without a Previous Write (1)<br>for Read Cycle with a Previous Write (1) | | 2 T <sub>MCLK</sub> + 100 ns<br>4 T <sub>MCLK</sub> + 100 ns | | | T <sub>WHDV</sub> | WR# High ti Output Data Valid on Port 1/2 | T <sub>MCLK</sub> | 2 T <sub>MCLK</sub> + 100 ns | | | T <sub>COPO</sub> | CLKOUT Period | (CD <sub>V</sub> +1) * T <sub>OSC</sub> (3) | | | | T <sub>CHCL</sub> | CLKOUT High Period | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> –10 | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> –15 | | ### NOTES: References to WR# also pertain to WRH#. - 1. Definition of "read cycle without a previous write": The time between the rising edge of WR#/WRH# (for the - previous write cycle) and the falling edge of RD# (for the current read cycle) is greater than 2 T<sub>MCLK</sub>. 2. Definition of "write cycle with a previous write". The time between the rising edge of WR#/WRH# (for the previous write cycle) and the rising edge of WR#/WRH# (for the current write cycle) is less than 2 T<sub>MCLK</sub>. - 3. Definition of CD<sub>V</sub> is the value loaded in the CLKOUT register representing the CLKOUT divisor. Figure 3. 82527 - Express System Timings (Modes 0, 1) Figure 4. Ready Output Timing for a Write Cycle if No Previous Write is Pending (Modes 0, 1) DataOncci+0.com Figure 5. Ready Output Timing for Write Cycle if Previous Write Cycle is Active (Modes 0, 1) Figure 6. Ready Output Timing for Read Cycle (Modes 0, 1) ### 3.4.2 8-Bit Multiplexed Non-Intel Mode (Mode 2) Operating Conditions:: • $V_{CC} = 5 \text{ V} \pm 10\%$ • $V_{SS} = 0 \text{ V}$ • $T_A = -40 \,^{\circ}\text{C}$ to $+85 \,^{\circ}\text{C}$ • $C_L = 100 \,^{\circ}\text{pF}$ ## Table 7. AC Characteristics 8-Bit Multiplexed Non-Intel Mode (Mode 2) | Symbol | Parameter | Min | Max | |---------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------| | 1/T <sub>XTAL</sub> | Oscillator Frequency | 8 MHZ | 16 MHz | | 1/T <sub>SCLK</sub> | System Clock Frequency | 4 MHZ | 10 MHZ | | 1/T <sub>MCLK</sub> | Memory Clock Frequency | 2 MHZ | 8 MHZ | | T <sub>AVLL</sub> | Address Valid to AS Low | 7.5 ns | | | T <sub>SLAX</sub> | Address Hold after AS Low | 10 ns | | | T <sub>ELDZ</sub> | Data Float after E Low | 0 ns | 45 ns | | | E High to Data Valid for Registers 02H, 04H, 05H | 0 ns | 45 ns | | T <sub>EHDV</sub> | for Read Cycle without a Previous Write (1) for Read Cycle with a Previous Write (for Registers except for 02H, 04H, 05H) | | 1.5 T <sub>MCLK</sub> + 100 ns<br>3.5 T <sub>MCLK</sub> + 100 ns | | T <sub>QVEL</sub> | Data Setup to E Low | 30 ns | | | T <sub>ELQX</sub> | Input Data Hold after E Low | 20 ns | | | T <sub>ELDV</sub> | E Low to Output Data Valid on Port 1/2 | T <sub>MCLK</sub> | 2 T <sub>MCLK</sub> + 500 ns | | T <sub>EHEL</sub> | E High Time | 45 ns | | | T <sub>ELEL</sub> | End of Previous Write (Last E Low) to E Low for a Write Cycle | 2 T <sub>MCLK</sub> | | | T <sub>SHSL</sub> | AS High Time | 30 ns | | | T <sub>RSEH</sub> | Setup Time of R/W# to E High | 30 ns | | | T <sub>SLEH</sub> | AS Low to E High | 20 ns | | | T <sub>CLSL</sub> | CS# Low to AS Low | 20 ns | | | T <sub>ELCH</sub> | E Low to CS# High | 0 ns | | | T <sub>COPD</sub> | CLKOUT Period | (CD <sub>V</sub> +1) | * T <sub>OSC</sub> (3) | | T <sub>CHCL</sub> | CLKOUT High Period | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> – 10 | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> + 15 | ### NOTES: - Definition of "Read Cycle without a Previous Write": The time between the falling edge of E (for the previous write cycle) and the rising edge of E (for the current read cycle) is greater than 2 T<sub>MCLK</sub>. Definition of "Write Cycle with a Previous Write". The time between the falling edge of E (for the previous write cycle) and the falling edge of E (for the current write cycle) is less than 2 T<sub>MCLK</sub>. Definition of CD<sub>V</sub> is the value loaded in the CLKOUT register representing the CLKOUT divisor. Figure 7. 82527 - Express System Bus Timing (Mode 2) /ww.DataSheet4U.con #### 3.4.3 8-Bit Non-Multiplexed Asynchronous Mode (Mode 3) Operating Conditions: • $V_{CC} = 5 \text{ V} \pm 10\%$ • $V_{SS} = 0 \text{ V}$ • $T_A = -40 \,^{\circ}\text{C}$ to $+85 \,^{\circ}\text{C}$ • $C_L = 100 \,^{\circ}\text{pF}$ Table 8. AC Characteristics 8-Bit Non-Multiplexed Asynchronous Mode (Mode 3) | Sym | Parameter | Min | Max | |---------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------| | 1/T <sub>XTAL</sub> | Oscillator Frequency | 8 MHZ | 16 MHz | | 1/T <sub>SCLK</sub> | System Clock Frequency | 4 MHZ | 10 MHZ | | 1/T <sub>MCLK</sub> | Memory Clock Frequency | 2 MHZ | 8 MHZ | | T <sub>AVLL</sub> | Address or R/W# Valid to CS# Low Setup | 3 ns | | | | CS# Low to Data Valid for High Speed Registers (02H, 04H, 05H) | 0 ns | 55 ns | | $T_CLDV$ | For Low Speed Registers (Read Cycle without Previous Write) (1) | 0 ns | 1.5 T <sub>MCLK</sub> + 100 ns | | | For Low Speed Registers (Read Cycle with Previous Write) (1) | 0 ns | 3.5 T <sub>MCLK</sub> + 100 ns | | T <sub>KLDV</sub> | DSACK0# Low to Output Data Valid for High Speed Read<br>Register | | 23 ns | | | For Low Speed Read Register | < 0 ns | | | T <sub>CHDV</sub> | 82527 Input Data Hold after CS# High | 15 ns | | | T <sub>CHDH</sub> | 82527 Output Data Hold after CS# High | 0 ns | | | T <sub>CHDZ</sub> | CS# High to Output Data Float | | 35 ns | | T <sub>CHKH1</sub> | CS# High to DSACK0# = 2.4V (3) | 0 ns | 55 ns | | T <sub>CHKH2</sub> | CS# High to DSACK0# = 2.8V | | 150 ns | | T <sub>CHKZ</sub> | CS# High to DSACK0# Float | 0 ns | 100 ns | | T <sub>CHCL</sub> | CS# Width between Successive Cycles | 25 ns | | | T <sub>CHAI</sub> | CS# High to Address Invalid | 7 ns | | | T <sub>CHRI</sub> | CS# High to R/W# Invalid | 5 ns | | | T <sub>CLCH</sub> | CS# Width Low | 65 ns | | | T <sub>DVCH</sub> | CPU Write Data Valid to CS# High | 20 ns | | | T <sub>CLKL</sub> | CS# Low to DSACK0# Low for High Speed Registers and Low Speed Registers Write Access without Previous Write (2) | 0 ns | 67 ns | | T <sub>CHKL</sub> | End of Previous Write (CS# High) to DSACK0# Low for a Write Cycle with a Previous Write (2) | 0 ns | 2 T <sub>MCLK</sub> + 145 ns | | T <sub>COPD</sub> | CLKOUT Period | (CD <sub>V</sub> +1) | * T <sub>OSC</sub> (4) | | T <sub>CHCL</sub> | CLKOUT High Period | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> -10 | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> +15 | | NOTES | | 1 | 1 | ### NOTES: 12 - E and AS must be tied high in this mode. 1. Definition of "Read Cycle without a Previous Write": The time between the rising edge of CS# (for the previous write cycle) and the falling edge of CS# (for the current read cycle) is greater than 2 T<sub>MCLK</sub>. 2. Definition of "Write Cycle with a Previous Write". The time between the rising edge of CS# (for the previous - write cycle) and the rising edge of CS# (for the current write cycle) is less than 2 T<sub>MCLK</sub>. 3. An on-chip pullup will drive DSACK0# to approximately 2.4 V. An external pullup is required to drive this - signal to a higher voltage. - 4. Definition of CD<sub>V</sub> is the value loaded in the CLKOUT register representing the CLKOUT divisor. Figure 8. Timing of the Asynchronous Mode Read Cycle (Mode 3) Figure 9. Timing of the Asynchronous Mode Write Cycle (Mode 3) ### 8-Bit Non-Multiplexed Synchronous Mode (Mode 3) 3.4.4 Operating Conditions: • $V_{CC} = 5 \text{ V} \pm 10\%$ • $V_{SS} = 0 \text{ V}$ • $T_A = -40 \,^{\circ}\text{C}$ to $+85 \,^{\circ}\text{C}$ • $C_L = 100 \,^{\circ}\text{pF}$ Table 9. AC Characteristics 8-Bit Non-Multiplexed Synchronous Mode (Mode 3) | Sym | Parameter | Min | Max | |---------------------|--------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------| | 1/T <sub>XTAL</sub> | Oscillator Frequency | 8 MHZ | 16 MHz | | 1/T <sub>SCLK</sub> | System Clock Frequency | 4 MHZ | 10 MHZ | | 1/T <sub>MCLK</sub> | Memory Clock Frequency | 2 MHZ | 8 MHZ | | | E High to Data Valid out of High Speed Register (02H, 04H, 05H) | | 55 ns | | T <sub>EHDV</sub> | Read Cycle without Previous Write for Low Speed Registers <sup>(1)</sup> | | 1.5 T <sub>MCLK</sub> + 100 ns | | | Read Cycle with Previous Write for Low Speed Registers <sup>(1)</sup> | | 3.5 T <sub>MCLK</sub> + 100 ns | | T <sub>ELDH</sub> | Data Hold after E Low for a Read Cycle | 5 ns | | | T <sub>ELDZ</sub> | Data Float after E Low | | 35 ns | | T <sub>ELDV</sub> | Data Hold after E Low for a Write Cycle | 15 ns | | | T <sub>AVEH</sub> | Address and R/W# to E Setup | 25 ns | | | T <sub>ELAV</sub> | Address and R/W# Valid after E Falls | 15 ns | | | T <sub>CVEH</sub> | CS# Valid to E High | 0 ns | | | T <sub>ELCV</sub> | CS# Valid after E Low | 0 ns | | | T <sub>DVEL</sub> | Data Setup to E Low | 55 ns | | | T <sub>EHEL</sub> | E Active Width | 100 ns | | | T <sub>AVAV</sub> | Start of a Write Cycle after a Previous Write Access | 2 T <sub>MCLK</sub> | | | T <sub>AVCL</sub> | Address or R/W# to CS# Low Setup | 3 ns | | | T <sub>CHAI</sub> | CS# High to Address Invalid | 7 ns | | | T <sub>COPD</sub> | CLKOUT Period | (CD <sub>V</sub> +1) * T <sub>OSC</sub> (2) | | | T <sub>CHCL</sub> | CLKOUT High Period | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> -10 | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> +15 | Definition of "Read Cycle without a Previous Write": The time between the falling edge of E (for the previous write cycle) and the rising edge of E (for the current read cycle) is greater than 2 T<sub>MCLK</sub>. Definition of CD<sub>V</sub> is the value loaded in the CLKOUT register representing the CLKOUT divisor. Figure 10. Timing of the Synchronous Read Cycle (Mode 3) Figure 11. Timing of the Synchronous Write Cycle (Mode 3) ## 3.4.5 Serial Interface Mode Operating Conditions: - $V_{CC} = 5.0 \text{ V} \pm 10\%$ - $V_{SS} = 0 V$ - $T_A = -40^{\circ}C + 85^{\circ}C$ - $C_L = 100 \text{ pF}$ Table 10. AC Characteristics for Serial Interface Mode MW DataSheet411 com | Sym | Parameter | Min | Max | |---------------------|--------------------------------------------------------|----------------------------------------------|----------------------------------------------| | 1/T <sub>MCLK</sub> | SPI Clock | 0.5 MHZ | 8 MHZ | | T <sub>ELDH</sub> | 1/SCLK | 125 ns | 2000 ns | | T <sub>ELDZ</sub> | Minimum Clock High Time | 84 ns | | | T <sub>ELDV</sub> | Minimum Clock Low Time | 84 ns | | | T <sub>AVEH</sub> | ENABLE Lead Time | 70 ns | | | T <sub>ELAV</sub> | Enable Lag Time | 109 ns | | | T <sub>CVEH</sub> | Access Time | | 60 ns | | T <sub>ELCV</sub> | Maximum Data Out Delay Time | | 59 ns | | T <sub>DVEL</sub> | Minimum Data Out Hold Time | 0 ns | | | T <sub>EHEL</sub> | Maximum Data Out Disable Time | | 665 ns | | T <sub>AVAV</sub> | Minimum Data Setup Time | 35 ns | | | T <sub>AVCL</sub> | Minimum Data Hold Time | 84 ns | | | T <sub>CHAI</sub> | Maximum Time for Input to go from $V_{OL}$ to $V_{OH}$ | | 100 ns | | T <sub>CHAI</sub> | Maximum Time for Input to go from $V_{OH}$ to $V_{OL}$ | | 100 ns | | T <sub>CHAI</sub> | Minimum Time between Consecutive CS# Assertions | 670 ns | | | T <sub>COPD</sub> | CLKOUT Period | (CD <sub>V</sub> +1) | * T <sub>OSC</sub> <sup>(1)</sup> | | T <sub>CHCL</sub> | CLKOUT High Period | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> -10 | (CD <sub>V</sub> +1) * ½T <sub>OSC</sub> +15 | ## NOTE: <sup>1.</sup> Definition of $\mathrm{CD}_{\mathrm{V}}$ is the value loaded in the CLKOUT register representing the CLKOUT divisor. Figure 12. Serial Interface Mode (Priority = 0, Phase = 0) Figure 13. Serial Interface Mode (Priority = 1, Phase = 1) # 3.4.6 AC Testing Input Figure 1. Input, Output Waveforms vw.DataSheet4U.com # 4.0 DATASHEET REVISION HISTORY This is the -001 revision of the "82527 - Express" datasheet.