TOSHIBA Field Effect Transistor Silicon N Channel MOS Type (Ultra-High-Speed U-MOSIII)

# TPC8021-H

High-Efficiency DC/DC Converter Applications Notebook PC Applications Portable-Equipment Applications

- Small footprint due to a small and thin package
- High-speed switching
- Small gate charge: QSW = 3.6 nC (typ.)
- Low drain-source ON-resistance:  $R_{DS}$  (ON) = 13.5 m $\Omega$  (typ.)
- High forward transfer admittance:  $|Y_{fs}|$  =19 S (typ.)
- Low leakage current:  $I_{DSS} = 10 \mu A (max) (V_{DS} = 30 V)$
- Enhancement mode:  $V_{th} = 1.1 \text{ to } 2.3 \text{ V (V}_{DS} = 10 \text{ V, I}_{D} = 1 \text{ mA)}$

### **Absolute Maximum Ratings (Ta = 25°C)**

| Characte                | eristic                         | Symbol           | Rating     | Unit |  |
|-------------------------|---------------------------------|------------------|------------|------|--|
| Drain-source voltage    |                                 | $V_{DSS}$        | 30         | ٧    |  |
| Drain-gate voltage (R   | $k_{GS} = 20 \text{ k}\Omega$ ) | $V_{DGR}$        | 30         | V    |  |
| Gate-source voltage     |                                 | $V_{GSS}$        | ±20        | V    |  |
| Drain current           | DC (Note 1)                     | I <sub>D</sub>   | 11         | Α    |  |
| Diain current           | Pulsed (Note 1)                 | $I_{DP}$         | 44         |      |  |
| Drain power dissipation | on $(t = 10 s)$<br>(Note 2a)    | $P_{D}$          | 1.9        | W    |  |
| Drain power dissipation | on (t = 10 s)<br>(Note 2b)      | P <sub>D</sub>   | 1.0        | W    |  |
| Single-pulse avalance   | he energy<br>(Note 3)           | E <sub>AS</sub>  | 79         | mJ   |  |
| Avalanche current       |                                 | I <sub>AR</sub>  | 11         | Α    |  |
| Repetitive avalanche    | energy<br>Note 2a) (Note 4)     | E <sub>AR</sub>  | 0.14       | mJ   |  |
| Channel temperature     |                                 | T <sub>ch</sub>  | 150        | °C   |  |
| Storage temperature     | range                           | T <sub>stg</sub> | -55 to 150 | °C   |  |

Weight: 0.085 g (typ.)

## **Circuit Configuration**



Note: Note 1, Note 2, Note 3 and Note 4: See the next page.

Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings. Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/Derating Concept and Methods) and individual reliability data (i.e. reliability test report and estimated failure rate, etc.).

This transistor is an electrostatic-sensitive device. Handle with care.

### **Thermal Characteristics**

| Characteristic                                              | Symbol                 | Max  | Unit |
|-------------------------------------------------------------|------------------------|------|------|
| Thermal resistance, channel to ambient (t = 10 s) (Note 2a) | R <sub>th (ch-a)</sub> | 65.8 | °C/W |
| Thermal resistance, channel to ambient (t = 10 s) (Note 2b) | R <sub>th (ch-a)</sub> | 125  | °C/W |

# Marking (Note 5)



Note 1: The channel temperature should not exceed 150°C during use.

Note 2: (a) Device mounted on a glass-epoxy board (a)

(b) Device mounted on a glass-epoxy board (b)





Note 3:  $V_{DD} = 24~V$ ,  $T_{ch} = 25^{\circ}C$  (initial), L = 0.5~mH,  $R_G = 25~\Omega$ ,  $I_{AR} = 11~A$ 

Note 4: Repetitive rating: pulse width limited by max channel temperature

Note 5: • on the lower left of the marking indicates Pin 1.

\* Weekly code: (Three digits)



# Electrical Characteristics (Ta = 25°C)

| Ch                             | Characteristic                     |                                                               | Test Condition                                                          | Min    | Тур. | Max | Unit |
|--------------------------------|------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|--------|------|-----|------|
| Gate leakage cur               | rent                               | I <sub>GSS</sub>                                              | $V_{GS} = \pm 16 \text{ V}, V_{DS} = 0 \text{ V}$                       | _      | _    | ±10 | μА   |
| Drain cutoff curre             | ent                                | I <sub>DSS</sub>                                              | $V_{DS} = 30 \text{ V}, V_{GS} = 0 \text{ V}$                           |        | _    | 10  | μА   |
| Drain-source breakdown voltage |                                    | V (BR) DSS                                                    | $I_D = 10$ mA, $V_{GS} = 0$ V                                           | 30     | _    | _   | V    |
| Diain-source bre               | akdowii vollage                    | V (BR) DSX                                                    | $I_D = 10 \text{ mA}, V_{GS} = -20 \text{ V}$                           | 15 — — |      | V   |      |
| Gate threshold vo              | oltage                             | V <sub>th</sub>                                               | $V_{DS} = 10 \text{ V}, I_{D} = 1 \text{ mA}$                           | 1.1    | _    | 2.3 | V    |
| Drain source ON                | rocietanos                         | Б                                                             | $V_{GS} = 4.5 \text{ V}, I_D = 5.5 \text{ A}$                           | _      | 18.5 | 25  | mO   |
| Drain-source ON-resistance     |                                    | R <sub>DS</sub> (ON)                                          | $V_{GS} = 10 \text{ V}, I_D = 5.5 \text{ A}$                            | _      | 13.5 | 17  | mΩ   |
| Forward transfer               | admittance                         | tance $ Y_{fs} $ $V_{DS} = 10 \text{ V}, I_D = 5.5 \text{ A}$ |                                                                         | 10     | 19   | _   | S    |
| Input capacitance              | Input capacitance C <sub>iss</sub> |                                                               |                                                                         | _      | 640  | _   |      |
| Reverse transfer capacitance   |                                    | C <sub>rss</sub>                                              | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 0 V, f = 1 MHz                |        | 75   | _   | pF   |
| Output capacitance             |                                    | C <sub>oss</sub>                                              |                                                                         |        | 300  | _   |      |
|                                | Rise time                          | t <sub>r</sub>                                                | Acs 0 A D S S S S S S S S S S S S S S S S S S                           | _      | 4    | _   | ns   |
|                                | Turn-on time                       | t <sub>on</sub>                                               |                                                                         | _      | 8    | _   |      |
| Switching time                 | Fall time                          | t <sub>f</sub>                                                |                                                                         | _      | 4    | _   |      |
|                                | Turn-off time                      | t <sub>off</sub>                                              | $V_{DD} \simeq 15 \text{ V}$ Duty $\leq$ 1%, $t_W = 10 \mu\text{s}$     | _      | 18   | _   |      |
| Total gate charge              |                                    | 0                                                             | $V_{DD} \simeq 24 \text{ V}, V_{GS} = 10 \text{ V}, I_D = 11 \text{ A}$ |        | 11   | _   |      |
| (gate-source plus              | e-source plus gate-drain)          |                                                               | $V_{DD} \simeq 24 \text{ V}, V_{GS} = 5 \text{ V}, I_D = 11 \text{ A}$  | _      | 6.3  | _   |      |
| Gate-source charge 1           |                                    | Q <sub>gs1</sub>                                              | $V_{DD} \simeq 24 \text{ V}, V_{GS} = 10 \text{ V}, I_D = 11 \text{A}$  |        | 2.2  | _   | nC   |
| Gate-drain ("Miller") charge   |                                    | Q <sub>gd</sub>                                               |                                                                         |        | 2.6  | _   |      |
| Gate switch charge             |                                    | $Q_{SW}$                                                      |                                                                         | _      | 3.6  | _   |      |

# Source-Drain Ratings and Characteristics (Ta = 25°C)

| Character               | istic |          | Symbol           | Test Condition                                | Min | Тур. | Max  | Unit |
|-------------------------|-------|----------|------------------|-----------------------------------------------|-----|------|------|------|
| Drain reverse current   | Pulse | (Note 1) | I <sub>DRP</sub> | _                                             | _   | _    | 44   | Α    |
| Forward voltage (diode) |       |          | $V_{DSF}$        | $I_{DR} = 15 \text{ A}, V_{GS} = 0 \text{ V}$ | _   | _    | -1.2 | V    |





























### **RESTRICTIONS ON PRODUCT USE**

60116EAA

- The information contained herein is subject to change without notice. 021023\_D
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023\_A
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023\_B
- The products described in this document shall not be used or embedded to any downstream products of which
  manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106\_Q
- The information contained herein is presented only as a guide for the applications of our products. No responsibility
  is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from
  its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others.
  021023\_C