

MOSFETs Silicon P-Channel MOS (U-MOSVI)

# **TPCP8306**

### 1. Applications

- · Notebook PCs
- · Mobile Handsets

#### 2. Features

- (1) Small footprint due to a small and thin package
- (2) Low drain-source on-resistance:  $R_{DS(ON)} = 47 \text{ m}\Omega$  (typ.) ( $V_{GS} = -4.5 \text{ V}$ )
- (3) Low leakage current:  $I_{DSS} = -10 \mu A \text{ (max) (V}_{DS} = -20 \text{ V)}$
- (4) Enhancement mode:  $V_{th}$  = -0.5 to -1.2 V ( $V_{DS}$  = -10 V,  $I_{D}$  = -0.2 mA)

### 3. Packaging and Internal Circuit





## 4. Absolute Maximum Ratings (Note) (Ta = 25°C unless otherwise specified)

| Characteristics                                   |           |                    | Symbol            | Rating     | Unit |
|---------------------------------------------------|-----------|--------------------|-------------------|------------|------|
| Drain-source voltage                              |           |                    | $V_{DSS}$         | -20        | V    |
| Gate-source voltage                               |           |                    | $V_{GSS}$         | ±12        |      |
| Drain current (DC)                                |           | (Note 1)           | I <sub>D</sub>    | -4         | Α    |
| Drain current (pulsed)                            |           | (Note 1)           | I <sub>DP</sub>   | -16        |      |
| Power dissipation (single operation)              | (t = 5 s) | (Note 2), (Note 4) | P <sub>D(1)</sub> | 1.48       | W    |
| Power dissipation (per device for dual operation) | (t = 5 s) | (Note 2), (Note 5) | P <sub>D(2)</sub> | 1.23       |      |
| Power dissipation (single operation)              | (t = 5 s) | (Note 3), (Note 4) | P <sub>D(1)</sub> | 0.58       | 1    |
| Power dissipation (per device for dual operation) | (t = 5 s) | (Note 3), (Note 5) | P <sub>D(2)</sub> | 0.36       |      |
| Single-pulse avalanche energy                     |           | (Note 6)           | E <sub>AS</sub>   | 10.4       | mJ   |
| Avalanche current                                 |           |                    | I <sub>AR</sub>   | -4         | Α    |
| Channel temperature                               |           |                    | T <sub>ch</sub>   | 150        | °C   |
| Storage temperature                               |           |                    | T <sub>stg</sub>  | -55 to 150 |      |

Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

#### 5. Thermal Characteristics

| Characteri                                                            | stics     |                    | Symbol                   | Max   | Unit |
|-----------------------------------------------------------------------|-----------|--------------------|--------------------------|-------|------|
| Channel-to-ambient thermal resistance (single operation)              | (t = 5 s) | (Note 2), (Note 4) | R <sub>th(ch-a)(1)</sub> | 84.4  | °C/W |
| Channel-to-ambient thermal resistance (per device for dual operation) | (t = 5 s) | (Note 2), (Note 5) | R <sub>th(ch-a)(2)</sub> | 101.6 |      |
| Channel-to-ambient thermal resistance (single operation)              | (t = 5 s) | (Note 3), (Note 4) | R <sub>th(ch-a)(1)</sub> | 215.5 |      |
| Channel-to-ambient thermal resistance (per device for dual operation) | (t = 5 s) | (Note 3), (Note 5) | R <sub>th(ch-a)(2)</sub> | 347.2 |      |

- Note 1: Ensure that the channel temperature does not exceed 150°C.
- Note 2: Device mounted on a glass-epoxy board (a), Figure 5.1
- Note 3: Device mounted on a glass-epoxy board (b), Figure 5.2
- Note 4: Power dissipation and thermal resistance values per device with the other device being off (During single operation, power is supplied to only one of the two devices.)
- Note 5: Power dissipation and thermal resistance values per device for dual operation (During dual operation, power is evenly supplied to both devices.)
- Note 6:  $V_{DD}$  = -16 V,  $T_{ch}$  = 25°C (initial), L = 0.5 mH,  $R_G$  = 25  $\Omega$ ,  $I_{AR}$  = -4 A







Fig. 5.2 Device Mounted on a Glass-Epoxy Board (b)



Note: This transistor is sensitive to electrostatic discharge and should be handled with care.



# 6. Electrical Characteristics (T<sub>a</sub> = 25°C unless otherwise specified)

#### 6.1. Static Characteristics

| Characteristics                         | Symbol               | Test Condition                                    | Min  | Тур. | Max  | Unit |
|-----------------------------------------|----------------------|---------------------------------------------------|------|------|------|------|
| Gate leakage current                    | $I_{GSS}$            | $V_{GS} = \pm 12 \text{ V}, V_{DS} = 0 \text{ V}$ | _    | _    | ±0.1 | μΑ   |
| Drain cut-off current                   | I <sub>DSS</sub>     | V <sub>DS</sub> = -20 V, V <sub>GS</sub> = 0 V    | _    | _    | -10  |      |
| Drain-source breakdown voltage          | V <sub>(BR)DSS</sub> | I <sub>D</sub> = -10 mA, V <sub>GS</sub> = 0 V    | -20  | _    | _    | V    |
| Drain-source breakdown voltage (Note 7) | V <sub>(BR)DSX</sub> | I <sub>D</sub> = -10 mA, V <sub>GS</sub> = 8 V    | -12  | _    |      |      |
| Gate threshold voltage                  | $V_{th}$             | $V_{DS} = -10 \text{ V}, I_{D} = -0.2 \text{ mA}$ | -0.5 | _    | -1.2 |      |
| Drain-source on-resistance              | R <sub>DS(ON)</sub>  | V <sub>GS</sub> = -1.8 V, I <sub>D</sub> = -1 A   | _    | 125  | 265  | mΩ   |
|                                         |                      | $V_{GS} = -2.0 \text{ V}, I_D = -2 \text{ A}$     | _    | 95   | 160  |      |
|                                         |                      | $V_{GS} = -2.5 \text{ V}, I_D = -2 \text{ A}$     | _    | 65   | 83   |      |
|                                         |                      | $V_{GS} = -4.5 \text{ V}, I_D = -2 \text{ A}$     | _    | 47   | 58   |      |

Note 7: If a forward bias is applied between gate and source, this device enters  $V_{(BR)DSX}$  mode. Note that the drain-source breakdown voltage is lowered in this mode.

## 6.2. Dynamic Characteristics

| Characteristics                | Symbol           | Test Condition                                            | Min | Тур. | Max | Unit |
|--------------------------------|------------------|-----------------------------------------------------------|-----|------|-----|------|
| Input capacitance              | C <sub>iss</sub> | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = 0 V, f = 1 MHz | _   | 680  | _   | pF   |
| Reverse transfer capacitance   | C <sub>rss</sub> |                                                           | _   | 85   | _   |      |
| Output capacitance             | C <sub>oss</sub> |                                                           | _   | 108  | _   |      |
| Switching time (rise time)     | t <sub>r</sub>   | See Figure 6.2.1.                                         | _   | 8.7  | _   | ns   |
| Switching time (turn-on time)  | t <sub>on</sub>  |                                                           | _   | 16   | _   |      |
| Switching time (fall time)     | t <sub>f</sub>   |                                                           | _   | 18   | _   |      |
| Switching time (turn-off time) | t <sub>off</sub> |                                                           | _   | 70   | _   |      |



Fig. 6.2.1 Switching Time Test Circuit

#### 6.3. Gate Charge Characteristics

| Characteristics                                    | Symbol           | Test Condition                                                            | Min | Тур. | Max | Unit |
|----------------------------------------------------|------------------|---------------------------------------------------------------------------|-----|------|-----|------|
| Total gate charge<br>(gate-source plus gate-drain) | Qg               | $V_{DD} \approx -16 \text{ V}, V_{GS} = -5 \text{ V}, I_D = -4 \text{ A}$ | _   | 9.2  | _   | nC   |
| Gate-source charge 1                               | Q <sub>gs1</sub> |                                                                           | _   | 1.8  | _   |      |
| Gate-drain charge                                  | $Q_{gd}$         |                                                                           | _   | 2.0  | _   |      |

#### 6.4. Source-Drain Characteristics

| Characteristics                   |        | Symbol    | Test Condition                  | Min | Тур. | Max | Unit |
|-----------------------------------|--------|-----------|---------------------------------|-----|------|-----|------|
| Pulsed reverse drain current (New | ote 8) | $I_{DRP}$ |                                 | _   | _    | -16 | Α    |
| Diode forward voltage             |        | $V_{DSF}$ | $I_{DR}$ = -4 A, $V_{GS}$ = 0 V |     |      | 1.2 | V    |

Note 8: Ensure that the channel temperature does not exceed 150°C.



## 7. Marking



Fig. 7.1 Marking

## 8. Characteristics Curves (Note)



Fig. 8.1 I<sub>D</sub> - V<sub>DS</sub>



Fig. 8.3 ID - VGS



Fig. 8.5 R<sub>DS(ON)</sub> - I<sub>D</sub>



Fig. 8.2  $I_D - V_{DS}$ 



Fig. 8.4 V<sub>DS</sub> - V<sub>GS</sub>



Fig. 8.6 R<sub>DS(ON)</sub> - T<sub>a</sub>



Fig. 8.7 IDR - VDS



Fig. 8.9 V<sub>th</sub> - T<sub>a</sub>



Fig. 8.11 P<sub>D</sub> - T<sub>a</sub> (Guaranteed Maximum)



Fig. 8.8 Capacitance - V<sub>DS</sub>



Fig. 8.10 Dynamic Input/Output Characteristics



Fig. 8.12 r<sub>th</sub> - t<sub>w</sub> (Guaranteed Maximum)



Fig. 8.13 Safe Operating Area (Guaranteed Maximum)

Note: The above characteristics curves are presented for reference only and not guaranteed by production test, unless otherwise noted.



## **Package Dimensions**

Unit: mm



Weight: 0.017 g (typ.)

| Package Name(s) |
|-----------------|
| TOSHIBA: 2-3V1S |
| Nickname: PS-8  |



#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's
  written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications.
  TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document. Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any
  infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any
  intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER,
  INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING
  WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND
  (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT,
  OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
  PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.