SLIS012 - D3378, FEBRUARY 1990

- Output Voltage up to 60 V
- Four Output Channels of 700-mA Nominal Current Per Channel
- Pulsed Current . . . 3 A Per Channel
- Low r<sub>DS(on)</sub> . . . 0.5 Ω Typ
- Avalanche Energy . . . 50 mJ
- Thermal Shutdown Protection With Fault (Overtemperature) Output
- NE Package Designed for Heat Sinking
- Integral Output Clamp Diodes
- Input Transparent Latches for Data Storage
- Asynchronous Clear to Turn off All Outputs
- Output Parallel Capability for Increased Current Drive up to 12-A Total Pulsed Load Current

# description

The TPIC2406 is a monolithic, high-voltage, high-current, quadruple power driver designed for use in systems that require high load power. The device contains built-in high-speed output clamp diodes for inductive transient protection. Power driver applications include lamps, relays, solenoids, and dc stepping motors.



# FUNCTION TABLE (each channel)

| (carette caracter)  |        |     |    |                |       |  |
|---------------------|--------|-----|----|----------------|-------|--|
| FUNCTION            | INPUTS |     |    | OUTPUT         | FAULT |  |
| FUNCTION            | ENBL   | CLR | IN | Υ              | F     |  |
|                     | Х      | L   | Χ  | Н              | Н     |  |
| Normal              | L      | Н   | L  | Н              | Н     |  |
| Operation           | L      | Н   | Н  | L              | Н     |  |
|                     | Н      | Н   | Χ  | Q <sub>0</sub> | Н     |  |
| Thermal<br>Shutdown | Х      | Х   | Χ  | Н              | L     |  |

H = high-level, L = low-level, X = irrelevant

The device features four inverting open-drain outputs, each controlled by an input storage latch with common clear and enable controls. All inputs accept standard TTL- and CMOS-logic levels. The  $\overline{\text{CLR}}$  function is asynchronous and turns all four outputs off regardless of data inputs. Taking  $\overline{\text{ENBL}}$  low puts the input latch into a transparent mode, allowing the data inputs to affect the output. In this state, all four outputs are held off while  $\overline{\text{CLR}}$  is low, but return to the stages on the data inputs when  $\overline{\text{CLR}}$  goes high. When  $\overline{\text{ENBL}}$  is taken high, the latch is put into a storage mode and the last state of the data inputs is held in the latches. If  $\overline{\text{CLR}}$  is taken low, the data in the latches is cleared and all outputs are turned off. If  $\overline{\text{CLR}}$  is taken high again,  $\overline{\text{ENBL}}$  must be cycled low to read new data into the latch.

# logic symbol<sup>†</sup>



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)



# schematics of inputs and outputs



# absolute maximum ratings over -40°C to 125°C case temperature range (unless otherwise noted)

| Logic supply voltage, $V_{CC}$ (see Note 1)  Power MOSFET driver supply voltage, $V_{DD}$ Logic input voltage, $V_{I}$ Power MOSFET drain-source voltage, $V_{DS}$ Output voltage at $\overline{F}$ , $V_{O}$ Clamp-diode voltage  Continuous source-drain diode anode current  Pulsed source-drain diode anode current  Pulsed drain current, each output, all outputs on, $I_{D1} = I_{D2} = I_{D3} = I_{D4}$ , $T_{A} = 25^{\circ}C$                                                                                                                                                | 60 V<br>7 V<br>60 V<br>7 V<br>60 V<br>1.25 A                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| (see Note 2 and Figures 5 through 8)  Continuous drain current, each output, all outputs on, $I_{D1} = I_{D2} = I_{D3} = I_{D4}$ , $T_A = 25^{\circ}C$ . Peak drain current, single output, $I_{DM}$ , $T_A = 25^{\circ}C$ (see Note 3)  Single-pulse avalanche energy, $E_{AS}$ .  Continuous total dissipation at or below 25°C free-air temperature (see Note 4)  Continuous total dissipation at or below 100°C case temperature (see Note 4)  Operating junction temperature range, $T_J$ Storage temperature range  Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds | 770 mA 12.5 A 50 mJ 2.5 W 6 W -40°C to 150°C -40°C to 150°C |

NOTES: 1. All voltage values are with respect to the five ground (GND and LGND) terminals connected together.

- 2. Pulse duration = 10 ms, duty cycle = 6%.
- 3. Pulse duration  $\leq$  100  $\mu$ s, duty cycle  $\leq$  2%.
- 4. For operation above 25°C free-air temperature, derate linearly at the rate of 20 mW/°C. For operation above 100°C case temperature, derate linearly at the rate of 120 mW/°C. To avoid exceeding the design maximum junction temperature, these ratings should not be exceeded. Due to variations in individual devices, electrical characteristics, and thermal resistance, the built-in thermal overload protection can be activated at power levels slightly above or below the rated dissipation.

# TPIC2406 INTELLIGENT-POWER QUAD MOSFET LATCH

<u>SLIS012 – D3378, FEB</u>RUARY 1990

# recommended operating conditions

|                                                                |          | MIN | NOM | MAX | UNIT |
|----------------------------------------------------------------|----------|-----|-----|-----|------|
| Logic supply voltage, V <sub>CC</sub>                          |          | 4.5 |     | 5.5 | V    |
| Output supply voltage, V <sub>DD</sub>                         |          | 10  |     | 35  | V    |
| High-level input voltage, VIH                                  |          | 2   |     |     | V    |
| Low-level input voltage, V <sub>I</sub> L                      |          |     |     | 0.6 | V    |
| Setup time, data before ENBL ↑, t <sub>Su</sub> (see Figure 1) |          | 100 |     |     | ns   |
| Hold time, data after ENBL ↑, th (see Figure 1)                |          | 100 |     |     | ns   |
| Dulas duration to (and Figure 4)                               | ENBL low | 000 |     |     |      |
| Pulse duration, t <sub>W</sub> (see Figure 1)                  | CLR low  | 300 |     |     | ns   |
| Operating case temperature, T <sub>C</sub>                     |          | -40 |     | 125 | °C   |

# electrical characteristics, $V_{CC}$ = 5 V, $V_{DD}$ = 14 V, $T_{C}$ = 25°C (unless otherwise noted)

|                   | PARAMETER TEST                          |                                                     | CONDITIONS†                                 | MIN | TYP  | MAX  | UNIT |
|-------------------|-----------------------------------------|-----------------------------------------------------|---------------------------------------------|-----|------|------|------|
| V(BR)DSX          | Drain-source breakdown voltage          | I <sub>D</sub> = 1 mA                               |                                             | 60  |      |      | V    |
| VF(K)             | Clamp-diode forward voltage             | I <sub>F</sub> = 1.25 A,                            | See Notes 5 and 6                           |     |      | 1.6  | V    |
| V <sub>SD</sub>   | Source-drain diode forward voltage      | I <sub>S</sub> = 1.25 A,                            | See Notes 5 and 6                           |     |      | 1.5  | V    |
| VIK               | Input clamp voltage                     | $V_{CC} = MIN,$                                     | I <sub>I</sub> = ~ 12 mA                    |     |      | -1.5 | V    |
| V <sub>OL</sub>   | Low-level output voltage at F           | I <sub>OL</sub> = 4 mA                              |                                             |     | 0.4  |      | V    |
| lн                | High-level input current                | V <sub>CC</sub> = 5.5 V,                            | V <sub>I</sub> = 2.7 V                      |     |      | 20   | μΑ   |
| I <sub>I</sub> L  | Low-level input current                 | V <sub>CC</sub> = 5.5 V,                            | V <sub>I</sub> = 0.4 V                      |     |      | 0.1  | mA   |
| Icc               | Logic supply current                    | I <sub>O</sub> = 0,                                 | All outputs off                             |     |      | 10   | mA   |
| I <sub>N</sub>    | Nominal current                         | V <sub>DS(on)</sub> = 0.5 V,<br>See Notes 5, 6, and | $I_{N} = I_{D},$ $T_{C} = 85^{\circ}C,$ d 7 |     | 700  |      | mA   |
| $I_{DD}$          | Output supply current                   | $I_{O} = 0$ ,                                       | All outputs off                             |     |      | 6    | mA   |
|                   | $V_{DS} = 55 V$ ,                       | V <sub>O</sub> = 0                                  |                                             |     | 1    |      |      |
| I <sub>R(K)</sub> | Clamp-diode reverse current             | $V_{DS} = 55 V$ ,                                   | $V_{O} = 0$ , $T_{C} = 125^{\circ}C$        |     |      | 10   | μΑ   |
|                   | Official desire comment                 | V <sub>R</sub> = 55 V                               |                                             |     |      | 1    | 4    |
| IDSX              | Off-state drain current                 | V <sub>R</sub> = 55 V,                              | T <sub>C</sub> = 125°C                      |     |      | 10   | μΑ   |
| I <sub>O(F)</sub> | High-level fault leakage current        | V <sub>OH</sub> = 5.5 V                             |                                             |     |      | 1    | μΑ   |
|                   |                                         | I <sub>D</sub> = 1.25 A                             |                                             |     | 0.5  | 0.6  |      |
|                   | Static drain-source on-state resistance | I <sub>D</sub> = 1.25 A,<br>T <sub>C</sub> = 125°C  | See Notes 5 and 6                           |     | 0.8  | 1    | Ω    |
|                   |                                         | I <sub>D</sub> = 3 A                                |                                             |     | 0.55 | 0.65 |      |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTES: 5. Technique should limit  $T_J-T_C$  to  $10^{\circ}\text{C}$  maximum.

<sup>6.</sup> These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.

<sup>7.</sup> Nominal current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5 V at 85°C case temperature.

SLIS012 - D3378, FEBRUARY 1990

# switching characteristics, $V_{CC}$ = 5 V, $V_{DD}$ = 24 V, $T_{C}$ = 25°C

|                | PARAMETER                                                         | TEST CON                                               | IDITIONS                          | MIN | TYP | MAX | UNIT |
|----------------|-------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------|-----|-----|-----|------|
| tPLH           | Propagation delay time, low-to-high-level drain output from clock |                                                        |                                   |     | 450 |     | ns   |
| tPHL           | Propagation delay time, high-to-low-level drain output from clock | C <sub>L</sub> = 30 pF,                                | See Figure 1                      |     | 550 |     | ns   |
| tTLH           | Transition time, low-to-high-level of source-drain output         | ]                                                      |                                   |     | 35  |     | ns   |
| tTHL           | Transition time, high-to-low-level of source-drain output         |                                                        |                                   |     | 30  |     | ns   |
| tPLH           | Propagation delay time, low-to-high-level drain output from input |                                                        |                                   |     | 380 |     | ns   |
| tPHL           | Propagation delay time, high-to-low-level drain output from input | $C_L = 30 \text{ pF},$<br>$I_D = I_N = 700 \text{ mA}$ | See Figure 2,                     |     | 380 |     | ns   |
| t <sub>r</sub> | Rise time, low-to-high-level of source-drain output               | 1 - '                                                  |                                   |     | 35  |     | ns   |
| tf             | Fall time, high-to-low-level of source-drain output               |                                                        |                                   |     | 70  |     | ns   |
| ta             | Reverse-recovery-current rise time                                | I <sub>F</sub> = 3 A,<br>See Notes 5 and 6,            | di/dt = 100 A/μs,<br>See Figure 3 |     | 45  |     | ns   |

NOTES: 5. Technique should limit  $T_J-T_C$  to  $10^{\circ} C$  maximum.

# thermal resistance

|                 | PARAMETER                              | TEST CONDITIONS                   | MIN | TYP | MAX  | UNIT  |
|-----------------|----------------------------------------|-----------------------------------|-----|-----|------|-------|
| $R_{\theta JC}$ | Junction-to-case thermal resistance    | All four outputs with equal power |     |     | 8.33 | °C/W  |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | All four outputs with equal power |     |     | 50   | -C/VV |

# operating characteristics over -40°C to 125°C case temperature range

| PARAMETER                    | MIN | TYP | MAX | UNIT |
|------------------------------|-----|-----|-----|------|
| Undervoltage shutdown        | 3   |     | 4.5 | V    |
| Thermal shutdown temperature |     | 155 |     | °C   |
| Thermal shutdown hysteresis  |     | 15  |     | °C   |

<sup>6.</sup> These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.

# PARAMETER MEASUREMENT INFORMATION





# (b) SWITCHING TIMES FROM ENABLE INPUT



(c) INPUT SETUP AND HOLD WAVEFORMS

NOTES: A. The pulse generator has the following characteristics:  $t_f \le 10$  ns,  $t_f \le 10$  ns,  $t_W = 300$  ns, PRR = 5 kHz,  $Z_O = 50$   $\Omega$ . B.  $C_L$  includes probe and jig capacitance.

Figure 1. Test Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_r \le 10$  ns,  $t_f \le 10$  ns,  $t_W = 5$  ms, PRR = 5 kHz,  $Z_O = 50$   $\Omega$ . B.  $C_L$  includes probe and jig capacitance.

Figure 2. Test Circuit and Voltage Waveforms



NOTES: A.  $I_{RM}$  = maximum recovery current. B.  $t_{rr}$  = reverse recovery time.

Figure 3. Reverse-Recovery-Current Waveforms of Source-Drain Diode

# PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_{\Gamma} \le 10$  ns,  $t_{W} = 1$  ms, PRR = 5 kHz,  $Z_{O} = 50~\Omega$ .

B. Input pulse duration  $(t_W)$  is increased until peak current  $I_{DM} = 3$  A.

Energy test level is defined as 
$$E_{AS} = \frac{I_{DM} \times V_{(BR)DSX} \times t_X}{2} = 50 \text{ mJ min.}$$

Figure 4. Single-Pulse Avalanche Energy Test Circuit and Waveforms

# **MAXIMUM RATINGS**



# d - Duty Cycle - % Figure 5



**MAXIMUM DRAIN CURRENT** 



Figure 6

# **MAXIMUM DRAIN CURRENT**

vs **PULSE DURATION** 



Figure 8

NOTE A: For Figures 5, 6, and 7, d =  $\frac{t_W}{t_C}$  =  $\frac{10 \text{ ms}}{t_C}$  , where  $t_W$  and  $t_C$  are defined by the following:



## **MAXIMUM RATINGS**

# **MAXIMUM CONTINUOUS DRAIN CURRENT**

# FREE-AIR TEMPERATURE



Figure 9

# **TYPICAL CHARACTERISTICS**

# STATIC DRAIN-SOURCE ON-RESISTANCE

# **DRAIN CURRENT**



NOTE A: Technique should limit  $T_J - T_C$  to 10°C maximum.

# STATIC DRAIN-SOURCE ON-RESISTANCE

# POWER MOSFET DRIVER SUPPLY VOLTAGE



V<sub>DD</sub> - Power MOSFET Driver Supply Voltage - V

Figure 10 Figure 11



# THERMAL INFORMATION

# FREE-AIR TEMPERATURE DISSIPATION DERATING CURVE



Figure 12

## TRANSIENT THERMAL IMPEDANCE



The single-pulse curve in Figure 11 represents measured data. The curves for various pulse durations are based on the following equation:

$$\begin{split} Z_{\theta_{JA}} \; &= \; \left| \frac{t_W}{t_c} \right| R_{\theta_{JA}} \; + \; \left| \; 1 \; - \; \frac{t_W}{t_c} \right| Z_{\theta(t_W} + \;_{t \; c}) \\ \\ &+ \; Z_{\theta(t_W)} \; - \; Z_{\theta(t_C)} \end{split}$$

Where:

 $Z_{\theta(t_{W}^{})} = \underset{\text{for } t = t_{W}}{\text{the single-pulse thermal impedance}}$ 

 $Z_{\theta(t_c)} \ = \ \text{the single-pulse thermal impedance} \\ \text{for } t = \ t_c \ \text{seconds}$ 

$$d = t_W/t_C$$



## **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated