

Sample &

Buv







**TPS22907** 

SLVSA44B-NOVEMBER 2009-REVISED FEBRUARY 2015

# TPS22907 3.6-V, 1-A, 44-mΩ ON-Resistance Load Switch With Controlled Turnon

# 1 Features

- Integrated P-Channel Load Switch
- Low Input Voltage: 1.1 V to 3.6 V
- ON-Resistance (Typical Values):
  - $R_{ON}$  = 44 m  $\Omega$  at  $V_{IN}$  = 3.6 V  $\,$
  - $R_{ON}$  = 50 m $\Omega$  at  $V_{IN}$  = 2.5 V
  - R\_{ON} = 58 m\Omega at V\_{IN} = 1.8 V
  - R<sub>ON</sub> = 83 m $\Omega$  at V<sub>IN</sub> = 1.2 V
- 1-A Maximum Continuous Switch Current
- Maximum Quiescent Current  $(I_Q) < 1 \ \mu A$
- Maximum Shutdown Current (I<sub>SD</sub>) < 1 μA</li>
- Low Control Input Thresholds Enable Use of 1.2-V, 1.8-V, 2.5-V, and 3.3-V Logic
- Controlled Slew-Rate to Avoid Inrush Currents
  - $t_{R}$  = 25  $\mu s$  at  $V_{IN}$  = 3.6 V
  - t<sub>R</sub> = 36 μs at V<sub>IN</sub> = 1.8 V
- ESD Performance Tested Per JESD 22
  - 3000-V Human Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)
- Ultra-Small 4-Terminal Wafer-Chip-Scale Package (WCSP)
  - Nominal Dimensions Shown See Addendum for Details
  - 0.9 mm × 0.9 mm, 0.5-mm Pitch, 0.5-mm Height (YZT)

# 2 Applications

- Battery-Powered Equipment
- Portable Industrial Equipment
- Portable Medical Equipment
- Portable Media Players
- Point-of-Sale Terminal
- GPS Devices
- Digital Cameras
- Portable Instrumentation
- Smart Phones and Tablets

# **3** Description

The TPS22907 is a small, low  $R_{ON}$  load switch with controlled turnon. The device contains a P-channel MOSFET that operates over an input voltage range of 1.1 V to 3.6 V. The switch is controlled by an on and off input (ON), which can interface directly with low-voltage control signals.

The TPS22907 is available in a space-saving 4-terminal WCSP with 0.5-mm pitch (YZT). The device is characterized for operation over the free-air temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |  |  |
|-------------|-----------|-------------------|--|--|--|--|
| TPS22907    | DSBGA (4) | 0.90 mm × 0.90 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application**



# **Table of Contents**

| 1 | Feat  | ures 1                                      |
|---|-------|---------------------------------------------|
| 2 | Арр   | lications 1                                 |
| 3 | Dese  | cription 1                                  |
| 4 | Revi  | sion History 2                              |
| 5 | Pin ( | Configuration and Functions 3               |
| 6 | Spee  | cifications3                                |
|   | 6.1   | Absolute Maximum Ratings 3                  |
|   | 6.2   | ESD Ratings 3                               |
|   | 6.3   | Recommended Operating Conditions 4          |
|   | 6.4   | Thermal Information 4                       |
|   | 6.5   | Electrical Characteristics 4                |
|   | 6.6   | Switching Characteristics: $V_{IN} = 3.6 V$ |
|   | 6.7   | Switching Characteristics: $V_{IN} = 1.8 V$ |
|   | 6.8   | Switching Characteristics: $V_{IN} = 1.1 V$ |
|   | 6.9   | Typical DC Characteristics                  |
|   | 6.10  | Typical AC Characteristics8                 |
| 7 | Para  | meter Measurement Information 10            |
|   |       |                                             |

| 4 Revision History |  |
|--------------------|--|
|--------------------|--|

.

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (September 2013) to Revision B

|    | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 3   |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Cł | hanges from Original (November 2009) to Revision A P                                                                                                                  | age |
| •  | Changed Feature from: Ultra-Low ON-State Resistance to: Ultra-Low ON-State Resistance (R <sub>ON</sub> )                                                              | 1   |
| •  | Changed the Feature for the Wafer-Chip-Scale Package                                                                                                                  | 1   |
| •  | Changed Application from: Point Of Sales Terminal to: Point of Sale Terminal                                                                                          | 1   |
| •  | Changed Application from: Smartphones to: Smartphones / Tablets                                                                                                       | 1   |
|    | Deleted the Ordering Information table                                                                                                                                | 4   |

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation

| • | Deleted the Ordering Information table                                                                               | 1  |
|---|----------------------------------------------------------------------------------------------------------------------|----|
| • | Changed the $I_{IN}$ Test Condition from: $I_{OUT} = 0$ to $I_{OUT} = 0$ mA                                          | 4  |
| • | Changed the $I_{IN(OFF)}$ Test Condition from: $V_{ON} = GND$ to $V_{ON} = 0 V$                                      | 4  |
| • | Changed the $I_{IN(LEAKAGE)}$ Test Condition from: $V_{ON} = GND$ , $V_{OUT} = 0$ to $V_{ON} = 0$ V, $V_{OUT} = 0$ V | 4  |
| • | Changed Table 1, Device Feature List                                                                                 | 11 |

STRUMENTS

| 8  | Deta | iled Description 11                |
|----|------|------------------------------------|
|    | 8.1  | Overview 11                        |
|    | 8.2  | Functional Block Diagram 11        |
|    | 8.3  | Feature Description 11             |
|    | 8.4  | Device Functional Modes 11         |
| 9  | App  | lication and Implementation 12     |
|    | 9.1  | Application Information 12         |
|    | 9.2  | Typical Application 12             |
| 10 | Pow  | ver Supply Recommendations 14      |
| 11 | Lay  | out14                              |
|    | 11.1 | Layout Guidelines 14               |
|    | 11.2 | Layout Example 14                  |
| 12 | Dev  | ice and Documentation Support 15   |
|    | 12.1 | Trademarks 15                      |
|    | 12.2 | Electrostatic Discharge Caution 15 |
|    | 12.3 | Glossary 15                        |
| 13 | Mec  | hanical, Packaging, and Orderable  |
|    | Info | mation                             |

# www.ti.com

XAS

## Page



# 5 Pin Configuration and Functions





#### **Pin Functions**

| P   | IN               | I/O | DESCRIPTION                                                                                          |  |
|-----|------------------|-----|------------------------------------------------------------------------------------------------------|--|
| NO. | NAME             | 1/0 | DESCRIPTION                                                                                          |  |
| A1  | V <sub>OUT</sub> | 0   | tch output                                                                                           |  |
| A2  | V <sub>IN</sub>  | I   | tch input, bypass capacitor recommended for minimizing V <sub>IN</sub> dip. See Feature Description. |  |
| B1  | GND              |     | Ground                                                                                               |  |
| B2  | ON               | I   | Switch control input, active high. Do not leave floating.                                            |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                                              | MIN  | MAX                     | UNIT |
|-------------------|------------------------------------------------------------------------------|------|-------------------------|------|
| V <sub>IN</sub>   | Input voltage                                                                | -0.3 | 4                       | V    |
| V <sub>OUT</sub>  | Output voltage                                                               | -0.3 | (V <sub>IN</sub> + 0.3) | V    |
| V <sub>ON</sub>   | Input voltage                                                                | -0.3 | 4                       | V    |
| I <sub>MAX</sub>  | Maximum continuous switch current                                            |      | 1                       | А    |
| I <sub>PLS</sub>  | Maximum pulsed current (100-µs pulse, 2% duty cycle), $T_A$ = –40°C to +85°C |      | 2.7                     | А    |
| TJ                | Maximum junction temperature                                                 |      | 125                     | °C   |
| T <sub>LEAD</sub> | Maximum lead temperature (10-s soldering time)                               |      | 300                     | °C   |
| T <sub>stg</sub>  | Storage temperature                                                          | -65  | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|   |                     |           |                                                                                   | VALUE | UNIT |
|---|---------------------|-----------|-----------------------------------------------------------------------------------|-------|------|
|   |                     |           | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>       | ±3000 |      |
| V | (ESD) Electrostatio | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101, all $pins^{(2)}$ | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                                | MIN                                                                                                       | MAX                                                                                                                                                  | UNIT                                                                                                                                             |
|--------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Input voltage range            | 1.1                                                                                                       | 3.6                                                                                                                                                  | V                                                                                                                                                |
| Output voltage range           |                                                                                                           | V <sub>IN</sub>                                                                                                                                      | V                                                                                                                                                |
| High-level input voltage, ON   | 0.85                                                                                                      | 3.6                                                                                                                                                  | V                                                                                                                                                |
| Low-level input voltage, ON    |                                                                                                           | 0.4                                                                                                                                                  | V                                                                                                                                                |
| Input capacitor                | 1 <sup>(1)</sup>                                                                                          |                                                                                                                                                      | μF                                                                                                                                               |
| Operating free-air temperature | -40                                                                                                       | 85                                                                                                                                                   | °C                                                                                                                                               |
|                                | Output voltage range     High-level input voltage, ON     Low-level input voltage, ON     Input capacitor | Input voltage range   1.1     Output voltage range   0.85     High-level input voltage, ON   0.85     Low-level input voltage, ON   1 <sup>(1)</sup> | Input voltage range1.13.6Output voltage rangeVINHigh-level input voltage, ON0.853.6Low-level input voltage, ON0.4Input capacitor1 <sup>(1)</sup> |

(1) See Application Information.

## 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)(2)</sup>             |             |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)(2)</sup>             | YZT (DSBGA) | UNIT |
|                       |                                              | 4 PINS      |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 189.4       |      |
| $R_{\theta JC(top)}$  | Junction-to-case(top) thermal resistance     | 1.9         |      |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 37.2        | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 10.2        | C/VV |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 37          |      |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | _           |      |

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953
For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.

# 6.5 Electrical Characteristics

Unless otherwise noted, the specification applies over the operating ambient temperature -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C and V<sub>IN</sub> = 1.1 V to 3.6 V. Typical values are for V<sub>IN</sub> = 3.6 V and T<sub>A</sub> = 25°C.

|                          | PARAMETER                | TEST CONDITIONS                                     | TA   | MIN | TYP   | MAX | UNIT |
|--------------------------|--------------------------|-----------------------------------------------------|------|-----|-------|-----|------|
| l <sub>Q</sub>           | Quiescent current        | $I_{OUT} = 0$ mA, $V_{IN} = V_{ON}$                 | Full |     | 0.07  | 1   | μA   |
| I <sub>SD</sub>          | Off supply current       | V <sub>ON</sub> = 0 V, OUT = Open                   | Full |     | 0.05  | 1   | μA   |
| I <sub>IN(LEAKAGE)</sub> | Leakage current          | $V_{ON} = 0 V, V_{OUT} = 0 V$                       | Full |     | 0.05  | 1   | μA   |
|                          |                          | V( 3.6.)/ L 200 mA                                  | 25°C |     | 44    | 60  |      |
|                          |                          | $V_{IN} = 3.6 \text{ V}, I_{OUT} = -200 \text{ mA}$ | Full |     |       | 67  |      |
|                          | ON-state resistance      | V <sub>IN</sub> = 2.5 V, I <sub>OUT</sub> = -200 mA | 25°C |     | 50    | 63  | mΩ   |
|                          |                          |                                                     | Full |     |       | 70  |      |
| <b>D</b>                 |                          | V <sub>IN</sub> = 1.8 V, I <sub>OUT</sub> = -200 mA | 25°C |     | 58    | 72  |      |
| R <sub>ON</sub>          |                          |                                                     | Full |     |       | 80  |      |
|                          |                          | V <sub>IN</sub> = 1.2 V, I <sub>OUT</sub> = -200 mA | 25°C |     | 83    | 106 |      |
|                          |                          |                                                     | Full |     |       | 117 |      |
|                          |                          |                                                     | 25°C |     | 97    | 125 |      |
|                          |                          | $V_{IN} = 1.1 \text{ V}, I_{OUT} = -200 \text{ mA}$ | Full |     |       | 140 |      |
| I <sub>ON</sub>          | ON input leakage current | $V_{ON} = 0 V \text{ to } 3.6 V$                    | Full |     | 0.005 | 1   | μA   |

# 6.6 Switching Characteristics: $V_{IN} = 3.6 V$

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                  | PARAMETER                  | TEST CONDITIONS                           | MIN | TYP | MAX | UNIT |
|------------------|----------------------------|-------------------------------------------|-----|-----|-----|------|
| t <sub>ON</sub>  | Turn-ON time               | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 28  |     | μs   |
| t <sub>OFF</sub> | Turn-OFF time              | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 40  |     | μs   |
| t <sub>r</sub>   | V <sub>OUT</sub> rise time | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 25  |     | μs   |
| t <sub>f</sub>   | V <sub>OUT</sub> fall time | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 116 |     | μs   |

# 6.7 Switching Characteristics: $V_{IN} = 1.8 V$

#### $T_A = 25^{\circ}C$ (unless otherwise noted)

|                  | PARAMETER                  | TEST CONDITIONS                           | MIN | TYP | MAX | UNIT |
|------------------|----------------------------|-------------------------------------------|-----|-----|-----|------|
| t <sub>ON</sub>  | Turn-ON time               | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 48  |     | μs   |
| t <sub>OFF</sub> | Turn-OFF time              | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 40  |     | μs   |
| t <sub>r</sub>   | V <sub>OUT</sub> rise time | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 36  |     | μs   |
| t <sub>f</sub>   | V <sub>OUT</sub> fall time | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 113 |     | μs   |

# 6.8 Switching Characteristics: $V_{IN} = 1.1 V$

#### $T_A = 25^{\circ}C$ (unless otherwise noted)

|                  | PARAMETER                  | TEST CONDITIONS                           | MIN | TYP | MAX | UNIT |
|------------------|----------------------------|-------------------------------------------|-----|-----|-----|------|
| t <sub>ON</sub>  | Turn-ON time               | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 81  |     | μs   |
| t <sub>OFF</sub> | Turn-OFF time              | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 42  |     | μs   |
| t <sub>r</sub>   | V <sub>OUT</sub> rise time | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 57  |     | μs   |
| t <sub>f</sub>   | V <sub>OUT</sub> fall time | $R_L = 500 \ \Omega, \ C_L = 0.1 \ \mu F$ |     | 113 |     | μs   |

## 6.9 Typical DC Characteristics





# **Typical DC Characteristics (continued)**



TEXAS INSTRUMENTS

www.ti.com

# 6.10 Typical AC Characteristics





#### **Typical AC Characteristics (continued)**



# 7 Parameter Measurement Information





 $t_{\text{ON}}/t_{\text{OFF}}$  WAVEFORMS

(A) Control signal rise and fall times are 100 ns.

 $\mathsf{V}_{\mathsf{ON}}$ 

# Figure 22. Test Circuit and $t_{\text{ON}}/t_{\text{OFF}}$ Waveforms



## 8 Detailed Description

### 8.1 Overview

The TPS22907 is a single-channel, 1-A load switch in a small, space-saving DSBGA-4 package. This device implements a P-channel MOSFET to provide a low ON-resistance for a low-voltage drop across the device. A controlled rise time is used in applications to limit the inrush current.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### Table 1. Device Feature List

| DEVICE   | R <sub>ON</sub> (Typical)<br>V <sub>IN</sub> = 1.8 V | SLEW RATE (Typical)<br>V <sub>IN</sub> = 1.8 V | MAXIMUM OUTPUT<br>CURRENT | ENABLE      |  |
|----------|------------------------------------------------------|------------------------------------------------|---------------------------|-------------|--|
| TPS22907 | 58 mΩ                                                | 36 µs                                          | 1 A                       | Active high |  |

#### 8.3.1 On and Off Control

The ON pin controls the state of the switch. Asserting ON high enables the switch. ON is active high and has a low threshold, making it capable of interfacing with low-voltage signals. The ON pin is compatible with standard GPIO logic threshold. It can be used with any microcontroller with 1.2-V, 1.8-V, 2.5-V, or 3.3-V GPIOs.

### 8.4 Device Functional Modes

#### **Table 2. Function Table**

| ON (Control Input) | V <sub>IN</sub> to V <sub>OUT</sub> |  |  |  |
|--------------------|-------------------------------------|--|--|--|
| L                  | OFF                                 |  |  |  |
| Н                  | ON                                  |  |  |  |

STRUMENTS www.ti.com

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

### 9.1.1 Input Capacitor

To limit the voltage drop on the input supply caused by transient inrush currents when the switch turns on into a discharged load capacitor, a capacitor needs to be placed between  $V_{IN}$  and GND. A 1- $\mu$ F ceramic capacitor, C<sub>IN</sub>, place close to the pins is usually sufficient. Higher values of C<sub>IN</sub> can be use to further reduce the voltage drop during high-current application. When switching heavy loads, TI recommends having an input capacitor approximately ten times higher than the output capacitor to avoid excessive voltage drop.

#### 9.1.2 Output Capacitor

Due to the integrated body diode in the PMOS switch, a  $C_{IN}$  greater than  $C_L$  is highly recommended. A  $C_L$  greater than  $C_{IN}$  can cause  $V_{OUT}$  to exceed  $V_{IN}$  when the system supply is removed. This could result in current flow through the body diode from  $V_{OUT}$  to  $V_{IN}$ . A  $C_{IN}$  to  $C_L$  ratio of at least 10 to 1 is recommended for minimizing  $V_{IN}$  dip caused by inrush currents during startup; however, a 10 to 1 ratio for capacitance is not required for proper functionality of the device. A ratio smaller than 10 to 1 (such as 1 to 1) could cause slightly more  $V_{IN}$  dip at turnon due to inrush currents.

## 9.2 Typical Application



Figure 23. Typical Application Schematic

### 9.2.1 Design Requirements

Table 3 lists the design requirements for the device.

| _                      |               |  |  |  |  |  |  |
|------------------------|---------------|--|--|--|--|--|--|
| DESIGN PARAMETER       | EXAMPLE VALUE |  |  |  |  |  |  |
| V <sub>IN</sub>        | 3.6 V         |  |  |  |  |  |  |
| CL                     | 4.7 µF        |  |  |  |  |  |  |
| Load current           | 1 A           |  |  |  |  |  |  |
| Ambient Temperature    | 25 °C         |  |  |  |  |  |  |
| Maximum inrush current | 750 mA        |  |  |  |  |  |  |

**Table 3. Design Parameters** 



#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Managing Inrush Current

(1)

(2)

(3)

When the switch is enabled, the output capacitors must be charged up from 0 V to the set value (3.6 V in this example). This charge arrives in the form of inrush current. Inrush current can be calculated using the following equation:

$$I_{\text{INRUSH}} = C_{\text{L}} \times \frac{dV_{\text{OUT}}}{dt}$$

where:

- C<sub>L</sub> = Output capacitance
- dV<sub>OUT</sub> = Output voltage

• dt = Rise time

The TPS22907 offers a controlled rise time for minimizing inrush current. This device can be selected based upon the minimum acceptable rise time which can be calculated using the design requirements and the inrush current equation. An output capacitance of 4.7  $\mu$ F will be used because the amount of inrush current increases with output capacitance:

750 mA = 4.7 
$$\mu$$
F × 3.6 V / dt

where

• dt = 22.56 µs

To ensure an inrush current of less than 750 mA, a device with a rise time greater than 22.56  $\mu$ s must be used. The TPS22907 has a typical rise time of 25  $\mu$ s at 3.6 V which meets the above design requirements.

## 9.2.2.2 Voltage Drop from $V_{IN}$ to $V_{OUT}$

The voltage drop from  $V_{IN}$  to  $V_{OUT}$  is determined by the ON-resistance of the device and the load current.  $R_{ON}$  can be found in *Electrical Characteristics* and is dependent on temperature. When the value of  $R_{ON}$  is found, the following equation can be used to calculate the voltage drop across the device:

 $\Delta V = I_{LOAD} \times R_{ON}$ 

where:

- $\Delta V = Voltage drop across the device$
- I<sub>LOAD</sub> = Load current
- R<sub>ON</sub> = ON-resistance of the device

At  $V_{IN}$  = 3.6 V, the TPS22907 has an R<sub>ON</sub> value of 44 m $\Omega$ . Using this value and the defined load current, the above equation can be evaluated:

| $\Delta V = 1 \text{ A} \times 44 \text{ m}\Omega$ | (4) |
|----------------------------------------------------|-----|
| $\Delta V = 44 \text{ mV}$                         |     |

Therefore, the voltage drop across the device will be 44 mV.

### 9.2.3 Application Curve

Figure 24 shows the inrush current expected for different load capacitances at varying V<sub>IN</sub> voltages.



Figure 24. Expected Inrush Current vs Load Capacitance

### **10** Power Supply Recommendations

The device is designed to operate with a  $V_{IN}$  voltage range of 1.1 V to 3.6 V. The power supply should be well regulated and placed as close to the device terminals as possible. It must be able to withstand all transient and load current steps. In most situations, using the minimum recommended input capacitance of 1 uF is sufficient to prevent the supply voltage from dipping when the switch is turned on. In cases where the power supply is slow to respond to a large transient current or large load current step, additional bulk capacitance may be required on the input.

## 11 Layout

#### 11.1 Layout Guidelines

For best performance, VIN and VOUT traces should be as short and wide as possible to help minimize the parasitic electrical effects. To be most effective, the input and output capacitors should be placed close to the device to minimize the effects that parasitic trace inductances may have on normal operation.

### 11.2 Layout Example



Figure 25. Example Layout for the TPS22907



# **12 Device and Documentation Support**

## 12.1 Trademarks

All trademarks are the property of their respective owners.

## **12.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



7-Jun-2017

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| TPS22907YZTR     | NRND   | DSBGA        | YZT                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | 5K<br>(F ~ G)           |         |
| TPS22907YZTT     | NRND   | DSBGA        | YZT                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | 5K<br>(F ~ G)           |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

7-Jun-2017

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS22907YZTR                | DSBGA           | YZT                | 4 | 3000 | 178.0                    | 9.2                      | 1.0        | 1.0        | 0.73       | 4.0        | 8.0       | Q1               |
| TPS22907YZTT                | DSBGA           | YZT                | 4 | 250  | 178.0                    | 9.2                      | 1.0        | 1.0        | 0.73       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Feb-2015



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS22907YZTR | DSBGA        | YZT             | 4    | 3000 | 220.0       | 220.0      | 35.0        |
| TPS22907YZTT | DSBGA        | YZT             | 4    | 250  | 220.0       | 220.0      | 35.0        |

# **YZT0004**



# **PACKAGE OUTLINE**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# YZT0004

# **EXAMPLE BOARD LAYOUT**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

 Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. Refer to Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



# YZT0004

# **EXAMPLE STENCIL DESIGN**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated