











TPS65000-Q1

SLVSC45C - AUGUST 2013-REVISED JUNE 2017

# TPS65000-Q1 2.25-MHz Step-Down Converter With Dual LDOs

### **Features**

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 2: -40°C to +105°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- Step-Down Converters:
  - V<sub>IN</sub> Range From 2.3 V to 6 V
  - Spread-Spectrum Clock (SSC) Generation for Reduced EMI
  - 2.25-MHz Fixed-Frequency Operation
  - 600-mA Output Current
- LDOs:
  - V<sub>IN</sub> Range From 1.6 V to 6 V
  - Adjustable Output Voltage
  - Up to 300-mA Output Current
  - Separate Power Inputs and Enables
- 3-mm × 3-mm 16-Pin WQFN

# Applications

- **Automotive Camera Module**
- Automotive Infotainment
- Automotive Cluster
- Automotive Sensor Fusion

# 3 Description

The TPS65000-Q1 device is a single-chip powermanagement IC for automotive applications. This device combines a single step-down converter with two low-dropout regulators. The step-down converter enters a low-power mode at light load for maximum efficiency across the widest possible range of load currents. For low-noise applications, the device can be forced into fixed-frequency PWM using the MODE pin. The step-down converter allows the use of a small inductor and capacitors to achieve a small solution size. A power-good status output can be used for sequencing. The LDOs can supply 300 mA, and can operate with an input voltage range from 1.6 V tp 6 V, thus allowing them to be supplied from the step-down converter. The step-down converter and the LDOs have separate voltage inputs and enables, thus allowing for design and sequencing flexibility.

The TPS65000-Q1 is available in a 16-pin leadless package (3-mm × 3-mm WQFN).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS65000-Q1 | WQFN (16) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application Schematic



Page



### **Table of Contents**

| 1 | Features 1                           |    | 7.4 Device Functional Modes                        | 15               |
|---|--------------------------------------|----|----------------------------------------------------|------------------|
| 2 | Applications 1                       | 8  | Application and Implementation                     | 16               |
| 3 | Description 1                        |    | 8.1 Application Information                        | 16               |
| 4 | Revision History2                    |    | 8.2 Typical Application                            | 16               |
| 5 | Pin Configuration and Functions      | 9  | Power Supply Recommendations                       | 20               |
| 6 | Specifications4                      | 10 | Layout                                             | 20               |
| ٠ | 6.1 Absolute Maximum Ratings 4       |    | 10.1 Layout Guidelines                             | 20               |
|   | 6.2 ESD Ratings                      |    | 10.2 Layout Examples                               | 20               |
|   | 6.3 Recommended Operating Conditions | 11 | Device and Documentation Support                   | 21               |
|   | 6.4 Thermal Information              |    | 11.1 Device Support                                | 21               |
|   | 6.5 Electrical Characteristics5      |    | 11.2 Documentation Support                         | 21               |
|   | 6.6 Switching Characteristics 7      |    | 11.3 Receiving Notification of Documentation Updat | tes 21           |
|   | 6.7 Typical Characteristics          |    | 11.4 Community Resources                           | <mark>2</mark> 1 |
| 7 | Detailed Description 10              |    | 11.5 Trademarks                                    | 21               |
| - | 7.1 Overview                         |    | 11.6 Electrostatic Discharge Caution               | 21               |
|   | 7.2 Functional Block Diagram 10      |    | 11.7 Glossary                                      | 21               |
|   | 7.3 Feature Description              | 12 | Mechanical, Packaging, and Orderable Information   | 21               |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (September 2015) to Revision C                                                | Page |
|-------------------------------------------------------------------------------------------------------|------|
| Deleted SVS from the document title                                                                   | 1    |
| Changed the list of applications                                                                      | 1    |
| Changed the CDM values in the ESD Ratings table                                                       | 4    |
| • Changed the temperature range in the <i>Overview</i> section from -40°C to +85°C to -40°C to +105°C | 10   |
| Changed the PWM description of the MODE pin in the Device Functional Modes section                    | 15   |
| Deleted extra devices from the Design Parameters table                                                | 16   |
| Deleted the tables with recommended inductors and capacitors                                          | 17   |
| Added the Receiving Notification of Documentation Updates section                                     | 21   |
| Changed the Electrostatic Discharge Caution statement                                                 | 21   |
|                                                                                                       |      |

### Changes from Revision A (October 2013) to Revision B

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ......1

Changes from Original (August 2012) to Revision A

Changed DCDC to VDCDC in STEP-DOWN CONVERTER OUTPUT VOLTAGE section of Electrical Characteristics ..... 6 

Submit Documentation Feedback

Copyright © 2013-2017, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



**Pin Functions** 

| PI      | N   | 1/0 | DESCRIPTION                                                      |
|---------|-----|-----|------------------------------------------------------------------|
| NAME    | NO. | 1/0 | DESCRIPTION                                                      |
| AGND    | 10  | _   | Analog ground – Star back to PGND as close to the IC as possible |
| EN_DCDC | 8   | I   | Enable DC-DC converter                                           |
| EN_LDO1 | 1   | I   | Enable LDO1                                                      |
| EN_LDO2 | 2   | I   | Enable LDO2                                                      |
| FB_DCDC | 9   | I   | Voltage to DC-DC error amplifier                                 |
| FB_LDO1 | 11  | I   | Voltage to LDO1 error amplifier                                  |
| FB_LDO2 | 14  | I   | Voltage to LDO2 error amplifier                                  |
| MODE    | 7   | I   | Selects forced-PWM or PWM-to-PFM automatic-transition mode       |
| PG      | 3   | 0   | Open-drain active-low power-good output                          |
| PGND    | 4   | _   | Power ground – connected to the thermal pad                      |
| SW      | 5   | 0   | Switch pin – connect inductor here                               |
| VINDCDC | 6   | I   | Input voltage to DC-DC converter and all other control blocks    |
| VINLDO1 | 13  | I   | Input voltage to LDO1                                            |
| VINLDO2 | 16  | I   | Input voltage to LDO2                                            |
| VLDO1   | 12  | 0   | LDO1 output voltage                                              |
| VLDO2   | 15  | 0   | LDO2 output voltage                                              |
| EP      |     | _   | Exposed thermal pad                                              |

Copyright © 2013–2017, Texas Instruments Incorporated



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                |                                                                                                           | MIN  | MAX                   | UNIT |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-----------------------|------|
| Input voltage                                  | On all pins except AGND, PGND, EN_DCDC, VLDO1, VLDO2, FB_LDO1, FB_LDO2, FB_DCDC pins with respect to AGND | -0.3 | 7                     | V    |
|                                                | On EN_DCDC with respect to AGND                                                                           | -0.3 | $V_{IN} + 0.3, \le 7$ |      |
| Output voltage                                 | On VLDO1, VLDO2, FB_LDO1, FB_LDO2, FB_DCDC                                                                | -0.3 | 3.6                   | V    |
|                                                | VINDCDC, SW, PGND,                                                                                        |      | 1800                  | mA   |
| Current                                        | VINLDO1, VINLDO2, VLDO1, VLDO1, AGND                                                                      |      | 800                   | mA   |
|                                                | At all other pins                                                                                         |      | 1                     | mA   |
| Operating free-air temperature, T <sub>A</sub> |                                                                                                           | -40  | 105                   | °C   |
| Maximum junction temperature, T <sub>J</sub>   |                                                                                                           |      | 150                   | °C   |
| Storage tempera                                | ature, T <sub>stg</sub>                                                                                   | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                      |                                             | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------|---------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC Q100 | )-002 <sup>(1)</sup>                        | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC  | Corner pins (1, 4, 5, 8, 9, 12, 13, and 16) | ±750  | V    |
|                    | alconargo               | Q100-011                             | Other pins                                  | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

|       |                                     | MIN | NOM | MAX | UNIT |
|-------|-------------------------------------|-----|-----|-----|------|
| L1    | SW pin inductor                     | 1.5 | 2.2 | 3.3 | μΗ   |
| 0     | Input capacitor at VINDCDC          | 10  |     |     | μF   |
| Cı    | Input capacitor at VINLDO1, VINLDO2 | 2.2 |     |     | μF   |
| 0     | Output capacitor for VDCDC          | 10  |     | 22  | μF   |
| Co    | Output capacitor for LDO1, LDO2     | 2.2 |     |     | μF   |
|       | DC-DC converter output current      |     |     | 600 | mA   |
| Io    | LDO1 output current                 |     |     | 300 | mA   |
|       | LDO2 output current                 |     |     | 300 | mA   |
| $T_A$ | Operating ambient temperature       | -40 |     | 105 | °C   |

Product Folder Links: TPS65000-Q1



### 6.4 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                | RTE (WQFN) | UNIT |
|------------------------|----------------------------------------------|------------|------|
|                        |                                              | 16 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 46.4       | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 56.1       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 19.2       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.1        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 19.1       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 5.4        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

Over full operating ambient temperature range, typical values are at  $T_A$  = 25° C. Unless otherwise noted, specifications apply for condition  $V_{IN}$  = EN\_LDOx = EN\_DCDC = 3.6 V. External components L = 2.2  $\mu$ H,  $C_{OUT}$  = 10  $\mu$ F,  $C_{IN}$  = 4.7  $\mu$ F.

|                     | PARAMETER                                       | TEST CONDITIONS                                                                                  | MIN   | TYP  | MAX   | UNIT    |  |
|---------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|------|-------|---------|--|
| OPERATI             | ING VOLTAGE                                     | ,                                                                                                | ı     |      | '     |         |  |
|                     | Input voltage for VINDCDC of DC-DC converter    |                                                                                                  | 2.3   |      | 6     | V       |  |
| $V_{IN}$            | Input voltage for LDO1 (VINLDO1)                | See <sup>(1)</sup>                                                                               | 1.6   |      | 6     | V       |  |
|                     | Input voltage for LDO2 (VINLDO2)                | See <sup>(1)</sup>                                                                               | 1.6   |      | 6     | V       |  |
|                     | Internal undervoltage (UVLO) lockout threshold  | V <sub>CC</sub> falling                                                                          | 1.72  | 1.77 | 1.82  | V       |  |
|                     | Internal undervoltage (UVLO) lockout hysteresis |                                                                                                  |       | 160  |       | mV      |  |
| SUPPLY              | CURRENT                                         |                                                                                                  |       |      |       |         |  |
|                     |                                                 | MODE low, EN_DCDC high,<br>EN_LDO1, EN_LDO2 low,<br>I <sub>OUT</sub> = 0 mA and no switching     |       | 23   | 32    | ^       |  |
| l <sub>Q</sub>      | Operating quiescent current                     | MODE low, EN_DCDC low, EN_LDO1, EN_LDO2 high, $I_{OUT} = 0$ mA $I_{OUT} = 0$ mA and no switching |       | 50   | 57    | μА      |  |
|                     |                                                 | EN_DCDC high, MODE high,<br>EN_LDO1, EN_LDO2 low, I <sub>OUT</sub> = 0 mA                        |       | 4    |       | mA      |  |
| I <sub>SD</sub>     | Shutdown Current                                | EN_DCDC low EN_LDO1 and EN_LDO2 low                                                              |       | 0.16 | 2.2   | μΑ      |  |
| DIGITAL             | PINS (EN_DCDC, EN_LDO1, EN_LDO2                 | , MODE, <del>PG</del>                                                                            |       |      |       |         |  |
| V <sub>IH</sub>     | High-level input voltage                        |                                                                                                  | 1.2   |      |       | V       |  |
| V <sub>IL</sub>     | Low-level input voltage                         |                                                                                                  |       |      | 0.4   | V       |  |
| V <sub>OL</sub>     | Low-level output voltage                        | $\overline{PG}$ pins only, $I_O = -100 \mu A$                                                    |       |      | 0.4   | V       |  |
| I <sub>lkg</sub>    | Input leakage current                           | MODE, EN_DCDC, EN_LDO1, EN_LDO2 tied to GND or VINDCDC                                           |       | 0.01 | 0.1   | μΑ      |  |
| OSCILLA             | TOR                                             |                                                                                                  |       |      |       |         |  |
| ,                   | 0-29-1-1-1                                      | SSCG enabled, SSC modulation ratio = 16%                                                         | 1.722 | 2.25 | 2.847 | N 41.1- |  |
| $f_{SW}$            | Oscillator frequency                            | SSCG disabled, SSC modulation ratio disabled                                                     | 2.01  | 2.25 | 2.41  | MHz     |  |
| STEP-DO             | WN CONVERTER POWER SWITCH                       |                                                                                                  |       |      |       |         |  |
| _                   | High-side MOSFET ON-resistance                  | VINDCDC = V <sub>GS</sub> = 3.6 V                                                                |       | 240  | 480   | mΩ      |  |
| r <sub>DS(on)</sub> | Low-side MOSFET ON-resistance                   | VINDCDC = V <sub>GS</sub> = 3.6 V                                                                |       | 185  | 380   | mΩ      |  |
|                     | DC cutout cumont                                | 2.3 V ≤ VINDCDC ≤ 2.5 V                                                                          |       |      | 300   | A       |  |
| lo                  | DC output current                               | 2.5 V ≤ VINDCDC ≤ 6 V                                                                            |       |      | 600   | mA      |  |

<sup>(1)</sup> The design principle allows only VINDCDC to be the highest supply in the system. If separate input voltage supplies are used for the DC-DC converter and LDOs, then choose VINDCDC ≥ VINLDO1 and VINDCDC ≥ VINLDO2.

Submit Documentation Feedback
Product Folder Links: TPS65000-Q1



# **Electrical Characteristics (continued)**

Over full operating ambient temperature range, typical values are at  $T_A = 25^{\circ}$  C. Unless otherwise noted, specifications apply for condition  $V_{IN} = EN\_LDOx = EN\_DCDC = 3.6$  V. External components  $L = 2.2 \mu H$ ,  $C_{OUT} = 10 \mu F$ ,  $C_{IN} = 4.7 \mu F$ .

|                   | PARAMETER                                              | TEST CONDITIONS                                                                                                                       | MIN   | TYP  | MAX                              | UNIT |
|-------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|------|----------------------------------|------|
| I <sub>LIMF</sub> | Forward current limit, PMOS and NMOS                   | 2.3 V ≤ VINDCDC ≤ 6 V                                                                                                                 | 800   | 1000 | 1400                             | mA   |
| STEP-DO           | WN CONVERTER POWER SWITCH (c                           | ontinued)                                                                                                                             | ·     |      | ,                                |      |
| т                 | Thermal shutdown                                       | Increasing junction temperature                                                                                                       |       | 150  |                                  | °C   |
| T <sub>SD</sub>   | Thermal shutdown hysteresis                            | Decreasing junction temperature                                                                                                       |       | 30   |                                  | °C   |
| STEP-DO           | WN CONVERTER OUTPUT VOLTAGE                            |                                                                                                                                       |       |      |                                  |      |
| VDCDC             | Adjustable output voltage range, VDCDC                 |                                                                                                                                       | 0.6   |      | VIND<br>CDC                      | V    |
|                   | FB_DCDC pin current                                    |                                                                                                                                       |       |      | 0.1                              | μΑ   |
| $V_{\text{ref}}$  | Internal reference voltage                             |                                                                                                                                       | 0.594 | 0.6  | 0.606                            | V    |
| VDCDC             | Output-voltage accuracy (PWM mode) (2)                 | MODE = high,<br>2.3 ≤ VINDCDC ≤ 6 V                                                                                                   | -1.5% | 0%   | 1.5%                             |      |
| VDCDC             | Output-voltage accuracy (PFM mode) (3)                 | MODE low<br>+1% voltage positioning active                                                                                            |       | 1%   |                                  |      |
|                   | Load regulation (PWM mode)                             | MODE high                                                                                                                             |       | 0.5  |                                  | %/A  |
| R <sub>DIS</sub>  | Internal discharge resistance at SW                    | EN_DCDC low                                                                                                                           |       | 450  |                                  | Ω    |
| LOW-DRC           | POUT REGULATORS                                        |                                                                                                                                       |       |      |                                  |      |
| V <sub>I</sub>    | Input voltage for LDOx (VINLDOx)                       |                                                                                                                                       | 1.6   |      | 6                                | V    |
| Vo                | Adjustable output voltage, LDOx (VLDOx) <sup>(4)</sup> |                                                                                                                                       | 0.73  |      | VINLD<br>Ox –<br>V <sub>DO</sub> | V    |
| Io                | Continuous-pass FET current                            |                                                                                                                                       |       |      | 300                              | mA   |
|                   |                                                        | 2.3 V ≤ VINLDOx                                                                                                                       | 340   |      | 700                              |      |
| I <sub>SC</sub>   | Short-circuit current limit                            | VINLDOx < 2.3 V                                                                                                                       | 210   |      | 700                              | mA   |
|                   | FB_LDOx pin current                                    |                                                                                                                                       |       |      | 0.1                              | μА   |
|                   | FB_LDOx voltage                                        | Adjustable V <sub>OUT</sub> mode only                                                                                                 |       | 0.5  |                                  | V    |
| \/                | Dropout voltage (5)                                    | VINLDOx ≥ 2.3 V, I <sub>OUT</sub> = 250 mA                                                                                            |       |      | 370                              | mV   |
| $V_{DO}$          | Dropout voltage (4)                                    | VINLDOx $< 2.3 \text{ V}$ , $I_{OUT} = 175 \text{ mA}$                                                                                |       |      | 370                              | mV   |
|                   | Q days (6)                                             | I <sub>O</sub> = 1 mA to 300 mA, VINLDOx = 2.3 V–6 V, VLDOx = 1.2 V                                                                   | -3.5% |      | 3.5%                             |      |
|                   | Output voltage accuracy <sup>(6)</sup>                 | I <sub>O</sub> = 1 mA to 175 mA, VINLDOx = 1.6 V–6 V, VLDOx = 1.2 V                                                                   | -3.5% |      | 3.5%                             |      |
|                   | Load regulation                                        | I <sub>O</sub> = 1 mA to 300 mA, VINLDOx = 3.6 V<br>VLDOx = 1.2 V                                                                     | -1.5% |      | 1.5%                             |      |
|                   | Line regulation                                        | VINLDOx = 1.6 V–6 V, VLDOx = 1.2 V at $I_O = 1$ mA                                                                                    | -0.5% |      | 0.5%                             |      |
| PSRR              | Power-supply rejection ratio                           | $f_{NOISE} \le 10 \text{ kHz}, C_{OUT} \ge 2.2 \mu\text{F}, V_{IN} = 2.3 \text{ V}, V_{OUT} = 1.3 \text{ V}, I_{OUT} = 10 \text{ mA}$ |       | 40   |                                  | dB   |
| R <sub>DIS</sub>  | Internal discharge resistance at VLDOx                 | EN_LDOx low                                                                                                                           |       | 450  |                                  | Ω    |
| T <sub>SD</sub>   | Thermal shutdown                                       | Increasing temperature                                                                                                                |       | 150  |                                  | °C   |
|                   | Thermal shutdown hysteresis                            | Decreasing temperature                                                                                                                |       | 30   |                                  | °C   |

For VINDCDC = VDCDC + 1 V

Submit Documentation Feedback

Copyright © 2013-2017, Texas Instruments Incorporated

In PFM mode, the internal reference voltage is typically 1.01  $\times$  V<sub>REF</sub>.

<sup>(4)</sup> (5)

Maximum output voltage VLDOx = 3.6 V.  $V_{DO}$  = VINLDOx – VLDOx, where VINLDOx = VLDOx(nom) – 100 mV

Output voltage specification does not include tolerance of external programming resistors.



## 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                          | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------|-------------------------------------|-----|-----|-----|------|
| STEP-DO            | STEP-DOWN CONVERTER OUTPUT VOLTAGE |                                     |     |     |     |      |
| t <sub>Start</sub> | Start-up time                      | EN_DCDC to start of switching (10%) |     | 250 |     | μs   |
| t <sub>Ramp</sub>  | VDCDC ramp-up time                 | VDCDC ramp from 10% to 90%          |     | 250 |     | μs   |
| LOW-DR             | LOW-DROPOUT REGULATORS             |                                     |     |     |     |      |
| t <sub>RAMP</sub>  | VLDOx ramp time                    | VLDOx ramp from 10% to 90%          |     | 200 |     | μs   |

# 6.7 Typical Characteristics



Copyright © 2013–2017, Texas Instruments Incorporated



# **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2013–2017, Texas Instruments Incorporated



# **Typical Characteristics (continued)**



Copyright © 2013–2017, Texas Instruments Incorporated



# 7 Detailed Description

#### 7.1 Overview

The TPS65000-Q1 device provides one step-down converter, two low dropout regulators and spread spectrum clock generation. The device has an input voltage range of

2.3 V to 6 V. This device is intended for (but not limited to) powering automotive camera modules.

The output voltage of the step-down converter can be selected through resistor networks on the output. To maximize efficiency, there are two modes of operation based on load conditions: PWM or PFM. By pulling the MODE pin high, forced PWM can be achieved. Pulling this pin low results in an automatic adjustment between PFM and PWM modes.

The two general-purpose low-dropout regulators each have their own separate enables and voltage inputs. The inputs can be tied to the output of the step-down converter or to a separate voltage source. Resistor networks are required on the output of the regulator to set the output voltage.

The switching frequency of the step-down converter is handled by the oscillator, with a typical frequency of 2.25 MHz. The spread spectrum clock (SSC) modulates this frequency when the device is in PWM mode. This additional circuit in the oscillator block reduces power that may cause EMI.

The TPS65000-Q1 device also provides a power good signal to monitor the condition of the DC-DC and both LDOs. The DC-DC and LDOs are only monitored if their enable signal is high. If all enabled resources are in regulation, the pin is pulled low. If one or more of the enabled resources are out of regulation, the pin is placed in Hi-Z.

# 7.2 Functional Block Diagram



Submit Documentation Feedback

Copyright © 2013–2017, Texas Instruments Incorporated



### 7.3 Feature Description

## 7.3.1 Step-Down Converter

The step-down converter is intended to allow maximum flexibility in the end equipment. The output voltage is user-selectable with a resistor network on the output. Figure 16 shows the necessary connections.



Figure 16. DC-DC Converter Block Diagram and Output Voltage Setting

The output voltage of the DC-DC converter is set by Equation 1:

$$V_{DCDC} = V_{FB\_DCDC} \times \frac{(R_{DC1} + R_{DC2})}{R_{DC2}}$$

$$V_{DCDC} = 0.6V \times \frac{(R_{DC1} + R_{DC2})}{R_{DC2}}$$
 (1)

The combined resistance of  $R_{DC1}$  and  $R_{DC2}$  should be less than 1 M $\Omega$ .

Fixed output voltages and additional current-limit options are also possible. Contact TI for further information.

The step-down converter has two modes of operation to maximize efficiency at different load conditions. At moderate to heavy load currents, the device operates in a fixed-frequency pulse-width modulation (PWM) mode that results in small output ripple and high efficiency. Pulling the MODE pin to a DC-high level results in PWM mode over the entire load range.

At light load currents, the device operates in a pulsed frequency-modulation (PFM) mode to improve efficiency. The transition to this mode occurs when the inductor current through the low-side FET becomes zero, indicating discontinuous conduction. PFM mode also results in the output voltage increasing by 1% from its nominally set value. This voltage positioning is intended to minimize both the voltage undershoot of a load step from light to heavy loads, as when a processor moves from sleep to active modes, and the voltage overshoot at load removal. Figure 17 shows the voltage positioning behavior for a light-to-heavy load step.

Copyright © 2013–2017, Texas Instruments Incorporated

### Feature Description (continued)



Figure 17. PFM Voltage Positioning

Pulling the MODE pin to DC ground results in an automatic transition between PFM and PWM modes to maximize efficiency.

The DC-DC converter output automatically discharges to ground through an internal 450- $\Omega$  load when EN\_DCDC goes low or when the UVLO condition is met.

#### 7.3.2 Soft Start

The step-down converter has an internal soft-start circuit that limits the inrush current during start-up. During soft start, the output voltage ramp-up is controlled as shown in Figure 18.



Figure 18. Soft Start

#### 7.3.3 Linear Regulators

The two linear dropout regulators (LDOs) in the TPS65000-Q1 are designed to provide flexibility in system design. Each LDO has a separate voltage input and enable signal. The input can be tied to the output of the step-down converter or the output of another voltage source. Each LDO output discharges to ground automatically when EN\_LDOx goes low.

A resistor network is needed to set the output voltage of the LDOs. Fixed-voltage output versions are also available; contact a TI sales representative for more information.

The LDOs are general-purpose devices that can handle inputs from 6 V down to 1.6 V. Figure 19 shows the necessary connections for LDO1. The same architecture applies to LDO2.



### **Feature Description (continued)**



Figure 19. LDO Block Diagram and Output Voltage Setting

The output voltages of the LDOs are set by Equation 2:

$$V_{LDO1} = V_{FB\_LDO1} \times \frac{(R_{LDO1\_1} + R_{LDO1\_2})}{R_{LDO1\_2}}$$

$$V_{LDO1} = 0.5V \times \frac{\left(R_{LDO1_{1}} + R_{LDO1_{2}}\right)}{R_{LDO1_{2}}}$$
(2)

The combined resistance of R<sub>LDO1 1</sub> and R<sub>LDO1 2</sub> should be less than 1 M $\Omega$ .

### 7.3.4 Oscillator and Spread-Spectrum Clock Generation

The TPS65000-Q1 contains an internal oscillator running at a typical frequency of 2.25 MHz. This frequency is the fundamental switching frequency of the step-down converter when it is running in PWM mode. An additional circuit in the oscillator block implements spread-spectrum clocking, which modulates the main switching frequency when the device is in PWM mode. This spread-spectrum oscillation reduces the power that may cause EMI. When viewed in the frequency domain, the SSC spreads out the frequency that may introduce interference while simultaneously reducing the power. Because the frequency is continually shifting, the amount of time the switcher spends at any single frequency is reduced. This reduction in time means that the receiver that may see the interference has less time to integrate the interference.

Different spin versions of SSC settings are also possible; contact a TI sales representative for more information.

Figure 20 and Figure 21 show the advantage of SSC with the frequency spectrum centering on the nominal frequency 2.25 MHz. The blue spectrum is the result of the spread change. As shown in the figures, the harmonic spectrum is attenuated to 10 dB, compared to the same device without SSC.

Copyright © 2013–2017, Texas Instruments Incorporated



### **Feature Description (continued)**



#### 7.3.5 Power Good

The open-drain  $\overline{PG}$  output is used to indicate the condition of the step-down converter and each LDO. This is a combined output, with the outputs being compared when the appropriate enable signal is high. The pin is pulled low when all enabled outputs are greater than 90% of the target voltage, and it is pulled into Hi-Z when an enabled output is less than 90% of its intended value or when all the enable signals are pulled low.



Figure 22. Power-Good Functionality



#### 7.4 Device Functional Modes

The step-down converter has two modes of operation to maximize efficiency:

### 1. PFM

- For light loads
- For automatic transition to between this mode and PWM mode automatically when MODE pin is pulled low over all load ranges
- To increase in output voltage setting by 1%
- For better accuracy

#### 2. PWM

- For moderate to heavy loads
- For a small output ripple
- For maintaining the specified switching frequency variation by pulling the MODE pin high which places the device in a forced PWM mode over the entire load range.

Product Folder Links: TPS65000-Q1



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS65000-Q1 can be used in an automotive-camera sensor module to generate the AVDD, DVDD, and IOVDD voltage rails. For noise immunity, one of the LDOs should be used to generate the AVDD voltage rail. To minimize power dissipation, the DC-DC converter should be used to power the DVDD rail because the DVDD rail normally has a lower operating voltage and higher current consumption.

# 8.2 Typical Application



Figure 23. Typical TPS65000-Q1 Application Schematic

### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 1.

**Table 1. Design Parameters** 

| RESOURCES | VOLTAGE |
|-----------|---------|
| SW        | 3.3 V   |
| VLDO1     | 1.8 V   |
| VLDO2     | 2.8 V   |

Submit Documentation Feedback

Product Folder Links: TPS65000-Q1



### 8.2.2 Detailed Design Procedure

## 8.2.2.1 Output Filter Design (Inductor and Output Capacitor)

#### 8.2.2.1.1 Inductor Selection

The typical value for the converter inductor is 2.2- $\mu$ H output inductor. Larger or smaller inductor values in the range of  $1.5~\mu$ H to  $3.3~\mu$ H can optimize the performance of the device for specific operation conditions. The selected inductor must be rated for its DC resistance and saturation current. The DC resistance of the inductance influences the efficiency of the converter directly. An inductor with lowest DC resistance must be selected for highest efficiency. For more information on inductor selection, refer to *Choosing Inductors and Capacitors for DC/DC Converters*.

Equation 3 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 4. TI recommends this because during heavy load transient, the inductor current rises above the calculated value.

$$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f}$$

where

- f = Switching Frequency (2.25-MHz typical)
- L = Inductor Value

• 
$$\Delta I_1$$
 = Peak-to-peak Inductor Ripple Current (3)

$$I_{Lmax} = I_{OUTmax} + \frac{\Delta I_{L}}{2}$$

where

The highest inductor current occurs at maximum V<sub>IN</sub>.

Open-core inductors have a soft saturation characteristic and can usually handle higher inductor currents versus a comparable shielded inductor.

A more conservative approach is to select the inductor current rating just for the maximum switch current of the corresponding converter. Consider that the core material from inductor to inductor differs and impacts the efficiency especially at high-switching frequencies.

The step down converter has internal loop compensation. TI designed the internal loop compensation to work with a certain output filter corner frequency calculated as in Equation 5:

$$f_{\rm C} = \frac{1}{2\pi \sqrt{L \times C_{\rm OUT}}}$$
 with L = 2.2 $\mu$ H,  $C_{\rm OUT} = 10\mu$ F (5)

The selection of external L-C filter must be coped with Equation 5. The product of L  $\times$  C<sub>OUT</sub> must be constant while selecting smaller inductor or increasing output capacitor value.

Copyright © 2013–2017, Texas Instruments Incorporated



#### 8.2.2.1.2 Output Capacitor Selection

The advanced fast response voltage mode control scheme of the converter allows the use of small ceramic capacitors with a typical value of 22  $\mu$ F, without having large output voltage under and overshoots during heavy load transients. TI recommends ceramic capacitors with low ESR values because they result in lowest output voltage ripple. See for the TI-recommended components.

If ceramic output capacitors are used, the capacitor RMS ripple current rating always meets the application requirements. The RMS ripple current is calculated as in Equation 6:

$$I_{RMSCout} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$
(6)

At nominal load current, the device operates in PWM mode and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor as calculated in Equation 7:

$$\Delta V_{OUT} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \left(\frac{1}{8 \times C_{OUT} \times f} + ESR\right)$$
(7)

Where the highest output voltage ripple occurs at the highest input voltage V<sub>IN</sub>.

At light load currents, the converter operates in power save mode and the output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. The typical output voltage ripple is less than 1% of the nominal output voltage.

The adjustable output voltage of the DC-DC converter is calculated by Equation 1 in the Step-Down Converter. To keep the external resistor divider network robust against noise, an external feed forward capacitor is required for optimum load transient response. The value of feed forward capacitor must be in the range between 22 pF and 33 pF provided the equivalent resistance of RDC1 || RDC2 in Equation 1 is approximately 300 k $\Omega$ . Scale change on RDC1||RDC2 would apply a scale change to the feed forward capacitor to keep the RC product a constant.

#### 8.2.2.1.3 Input Capacitor Selection

Due to the DC-DC converter having a pulsating input current, a low-ESR input capacitor is required for best input voltage filtering, and minimizing the interference with other circuits caused by high-input voltage spikes . Place the input capacitor as close as possible to the VINDCDC pin with the clean GND connection. Do the same for the output capacitor and the inductor. The converters require a ceramic input capacitor of 10  $\mu$ F. The input capacitor can increase without any limit for better input voltage filtering.

Submit Documentation Feedback

Copyright © 2013–2017, Texas Instruments Incorporated



### 8.2.3 Application Curves



# 9 Power Supply Recommendations

The device is designed to operate with an input voltage supply range from 1.6 V to 6 V. This input supply can be from a DC supply, or other externally regulated supply. If the input supply is located more than a few inches from the TPS65000-Q1, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 10  $\mu$ F is a typical choice.

## 10 Layout

### 10.1 Layout Guidelines

- The VINDCDC and VINLDOx pins must be bypassed to ground with a low-ESR ceramic bypass capacitor. TI
  recommends the typical bypass capacitance is 10 μF and 2.2 μF with a X5R dielectric.
- The optimum placement is closest to the VINDCDCx and VINLDOx pins of the device. Minimize the loop area formed by the bypass capacitor connection, the VINDCDC and VINLDO pins, and the thermal pad of the device.
- The thermal pad must be tied to the PCB ground plane with multiple vias.
- The traces of the VLDOx and VDCDCx pins (feedback pins) must be routed away from any potential noise source to avoid coupling.
- VODC output capacitance must be placed immediately at the VODC pin. Excessive distance between the capacitance and DCDCx pin may cause poor converter performance.
- AGND star back to PGND as close to the device as possible.
- DGND connect to the thermal pad

### 10.2 Layout Examples



Figure 30. Layout Recommendation



Figure 31. Bypass Capacitor and Via Placement Recommendation

20 Submit L



# 11 Device and Documentation Support

### 11.1 Device Support

### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Documentation Support

### 11.2.1 Related Documentation

For related documentation, see the following:

Choosing Inductors and Capacitors for DC/DC Converters

### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS65000-Q1



# PACKAGE OPTION ADDENDUM

22-Jun-2017

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| TPS65000TRTERQ1  | ACTIVE | WQFN         | RTE                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SJO                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS65000-Q1:



# **PACKAGE OPTION ADDENDUM**

22-Jun-2017

• Catalog: TPS65000

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-May-2018

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65000TRTERQ1 | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 31-May-2018



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS65000TRTERQ1 | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

# RTE (S-PWQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MO-220.



# RTE (S-PWQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206446-8/U 08/15

NOTE: A. All linear dimensions are in millimeters



# RTE (S-PWQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



### NOTES: A. All I

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated