











TPS92520-Q1

SLUSD66B - SEPTEMBER 2019 - REVISED JANUARY 2020

# TPS92520-Q1 4.5-V to 65-V Dual 1.6-A Synchronous Buck LED Driver with SPI Control

#### Features

- AEC-Q100 qualified for automotive applications
  - Grade 1: -40°C to 125°C ambient operating temperature
  - Device HBM classification level H1C
  - Device CDM classification level C5
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- 4.5-V to 65-V wide input voltage range
- Up to 1.6-A continuous output current with 4%
- Adaptive on-time average current control
- Programmable switching frequency from 100-kHz to 2.2-MHz
- Advanced dimming operation
  - 10-bit precision analog dimming
  - 10-bit precision internal PWM dimming
  - Supports external PWM dimming input
  - Optimized for external shunt dimming including LED Matrix Manager
- Cycle-by-cycle switch overcurrent protection
- Switch thermal protection
- Serial peripheral interface (SPI)
  - Configurable analog reference, switching frequency, and PWM dimming duty cycle
  - Fault monitoring and reporting
- Limp-home (LH) and stand-alone mode operation

## **Applications**

Automotive headlight and adaptive LED driving module

#### Description

The TPS92520-Q1 is a monolithic dual synchronous buck LED driver with a wide 4.5-V to 65-V operating input voltage range that can independently power two strings of series connected LEDs. The TPS92520-Q1 implements an adaptive on-time average current mode control and is designed to be compatible with shunt FET dimming techniques and LED matrix manager-based dynamic beam headlamps. The adaptive on-time control provides near constant switching frequency that can be set between 100-kHz and 2.2-MHz. Inductor current sensing and closedloop feedback enables better than ±4% accuracy over wide input voltage, output voltage and ambient temperature range.

The high performance LED driver can independently modulate LED current using both analog or PWM techniques. Linear analog response with over 16:1 range is obtained by programming the 10-bit IADJ value via SPI. PWM dimming of LED current is achieved by directly modulating the corresponding UDIM input pin with the desired duty cycle or by enabling the internal PWM generator circuit. The PWM generator translates the 10-bit PWM register value to a corresponding duty cycle by comparing it to a programmable digital counter.

The TPS92520-Q1 incorporates advanced programmable diagnostic and fault protection featuring: cycle-by-cycle switch current bootstrap undervoltage, LED open, LED thermal warning and thermal shutdown. An on-board 10-bit ADC samples critical input parameters required for system health monitoring and diagnostics.

The TPS92520-Q1 is available in a 8.1-mm x 11-mm thermally-enhanced 32-pin HTSSOP package with a 2.75-mm x 3.45-mm top-exposed pad.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE      | BODY SIZE (NOM) |
|-------------|--------------|-----------------|
| TPS92520-Q1 | HTSSOP (DAD) | 8.1 mm × 11 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Schematic





# **Table of Contents**

| 1 | Features 1                           |    | 7.5 Programming                                      | 30   |
|---|--------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                       |    | 7.6 Register Maps                                    |      |
| 3 | Description 1                        | 8  | Application and Implementation                       | . 5  |
| 4 | Revision History2                    |    | 8.1 Application Information                          | 5    |
| 5 | Pin Configuration and Functions3     |    | 8.2 Typical Application                              |      |
| 6 | Specifications4                      |    | 8.3 Initialization Setup                             | 63   |
| • | 6.1 Absolute Maximum Ratings         | 9  | Power Supply Recommendations                         | . 6  |
|   | 6.2 ESD Ratings                      | 10 | Layout                                               | . 6  |
|   | 6.3 Recommended Operating Conditions |    | 10.1 Layout Guidelines                               | 6    |
|   | 6.4 Thermal Information              |    | 10.2 Layout Example                                  | 60   |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support                     | . 67 |
|   | 6.6 Typical Characteristics9         |    | 11.1 Documentation Support                           | 6    |
| 7 | Detailed Description                 |    | 11.2 Receiving Notification of Documentation Updates | s 6  |
|   | 7.1 Overview                         |    | 11.3 Support Resources                               | 6    |
|   | 7.2 Functional Block Diagram         |    | 11.4 Trademarks                                      | 6    |
|   | 7.3 Feature Description              |    | 11.5 Glossary                                        | 6    |
|   | 7.4 Device Functional Modes          | 12 | Mechanical, Packaging, and Orderable Information     | . 6  |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision A (January 2020) to Revision B

**Page** 



# 5 Pin Configuration and Functions

#### DAD Package 32-Pin HTSSOP (Top-Exposed PAD) Top View



### **Pin Functions**

|       | PIN          | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                  |
|-------|--------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO.          | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                  |
| 507   |              | Р   | Supply input for high-side MOSFET gate drive circuit. Connect a ceramic capacitor between                                                                                                                                                                                                                    |
| BST2  | 19           | Р   | BSTx and SWx pins. An internal diode is connected between V5D and BSTx.                                                                                                                                                                                                                                      |
| COMP1 | 1            | I/O | Output of internal transconductance error amplifier. Connect an integral compensation                                                                                                                                                                                                                        |
| COMP2 | 16           | I/O | network to ensure stability.                                                                                                                                                                                                                                                                                 |
| CSN1  | 32           | I   | Negative input (–) of internal rail-to-rail transconductance error amplifier. Connect directly to                                                                                                                                                                                                            |
| CSN2  | 17           | I   | the negative node of the LED current sense resistor, R <sub>CS</sub> .                                                                                                                                                                                                                                       |
| CSP1  | 31           | I   | Positive input (+) of internal rail-to-rail transconductance error amplifier. Connect directly to                                                                                                                                                                                                            |
| CSP2  | 18           | I   | the positive node of the LED current sense resistor, R <sub>CS</sub> .                                                                                                                                                                                                                                       |
| FLT   | 27           | 0   | Open-drain fault indicator. Connect to V5D with a resistor to create an active low fault signal output.                                                                                                                                                                                                      |
| GND   | 7, 10        | G   | Signal ground. Return for the internal voltage reference and analog circuits. Connect to circuit ground to complete return path.                                                                                                                                                                             |
| LHI   | 26           | I   | Limp-home and standalone mode LED current reference set point. The voltage can be used instead of SPI registers to set LED current. The operation is configured through the LHCFG1 register. Setting voltage below 148 mV disables both channels and setting the voltage above 200 mV enables both channels. |
| MISO  | 23           | 0   | Open-drain SPI slave data output. Connect a 4.7-k $\Omega$ resistor to V5D digital supply voltage.                                                                                                                                                                                                           |
| MOSI  | 22           | I   | SPI slave data input                                                                                                                                                                                                                                                                                         |
| PGND  | 3, 4, 13, 14 | G   | Ground returns for low-side MOSFETs                                                                                                                                                                                                                                                                          |
| SCK   | 24           | I   | SPI clock input                                                                                                                                                                                                                                                                                              |
| SSN   | 25           | I   | SPI chip select input                                                                                                                                                                                                                                                                                        |
| SW1   | 28, 29       | Р   | Switching output of the regulator. Internally connected to both power MOSFETs. Connect to                                                                                                                                                                                                                    |
| SW2   | 20, 21       | Р   | the power inductor.                                                                                                                                                                                                                                                                                          |
| UDIM1 | 2            | I   | Undervoltage lockout and external PWM dimming input. Connect to VIN through a resistor                                                                                                                                                                                                                       |
| UDIM2 | 15           | I   | divider to implement input undervoltage protection. Diode couple external PWM signal to enable dimming. Do not float.                                                                                                                                                                                        |
| V5A   | 9            | Р   | Analog supply voltage. Locally decouple to GND using a 100-nF to 1-µF ceramic capacitor located close to the controller.                                                                                                                                                                                     |
|       |              |     |                                                                                                                                                                                                                                                                                                              |

Copyright © 2019–2020, Texas Instruments Incorporated



## Pin Functions (continued)

| PIN  |        | 1/0 | DESCRIPTION                                                                                                                                              |
|------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.    | I/O | DESCRIPTION                                                                                                                                              |
| V5D  | 8      | Р   | Digital supply voltage. Locally decouple to GND using a 2.2-µF to 4.7-µF ceramic capacitor located close to the controller.                              |
| VIN1 | 5, 6   | Р   | Power inputs and connections to high-side MOSFET drain node. Connect to the power                                                                        |
| VIN2 | 11, 12 | Р   | supply and bypass capacitors $C_{\text{IN}}$ . The path from the VIN pin to high frequency bypass $C_{\text{IN}}$ and PGND must be as short as possible. |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                       |                                   | MIN  | MAX                    | UNIT |
|-----------------------|-----------------------------------|------|------------------------|------|
| Supply Voltage        | V5A, V5D to GND                   | -0.3 | 5.5                    | V    |
| Paraturalla na        | BSTx to SWx                       | -0.3 | 5.5                    | V    |
| Boot voltage          | BSTx to PGND                      | -0.3 | 70                     | V    |
| Cuitale made valte ma | SWx to PGND                       | -0.5 | 65                     | V    |
| Switch node voltage   | SWx to PGND (< 10ns)              | -3.5 |                        | V    |
| Drain node voltage    | VINx to PGND                      | -0.3 | 65                     | V    |
| Outro                 | CSNx to VINx (< 10µs)             |      | 1.5                    | Α    |
| Current               | GND to CSPx, GND to CSNx (< 10µs) |      | 5.5<br>5.5<br>70<br>65 | mA   |
| unon                  | CSNx - VINx                       |      | 0.5                    | V    |
|                       | BSTx to SWx                       | -0.5 | 65                     | V    |
| Lamorta               | CSPx to CSNx                      | -0.3 | 0.3                    | V    |
| Inputs                | UDIMx to GND                      | -0.3 | 60                     | V    |
|                       | COMPx, LHI to GND                 | -0.3 | 5.5                    | V    |
|                       | MOSI, SCK, SSN to GND             | -0.3 | 5.5                    | V    |
| Outputs               | MISO, FLT to GND                  | -0.3 | 5.5                    | V    |
| Junction temperature  | T <sub>J</sub>                    |      | 150                    | °C   |
| Lead temperature      | Soldering, 10 s                   |      | 260                    | °C   |
| Storage temperature   | T <sub>stq</sub>                  | -65  | 150                    | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                 |                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------|---------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC | Q100-002 <sup>(1)</sup>         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per | Corner pins (1, 16, 17, and 32) | ±750  | V    |
|                    |                         | AEC Q100-011                    | Other pins                      | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                        |                                | MIN | NOM | MAX | UNIT |
|------------------------|--------------------------------|-----|-----|-----|------|
| V <sub>IN</sub>        | Input voltage                  | 4.5 |     | 63  | V    |
| $V_{5A}, V_{5D}$       | Bias supply                    | 4.5 | 5   | 5.3 | ٧    |
| $\Delta V_{(CSP-CSN)}$ | Sensed inductor current ripple | 20  | ·   |     | mV   |



## **Recommended Operating Conditions (continued)**

Over operating free-air temperature range (unless otherwise noted)

|                       |                                | MIN | NOM | MAX  | UNIT |
|-----------------------|--------------------------------|-----|-----|------|------|
| dv <sub>CSP</sub> /dt | CSP slew-rate                  |     |     | 5    | V/µs |
| I <sub>LED</sub>      | LED current                    |     |     | 1.6  | Α    |
| f <sub>SW</sub>       | Switching frequency            | 100 |     | 2200 | kHz  |
| f <sub>UDIM</sub>     | External PWM dimming frequency |     |     | 1000 | Hz   |
| T <sub>A</sub>        | Ambient temperature            | -40 |     | 125  | °C   |
| T <sub>J</sub>        | Junction temperature           | -40 |     | 150  | °C   |

#### 6.4 Thermal Information

|                        |                                               | DEVICE       |      |
|------------------------|-----------------------------------------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                 | DAD (HTSSOP) | UNIT |
|                        |                                               | 32           |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance (2)(3) | 56.7         | °C/W |
| R <sub>θ</sub> JC(top) | Junction-to-case (top) thermal resistance     | 1.8          | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance          | 28.1         | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter    | 1.1          | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter  | 27.8         | °C/W |
| R <sub>θJC(bot)</sub>  | Junction-to-case (bottom) thermal resistance  | -            | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

 $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150^{\circ}\text{C}, \text{ V}_{\text{5D}} = \text{V}_{\text{5A}} = 5 \text{ V}, \text{ V}_{\text{IN}} = 24 \text{ V}, \text{ V}_{\text{UDIMx}} = 5 \text{ V}, \text{ C}_{\text{V5D}} = \text{C}_{\text{V5A}} = 4.7 \text{ } \mu\text{F} \text{ C}_{\text{BSTx}} = 0.1 \text{ } \mu\text{F}, \text{ C}_{\text{COMPx}} = 1 \text{ } n\text{F}, \text{ R}_{\text{CSx}} = 100 \text{ } \text{m}\Omega, \text{ no load on SWx, LHI pin floating (unless otherwise noted)}$ 

|                          | PARAMETER                                          | TEST CONDITIONS                                                                   | MIN  | TYP  | MAX  | UNIT |
|--------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| EXTERNAL                 | ANALOG AND GATE DRIVE SUPPLIES                     | (V5D, V5A)                                                                        |      |      | •    |      |
|                          |                                                    | Rising                                                                            |      | 4.10 | 4.26 | V    |
| V <sub>V5D,A(UVLO)</sub> | V <sub>5D</sub> and V <sub>5A</sub> UVLO threshold | Falling                                                                           | 3.84 | 4.00 |      | V    |
|                          |                                                    | Hysteresis                                                                        |      | 100  |      | mV   |
| I <sub>V5A(STBY)</sub>   | Analog supply stand-by current                     | $V_{UDIM1} = V_{UDIM2} = 0 V$                                                     |      | 4    | 5    | mA   |
| I <sub>V5D(STBY)</sub>   | Gate drive supply stand-by current                 | $V_{UDIM1} = V_{UDIM2} = 0 V$                                                     |      | 0.9  | 1.3  | mA   |
| I <sub>V5A(SLEEP)</sub>  | Analog supply sleep state current                  |                                                                                   |      | 16   | 300  | nA   |
| I <sub>V5D(SLEEP)</sub>  | Gate drive supply sleep state current              |                                                                                   |      | 17   | 24   | μΑ   |
| I <sub>VINx(SLEEP)</sub> | VIN pin sleep state current                        | V <sub>INx</sub> = 15 V                                                           |      | 2    | 4    | μΑ   |
| I <sub>V5D(SW)</sub>     | Gate drive supply switching current                | $V_{V5D} = 5 \text{ V}, f_{SW} = 1 \text{ MHz}, \text{ CH1}$<br>and CH2 switching |      | 12   | 20   | mA   |
| HIGH-SIDE I              | FET (SWx, BOOTx)                                   | •                                                                                 |      |      |      |      |
| R <sub>DSx(ON-HS)</sub>  | High-side MOSFET on resistance                     | V <sub>INx</sub> = 6 V, V <sub>BSTx</sub> = 11 V, I <sub>HSx</sub> = 100 mA       |      | 227  | 440  | mΩ   |
|                          |                                                    | Falling, V <sub>INx</sub> = 6 V, V <sub>SWx</sub> = 0 V                           | 2.60 | 2.95 | 3.30 | V    |
| $V_{BSTx(UV)}$           | Bootstrap UVLO threshold                           | Hysteresis, V <sub>INx</sub> = 6 V, V <sub>SWx</sub> = 0 V                        | 120  | 184  | 250  | mV   |
| I <sub>Q(xBST)</sub>     | Bootstrap pin quiescent current                    | V <sub>BSTx</sub> = 5 V, V <sub>SWx</sub> = 0 V                                   | 200  | 250  | 300  | μA   |
| LOW-SIDE F               |                                                    |                                                                                   |      |      |      |      |
| R <sub>DSx(ON-LS)</sub>  | Low-side MOSFET on resistance                      | V <sub>INx</sub> = 6 V, I <sub>LSx</sub> = 100 mA                                 |      | 227  | 440  | mΩ   |
| HIGH-SIDE I              | FET CURRENT LIMIT                                  |                                                                                   |      |      | 1.   |      |
| I <sub>HSx(ILIM)</sub>   | High-side current limit threshold                  | V <sub>INx</sub> = 6 V                                                            | 2.1  | 2.7  | 3.5  | Α    |

Copyright © 2019–2020, Texas Instruments Incorporated

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD51-7 standard with a 4-layer board and 2 W power dissipation.

<sup>(3)</sup> A heatsink or airflow would yield a much better RθJA.



## **Electrical Characteristics (continued)**

 $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150^{\circ}\text{C}, \text{ V}_{\text{5D}} = \text{V}_{\text{5A}} = 5 \text{ V}, \text{ V}_{\text{IN}} = 24 \text{ V}, \text{ V}_{\text{UDIMx}} = 5 \text{ V}, \text{ C}_{\text{V5D}} = \text{C}_{\text{V5A}} = 4.7 \text{ } \mu\text{F} \text{ C}_{\text{BSTx}} = 0.1 \text{ } \mu\text{F}, \text{ C}_{\text{COMPx}} = 1 \text{ } n\text{F}, \text{ R}_{\text{CSx}} = 100 \text{ } \text{m}\Omega, \text{ no load on SWx, LHI pin floating (unless otherwise noted)}$ 

|                        | PARAMETER                                            | TEST CONDITIONS                                                     | MIN   | TYP   | MAX   | UNIT  |
|------------------------|------------------------------------------------------|---------------------------------------------------------------------|-------|-------|-------|-------|
| t <sub>HSx(LEB)</sub>  | High-side current sense leading-edge blanking period | V <sub>INx</sub> = 6 V                                              | 35    | 60    | 80    | ns    |
| t <sub>HSx(RES)</sub>  | Current limit response time                          | V <sub>INx</sub> = 6 V                                              |       | 20    |       | ns    |
| LOW-SIDE F             | ET CURRENT LIMIT                                     |                                                                     | 1     |       |       |       |
| I <sub>LSx(ILIM)</sub> | Low-side sinking current limit threshold             | V <sub>INx</sub> = 6 V                                              | 1.00  | 1.50  | 2.15  | Α     |
| t <sub>LSx(LEB)</sub>  | Low-side current sense leading-edge blanking period  | V <sub>INx</sub> = 6 V                                              |       | 76    |       | ns    |
| OSCILLATO              | R                                                    |                                                                     |       |       |       |       |
| fosc                   | Oscillator frequency                                 |                                                                     | 9.2   | 10.8  | 12.4  | MHz   |
| ANALOG TO              | DIGITAL CONVERTER (VDD, VIN1, VI                     | N2, VCSN1, VCSN2, LHI, TEMP)                                        |       |       |       |       |
| t <sub>CONV</sub>      | ADC conversion time                                  |                                                                     |       | 18    |       | μs    |
| V <sub>ADC(FS)</sub>   | ADC full scale                                       |                                                                     | 2.38  | 2.45  | 2.52  | V     |
| q <sub>ADC</sub>       | ADC LSB                                              |                                                                     |       | 2.4   |       | mV    |
| ADC <sub>INL</sub>     | Integral nonlinearity                                |                                                                     | -2    |       | 2     | LSB   |
| ADC <sub>DNL</sub>     | Differential nonlinearity                            |                                                                     | -2    |       | 2     | LSB   |
| q <sub>TEMP</sub>      | Temperature LSB                                      |                                                                     |       | 1.4   |       | count |
|                        |                                                      | T <sub>J</sub> = 25 °C                                              |       | 414   |       | count |
| ADC <sub>TEMP</sub>    | ADC measurement output                               | T <sub>.1</sub> = 125 °C                                            |       | 553   |       | count |
| K <sub>VINx</sub>      | VINx sense resistor divider ratio                    |                                                                     |       | 0.037 |       |       |
| K <sub>V5D</sub>       | V5D sense resistor divider ratio                     |                                                                     |       | 0.45  |       |       |
| K <sub>LHI</sub>       | LHI sense resistor divider ratio                     |                                                                     |       | 1     |       |       |
|                        | DJUST SETTING AND CURRENT SENS                       | F AMPLIFIER (CSPy CSNy)                                             |       |       |       |       |
| V <sub>DACx(FS)</sub>  | DAC full scale                                       |                                                                     | 2.38  | 2.45  | 2.52  | V     |
|                        | DAC resolution                                       |                                                                     | 2.33  | 2.40  | 2.47  | mV    |
| DACx <sub>INL</sub>    | Integral nonlinearity                                |                                                                     |       | 2.40  | 1     | LSB   |
|                        |                                                      | CHxADJ stepped (63-64, 127-                                         |       |       |       |       |
| DACx <sub>DNL</sub>    | Differential nonlinearity                            | 128, 255-256, 511-512, 1022-<br>1023)                               | -0.85 |       | 0.85  | LSB   |
|                        |                                                      | V <sub>CSPx</sub> = 6 V,<br>ILED_REF_DACx = 1023                    | 167.5 | 173.0 | 178.5 | mV    |
| V                      | Current sense threshold                              | V <sub>CSPx</sub> = 6 V,<br>ILED_REF_DACx = 512                     | 83.0  | 88.5  | 94.0  | mV    |
| $V_{(CSPx-CSNx)}$      | Current sense unesnota                               | V <sub>CSPx</sub> = 6 V,<br>ILED_REF_DACx = 192                     | 29.0  | 34.5  | 40.0  | mV    |
|                        |                                                      | V <sub>CSPx</sub> = 6 V,<br>ILED_REF_DACx = 63                      | 6.5   | 12.5  | 18.5  | mV    |
| g <sub>mx(LV)</sub>    | Level shift amplifier transconductance               | V <sub>INx</sub> = 63 V, V <sub>CSNx</sub> = 5 V                    |       | 50    |       | μA/V  |
| , ,                    |                                                      | Rising                                                              |       | 2.65  |       | V     |
| $V_{CSPx(SHT)}$        | Output short circuit detection threshold             | Falling                                                             |       | 2.45  |       | V     |
| VALLEY CU              | RRENT COMPARATOR (CSPx, CSNx)                        |                                                                     | I     | -     |       |       |
| V <sub>VALx(OS)</sub>  | Systematic comparator offset voltage                 | V <sub>CSNx</sub> < 2.4 V                                           |       | 17    |       | mV    |
| ON-TIME GE             | , ,                                                  | OONA                                                                |       |       |       |       |
| t <sub>ONx(MIN)</sub>  | Minimum on-time.                                     | V <sub>INx</sub> = 4.5 V                                            | 75    | 90    | 105   | ns    |
| ONX(MIN)               |                                                      | V <sub>INx</sub> = 50 V, V <sub>CSPx</sub> = 38 V,<br>tonx DAC = 39 | 295   | 375   | 460   | ns    |
| t <sub>ONx</sub>       | Programmed on-time                                   | $V_{INx} = 50 \text{ V}, V_{CSPx} = 25 \text{ V},$<br>tonx_DAC = 7  | 900   | 1155  | 1400  | ns    |
|                        |                                                      | IOIIX_DAG = I                                                       | L     |       |       |       |

Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

-40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C, V<sub>5D</sub> = V<sub>5A</sub> = 5 V, V<sub>IN</sub> = 24 V, V<sub>UDIMx</sub> = 5 V, C<sub>V5D</sub> = C<sub>V5A</sub> = 4.7 μF C<sub>BSTx</sub> = 0.1 μF, C<sub>COMPx</sub> = 1 nF, R<sub>CSx</sub> = 100 mΩ, no load on SWx, LHI pin floating (unless otherwise noted)

| 112, 110 10au                         | on SWx, LHI pin floating (unless o    | ,                                                                            |       |       |                 |       |
|---------------------------------------|---------------------------------------|------------------------------------------------------------------------------|-------|-------|-----------------|-------|
|                                       | PARAMETER                             | TEST CONDITIONS                                                              | MIN   | TYP   | MAX             | UNIT  |
| OFFx(MIN)                             | Minimum off-time                      | $V_{INx} = 4.5 V$                                                            | 44    | 57    | 68              | ns    |
| PWM DIMMI                             | NG and PROGRAMMABLE UVLO INF          | UT (DIMx)                                                                    |       |       |                 |       |
| V <sub>UDIMx(EN)</sub>                | UDIM input threshold                  | Rising                                                                       |       | 1.22  | 1.27            | V     |
| V ODIMX(EN)                           | OBINI Input unconcid                  | Falling                                                                      | 1.075 | 1.120 |                 | V     |
| I <sub>UDIMx(UVLO)</sub>              | UDIM source current (UVLO hysteresis) | V <sub>UDIMx</sub> = 1.5 V                                                   | 8     | 10    | 12              | μΑ    |
| ERROR AME                             | PLIFIER (COMPx)                       | ,                                                                            |       |       | ·               |       |
| 9м                                    | Transconductance                      | V <sub>INx</sub> = 63 V                                                      |       | 450   |                 | μA/V  |
| COMPx(SRC)                            | COMPx current source capacity         | $V_{INx} = 63 \text{ V}, V_{(CSPx-CSNx)} = 0 \text{ V},$<br>CHxIADJ = 578    |       | 45    |                 | μA    |
| COMPx(SINK)                           | COMPx current sink capacity           | V <sub>INx</sub> = 63 V, V <sub>(CSPx-CSNx)</sub> = 200<br>mV, CHxIADJ = 578 |       | 45    |                 | μΑ    |
| EA <sub>x(BW)</sub>                   | Bandwidth                             | Unity gain                                                                   |       | 3     |                 | MHz   |
| EA <sub>(VD)</sub>                    | Input differential sense range        |                                                                              | -225  |       | 225             | mV    |
| EA <sub>(CM)</sub>                    | Input common mode range               | V <sub>INx</sub> = 63 V                                                      | 0     |       | $V_{INx} - 0.5$ | V     |
| I <sub>COMPx(LKG)</sub>               | COMPx leakage current                 | V <sub>UDIMx</sub> = 0 V                                                     |       | 2.5   |                 | nA    |
| , ,                                   | -                                     | Rising                                                                       |       | 2.45  |                 | V     |
| $V_{COMPx(ST)}$                       | COMPx startup threshold               | Hysteresis                                                                   |       | 250   |                 | mV    |
|                                       | COMPx over-voltage detection          | Rising                                                                       | 3.0   | 3.2   |                 | V     |
| $V_{COMPx(OV)}$                       | threshold                             | Hysteresis                                                                   |       | 60    |                 | mV    |
| R <sub>COMPx(DCH)</sub>               | COMPx discharge FET resistance        |                                                                              |       | 230   |                 | Ω     |
| V <sub>COMPx(RST)</sub>               | Reset voltage                         | Falling                                                                      |       | 100   |                 | mV    |
|                                       | CURRENT SET POINT (LHI)               |                                                                              |       |       |                 |       |
| <br>I <sub>LHI</sub>                  | Source current                        | V <sub>IN</sub> = 6 V                                                        | 8     | 10    | 12              | μA    |
| .ГП                                   |                                       | Rising, V <sub>IN</sub> = 6 V                                                | 174   | 200   | 227             | mV    |
| $V_{LHI(SD)}$                         | Shutdown threshold                    | Falling, $V_{IN} = 6 \text{ V}$                                              | 119   | 148   | 176             | mV    |
| FALII T INDIO                         | CATOR (FLT)                           | raming, v <sub>IN</sub> = 0 v                                                | 110   | 140   | 170             | 111.4 |
|                                       | Fault pin pull-down resistance        |                                                                              |       | 3     | 7               | Ω     |
| R <sub>(FLT)</sub><br>T <sub>OC</sub> | Hiccup retry delay time               |                                                                              |       | 3.6   | 1               | ms    |
|                                       | RIPHERAL INTERFACE (MOSI, MISO,       | SCK SSNI)                                                                    |       | 3.0   |                 | 1115  |
|                                       | , , ,                                 |                                                                              |       | 0.5   |                 | V     |
| V <sub>OL-MISO</sub>                  | Output low voltage threshold          | I <sub>MISO</sub> = 10 mA                                                    |       | 0.5   |                 |       |
| R <sub>DS-MISO</sub>                  |                                       | I <sub>MISO</sub> = 10 mA                                                    |       | 50    |                 | Ω     |
| V <sub>INPUT(RISE)</sub>              | Logic threshold (SSN, SCK, MOSI)      | Rising                                                                       |       |       | 1.8             | V     |
| V <sub>INPUT(FALL)</sub>              |                                       | Falling                                                                      | 0.8   |       |                 | V     |
| ss-su                                 | SSN setup time                        | Falling edge of SSN to 1st SCK rising edge                                   | 500   |       |                 | ns    |
| tss-н                                 | SSN hold time                         | Falling edge of 16th SCK to SSN rising edge                                  | 250   |       |                 | ns    |
| ss-HI                                 | SSN high time                         | Time SSN must remain high between transactions                               | 1000  |       |                 | ns    |
| sck                                   | SCK period                            | Clock period                                                                 | 500   |       |                 | ns    |
| D <sub>SCK</sub>                      | SCK duty cycle                        | Clock duty cycle                                                             | 40    |       | 60              | %     |
| t <sub>su</sub>                       | MOSI setup time                       | MOSI valid to rising edge SCK                                                | 125   |       |                 | ns    |
| ŀн                                    | MOSI hold time                        | MOSI valid after rising edge SCK                                             | 140   | -     |                 | ns    |
| t <sub>HI_Z</sub>                     | MISO tri-state time                   | Time to tri-state MISO after SSN rising edge                                 | 110   |       | 320             | ns    |
| t <sub>MISO_HL</sub>                  | MISO valid high-to-low                | Time to place valid "0" on MISO after falling SCK edge                       |       |       | 320             | ns    |
|                                       |                                       |                                                                              |       |       |                 |       |



## **Electrical Characteristics (continued)**

 $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150^{\circ}\text{C}, \text{ V}_{\text{5D}} = \text{V}_{\text{5A}} = 5 \text{ V}, \text{ V}_{\text{IN}} = 24 \text{ V}, \text{ V}_{\text{UDIMx}} = 5 \text{ V}, \text{ C}_{\text{V5D}} = \text{C}_{\text{V5A}} = 4.7 \text{ } \mu\text{F} \text{ C}_{\text{BSTx}} = 0.1 \text{ } \mu\text{F}, \text{ C}_{\text{COMPx}} = 1 \text{ } n\text{F}, \text{ R}_{\text{CSx}} = 100 \text{ } \text{m}\Omega, \text{ no load on SWx, LHI pin floating (unless otherwise noted)}$ 

|                      | PARAMETER                   | TEST CONDITIONS                               | MIN | TYP | MAX                 | UNIT |  |  |  |
|----------------------|-----------------------------|-----------------------------------------------|-----|-----|---------------------|------|--|--|--|
| t <sub>MISO_LH</sub> | MISO valid low-to-high      | Time to tri-state MISO after falling SCK edge |     |     | 320+t <sub>RC</sub> | ns   |  |  |  |
| t <sub>ZO_HL</sub>   | MISO drive time high-to-low | SSN Falling Edge to MISO falling              |     |     | 320                 | ns   |  |  |  |
| THERMAL              | THERMAL SHUTDOWN            |                                               |     |     |                     |      |  |  |  |
| T <sub>SD</sub>      | Thermal shutdown threshold  |                                               |     | 175 |                     | °C   |  |  |  |
| T <sub>SD(HYS)</sub> | Thermal shutdown hysteresis |                                               |     | 16  |                     | °C   |  |  |  |

Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



## 6.6 Typical Characteristics

 $T_A = T_J = 25$ °C,  $V_{5D} = V_{5A} = 5$  V,  $V_{IN} = 24$  V,  $V_{UDIMx} = 5$  V,  $C_{V5D} = C_{V5A} = 4.7$  μF  $C_{BSTx} = 0.1$  μF,  $C_{COMPx} = 1$  nF,  $R_{CSx} = 100$  mΩ, no load on SWx, LHI pin floating (unless otherwise noted)



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

 $T_A = T_J = 25^{\circ}\text{C}$ ,  $V_{5D} = V_{5A} = 5$  V,  $V_{IN} = 24$  V,  $V_{UDIMx} = 5$  V,  $C_{V5D} = C_{V5A} = 4.7$   $\mu\text{F}$   $C_{BSTx} = 0.1$   $\mu\text{F}$ ,  $C_{COMPx} = 1$  nF,  $R_{CSx} = 100$  m $\Omega$ , no load on SWx, LHI pin floating (unless otherwise noted)



Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

 $T_{A} = T_{J} = 25^{\circ}C, \ V_{5D} = V_{5A} = 5 \ V, \ V_{IN} = 24 \ V, \ V_{UDIMx} = 5 \ V, \ C_{V5D} = C_{V5A} = 4.7 \ \mu F \ C_{BSTx} = 0.1 \ \mu F, \ C_{COMPx} = 1 \ nF, \ R_{CSx} = 100 \ m\Omega, \ no \ load \ on \ SWx, \ LHI \ pin \ floating \ (unless \ otherwise \ noted)$ 



Copyright © 2019–2020, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

 $T_A = T_J = 25$ °C,  $V_{5D} = V_{5A} = 5$  V,  $V_{IN} = 24$  V,  $V_{UDIMx} = 5$  V,  $C_{V5D} = C_{V5A} = 4.7$   $\mu$ F  $C_{BSTx} = 0.1$   $\mu$ F,  $C_{COMPx} = 1$  nF,  $R_{CSx} = 100$  m $\Omega$ , no load on SWx, LHI pin floating (unless otherwise noted)



Figure 19. UDIM Input Threshold vs Temperature



Figure 20. COMP Overvoltage Detection Threshold vs
Temperature



Figure 21. COMP Leakage Current vs Temperature



Figure 22. Efficiency vs LED Current



Figure 23. Efficiency vs Switching Frequency

Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

The TPS92520-Q1 is a dual synchronous buck LED driver with a 4.5-V to 65-V input voltage range. It can deliver up to 1.6 A of continuous current per channel and power two independent strings of one to 16 series-connected LEDs. The device implements an adaptive on-time current regulation control technique to achieve fast transient response. This architecture uses a comparator and a one-shot on-timer that varies inversely with input and output voltage to maintain a near-constant frequency. The integrated low offset rail-to-rail error amplifier enables closed-loop regulation of LED current and ensures better than 4% accuracy over a wide input, output, and temperature range.

The LED current reference is set by the 10-bit IADJ DAC and is programmed by the CHxIADJ register to achieve over a 16:1 linear analog dimming range. Pulse width modulation (PWM) dimming of the LED current is achieved by either programming the internal PWM generator or by modulating the duty cycle of external voltage signal at UDIMx input. When enabled, the internal PWM generator sets the LED current duty cycle based on the 10-bit CHxPWM command. The external UDIMx input acts as an enable and directly controls the LED current. This device optimizes the inductor current response and is capable of achieving over a 1000:1 PWM dimming ratio.

The device incorporates an enhanced programmable fault feature including the following:

- · Cycle-by-cycle switch overcurrent limit
- · Input undervoltage protection
- · Boot undervoltage protection
- Comp overvoltage warning
- Thermal warning
- LED short circuit indication

In addition, thermal shutdown (TSD) protection is implemented to limit the junction temperature at 175°C (typical). For each fault, there is an associated fault read-bit in the status registers that can be easily accessed via SPI read commands.

The TPS92520-Q1 includes a communication watchdog timer that enables standalone and limp-home (LH) function. When enabled, the watchdog timer monitors the SPI communication during start-up and normal operation. Communication failure at start-up forces the device in stand-alone mode operation. In this mode, the operation of each channel is controlled by UDIMx and LHI inputs while the SPI communication is disabled. Limp-home (LH) mode is activated on detection of communication failure during normal operation. In LH mode, the device operation is controlled by the limp-home registers that are initialized and loaded during the device start-up sequence.



## 7.2 Functional Block Diagram





#### 7.3 Feature Description

## 7.3.1 Buck Converter Switching Operation

The following operating description of the TPS92520-Q1 refers to the *Functional Block Diagram* and the waveforms in Figure 24. The main control loop of the TPS92520-Q1 is based on an adaptive on-time pulse width modulation (PWM) technique that combines a constant on-time control with an inductor valley current sense circuit for pseudo-fixed frequency operation. This proprietary control technique enables closed-loop regulation of LED current and fast dynamic response necessary to meet the requirements for LED pixel control and LED matrix beam applications.



Figure 24. Adaptive On Time Control Buck Converter Waveforms

In steady state, the high-side MOSFET is turned on at the beginning of each cycle. The on-time duration of this MOSFET is controlled by an internal one-shot timer and the high-side MOSFET is turned off after the timer expires. The one-shot timer duration is set by the output voltage measured at the CSP pin,  $V_{CSP}$ , and the input voltage measured at the VIN pin,  $V_{IN}$ , to maintain a pseudo-fixed frequency. During the on-time interval, the inductor current increases with a slope proportional to the voltage applied across its terminals ( $V_{IN} - V_{CSP}$ ).

The low-side MOSFET is turned on after a fixed deadtime and the inductor current then decreases with the constant slope proportional to the output voltage,  $V_{CSP}$ . Inductor current measured by the external sense resistor is compared to the valley threshold,  $V_{VAL}$ , by an internal high-speed comparator. This MOSFET is turned off and the one-shot timer is initiated when the sensed inductor current falls below the valley threshold voltage. The high-side MOSFET is turned on again after a fixed deadtime.

The internal rail-to-rail error amplifier sets the valley threshold voltage and regulates the average inductor current based on a reference value set by CHxIADJ-DAC. A simple integral loop compensation circuit consisting of a capacitor connected from the COMP pin to GND provides a stable and high-bandwidth response. As the inductor current is directly sensed by an external resistor, the device operation is not sensitive to the ESR of the output capacitors and is compatible with common multi-layered ceramic capacitors (MLCC).

#### 7.3.2 Switching Frequency and Adaptive On-Time Control

The TPS92520-Q1 uses an adaptive on-time control scheme and does not have a dedicated on-board oscillator. The one-shot timer incorporates a 6-bit current steering DAC and is programmed by the CHxTON registers. The on-time is calculated internally using Equation 1 and is inversely proportional to the measured input voltage,  $V_{IN}$ , and proportional to the measured CSP voltage,  $V_{CSP}$ .

$$t_{ON} = \frac{4 \times 10^{-8} \times \text{CHxTON}\big[5:0\big] + 18 \times 10^{-6}}{\text{CHxTON}\big[5:0\big] + 1} \times \frac{V_{CSP}}{V_{IN}} \tag{1}$$

Given the duty ratio of the buck converter is  $V_{CSP}$  /  $V_{IN}$ , the switching period,  $T_{SW}$ , remains nearly constant over all operating points. Use Equation 2 to calculate the switching period.

Copyright © 2019–2020, Texas Instruments Incorporated



$$T_{SW} = t_{ON} \times \frac{V_{IN}}{V_{CSP}} = \frac{4 \times 10^{-8} \times CHxTON[5:0] + 18 \times 10^{-6}}{CHxTON[5:0] + 1}$$
(2)

Use Equation 3 to calculate the switching frequency.

$$f_{SW} = \frac{CHxTON[5:0]+1}{4\times10^{-8}\times CHxTON[5:0]+18\times10^{-6}}$$
(3)

TI recommends a switching frequency setting between 110 kHz and 2.2 MHz, corresponding to a decimal value of the CHxTON register ranging from 1 to 43.

## 7.3.3 Minimum On-Time, Off-Time, and Inductor Ripple

Buck converter operation is impacted by minimum on-time, minimum off-time, and minimum peak-to-peak inductor ripple limitations. The converter reaches the minimum on-time of 90 ns (typ) when operating with high input voltage and low-output voltage. In this control scheme, the off-time continues to increase and the switching frequency reduces to regulate the inductor current and LED current to the desired value.

$$f_{SW(MIN)} = \frac{V_{OUT(MIN)}}{t_{ON(MIN)} \times V_{IN(MAX)}}; \ t_{ON} = t_{ON(MIN)}$$
(4)

The converter reaches the minimum off-time of 57 ns (typ) when operating in dropout (low input voltage and high output voltage). As the on-time and off-time are fixed, the duty cycle is constant and the buck converter operates in open-loop mode. The inductor current and LED current are not in regulation. The CHxTOFFMIN bit is set to indicate operation at maximum duty cycle. The converter continues to switch unless disabled by resetting the CHxEN bit. Upon detection of a minimum off-time operation, the device disables the error amplifier and disconnects the COMP pin to maintain charge on the compensation network. This ensures fast response with minimum LED current overshoot as the converter recovers from dropout condition.

The behavior and response of valley comparator is dependent on sensed peak-to-peak voltage ripple,  $\Delta V_{(CSP-}$  $_{\text{CSN}}$ ), and is a function of current sense resistor,  $R_{\text{CS}}$ , and peak-to-peak inductor current ripple,  $\Delta i_{\text{L(PK-PK)}}$ . To ensure periodic switching, the sensed peak-to-peak ripple needs to exceed the minimum value, specified in Figure 5. At high (near 100%) or low (near 0%) duty cycles, the inductor current ripple may not be sufficient to ensure periodic switching. Under such operating conditions, the converter transitions from periodic switching to a burst sequence, forcing multiple on-time and off-time cycles at a rate higher than the programmed frequency. Although the converter may not operate in a periodic manner, the closed-loop control continues regulating the average LED current with a larger ripple value corresponding to higher peak-to-peak inductor ripple. TI recommends choosing an inductor, output capacitor, and switching frequency to ensure minimum sensed peakto-peak ripple voltage under nominal operating condition is greater than 20 mV. The Application and *Implementation* section summarizes the detailed design procedure.

#### 7.3.4 LED Current Regulation and Error Amplifier

The reference voltage,  $V_{IADJ}$ , set by the 10-bit CHxIADJ-DAC, is internally scaled by a gain factor of 1/14 via a resistor network. An internal rail-to-rail error amplifier generates an error signal proportional to the difference between the scaled reference voltage ( $V_{IADJ}$  / 14) and the inductor current measured by the differential voltage drop between CSP and CSN, V<sub>(CSP-CSN)</sub>. This error drives the COMP pin voltage, V<sub>COMP</sub>, and directly controls the valley threshold of the inductor current. Zero average DC error and closed-loop regulation is achieved by implementing an integral compensation network consisting of a capacitor connected from the output of the error amplifier to GND. As a good starting point, TI recommends a capacitor value between 1 nF and 10 nF between the COMP pin and GND. The choice of compensation network must ensure a minimum of 60° of phase margin and 10 dB of gain margin. The Application and Implementation section summarizes the detailed design procedure.

Product Folder Links: TPS92520-Q1





Figure 25. Closed-loop LED Current Regulation

LED current is dependent on the current sense resistor, R<sub>CS</sub>. Use Equation 5 to calculate the LED current.

$$I_{LED} = \frac{V_{(CSP-CSN)}}{R_{CS}} = \frac{V_{IADJ}}{14 \times R_{CS}} = \frac{V_{DAC(FS)}}{1024} \times \frac{CHxIADJ[9:0]}{14 \times R_{CS}}$$
(5)

LED current accuracy is a function of the tolerance of the external sense resistor,  $R_{CS}$ , and the variation in the sense threshold,  $V_{(CSP-CSN)}$ , caused by internal mismatch and temperature dependency of the analog components. The TPS92520-Q1 incorporates low offset rail-to-rail amplifiers, and is capable of achieving LED current accuracy of  $\pm 4\%$  over common-mode range and a junction temperature range of  $-40^{\circ}$ C to  $150^{\circ}$ C. The internal offset of the device can be measured and compensated using the lower LSBs of the 10-bit CHxIADJ-DAC. Therefore, the error can be further reduced and the LED current accuracy can be improved to be better than  $\pm 3\%$ .

#### 7.3.5 Start-up Sequence

The start-up circuit allows the COMP pin voltage to gradually increase, thus reducing the LED current overshoot and current surges. The switching operation is initiated after the COMP pin voltage exceeds 2.45 V. A 250 mV hysteresis window allows the device to operate when COMP voltage is within the expected operating range of 2.2 V to 2.7 V. Switching is disabled on detection of low COMP voltage to avoid excessive negative inductor current.

Copyright © 2019–2020, Texas Instruments Incorporated Submit Documentation Feedback

# TEXAS INSTRUMENTS

## **Feature Description (continued)**



Figure 26. Soft-Start Sequence

The duration of soft start,  $t_{ss}$ , depends on the size of the compensation capacitor and the error amplifier source current,  $I_{COMP(SRC)}$ .

$$t_{SS} = \frac{2.45 \times C_{COMP}}{I_{COMP(SRC)}}$$
 (6)

The source current,  $I_{COMP(SRC)}$  is a function of the transconductance,  $g_M$ , of the error amplifier and error generated between the reference and the current sensed voltage.

$$I_{COMP(SRC)} = g_{M} \times \left( \frac{V_{IADJ}}{14} - V_{(CSP-CSN)} \right)$$
(7)

With no current flowing through the LEDs, the soft start duration depends on the choice of compensation capacitor,  $C_{COMP}$ , and the reference voltage,  $V_{IAD,J}$ .

The CHxCOMPOV bit in the STATUS1 register is set when the COMP voltage deviates from the nominal range and exceeds 3.2 V. This indicates a fault condition where the converter is operating in open-loop and the LED current is out of regulation. The corresponding channel can be disabled by resetting the CHxEN bit via a SPI command or controlling the UDIMx input.

## 7.3.6 Analog Dimming and Forced Continuous Conduction Mode

Analog dimming is accomplished by the SPI interface through the adjustment of the 10-bit CHxIADJ registers. The TPS92520-Q1 improves the linear range of analog dimming by supporting forced continuous conduction mode of operation. With synchronous MOSFETs, the inductor current is allowed to go negative for part of the switching cycle, thus enabling linear dimming with over 16:1 dimming range.

## 7.3.7 External PWM Dimming and Input Undervoltage Lockout (UVLO)

The UDIM pin is a dual-function input that features an accurate 1.24-V threshold with programmable hysteresis as shown in Figure 27. This pin functions as both the external PWM dimming input for the LEDs and as a VIN UVLO. When the rising pin voltage exceeds the 1.24-V threshold, 20 µA (typical) of current is driven out of the UDIM pin into the resistor divider providing programmable hysteresis.





Figure 27. External PWM Dimming

The brightness of LEDs can be varied by modulating the duty cycle of the signal directly connected to the UDIM input. In addition, either an n-channel MOSFET or a Schottky diode can be used to couple an external PWM signal when using UDIM input in conjunction with UVLO functionality. With an n-channel MOSFET, the brightness is proportional to the negative duty cycle of the external PWM signal. With an Schottky diode, the brightness is proportional to the positive duty cycle of the external PWM signal.

When using the UDIM pin for UVLO and PWM dimming concurrently, the UVLO circuit can have an extra resistor to set the hysteresis. This allows the standard resistor divider to have smaller values, minimizing PWM delays. TI recommends at least 1 V of hysteresis when PWM dimming if you are operating near the UVLO threshold. Use Equation 8 to define the rising threshold.

$$V_{IN(RISE)} = V_{UDIM(RISE)} \times \frac{R_{UV1} + R_{UV2}}{R_{UV1}}$$
(8)

Use Equation 9 to define the hysteresis.

**UVLO** only:

$$V_{HYS} = I_{UDIM(UVLO)} \times R_{UV2}$$
(9)

PWM and UVLO:

$$V_{HYS} = I_{UDIM(UVLO)} \times \left( R_{UV2} + \frac{R_{UVH} \times (R_{UV1} + R_{UV2})}{R_{UV1}} \right)$$
(10)

#### 7.3.8 Internal PWM Dimming

The TPS92520-Q1 incorporates an internal 10-bit counter to independently configure PWM dimming for each channel. To use the internal PWM, set the CHxINTPWM bit in the SYSCFG1 register. The duty cycle of the internal PWM can be set using a 10-bit value in the CHxPWML and CHxPWMH registers. Since CHxPWM is a 10-bit value, a PWM duty cycle update can require two SPI writes, one to the CHxPWMH and another to the CHxPWML register. In order to prevent transferring unintentional values, the contents of the two registers are only transferred to the CHxPWM counter upon the write to the CHxPWML register. Therefore, to update the PWM duty cycle, it is required to write a value to the CHxPWMH first, and in a consecutive command, write a value to the CHxPWML register. In addition, to avoid corrupting the progress of the current PWM duty cycle, the update from the CHxPWM register to the CHxPWM counter occurs two PWM<sub>CLK</sub> counts before the end of each PWM period (at the count of 1022).

The clock to the 10-bit PWM counter is set by a 3-bit value in the PWMDIV register. Equation 11 and Equation 12 show the relationship between the  $PWM_{CLK}$  and PWM frequency with a 10.8-MHz oscillator,  $CLK_{M}$ .

$$PWM_{CLK} = \frac{CLK_{M}}{PWM_{DIV}}$$
(11)



$$PWM_{FREQ} = \frac{PWM_{CLK}}{1024} \tag{12}$$

For example, a PWMDIV[2:0] register setting of decimal value 5 sets the division ratio to 24 and results in a PWM frequency of 439 Hz. Refer to PWMDIV Register (address = 0x0C) [reset = 0x04] for more details.

The device can be controlled through the input of the UDIM independent of the internal PWM setting. The signal at the UDIM input is ANDed with the internal PWM to generate a combined output which controls the switching operation. Therefore, each channel can be independently disabled based on the external UDIM signal, even when the device is configured to operate based on internal PWM settings.

#### 7.3.9 Shunt FET Dimming or Matrix Beam Application



Figure 28. Shunt FET Dimming Transient Response

The TPS92520-Q1 is compatible with shunt FET dimming and LED Matrix Manager devices. The fast dynamic response and adaptive on-time control topology ensure near ideal current source behavior with minimum inductor current overshoot or undershoot. In contrast to constant off-time control, the control loop is able to maintain LED current regulation under shorted output condition. The off-time of the converter naturally adapts to the inductor slope and valley command while keeping the average LED current constant. Figure 28 shows the shunt-FET dimming transient with all LEDs switched from on to off.

The device behavior is impacted by the falling slew-rate of CSN node,  $V_{CSN}$ . A large slew-rate in conjunction with the parasitic capacitances from CSP and CSN to GND results in differential voltage forcing the converter to burst with minimum on-time and minimum off-time. To avoid switch node bursting TI recommends a maximum slew-rate (dv/dt) of 5 V/ $\mu$ s.

#### 7.3.10 Bias Supply

The device is powered by an external 5-V supply connected to V5D and V5A pins. Operation is enabled when V5D and V5A exceed the 4.1-V (typ) rising threshold and is disabled when either V5D or V5A drops below the 4-V (typ) falling threshold. The comparator provides 100-mV of hysteresis to avoid chatter during transitions. The V5D supply powers the internal digital logic, a 10.8-MHz oscillator, and the high-side and low-side gate driver circuits. The V5A supply powers the analog-to-digital converter (ADC), the digital-to-analog converters (DACs), and the sensitive analog circuits. The two bias pins can be connected together on the PCB or through a series  $10\text{-}\Omega$  resistor between V5D and V5A with 5-V external supply connected directly to the V5D pin. TI recommends a capacitor from each pin to GND . The recommended range for the bypass capacitor from V5D pin to ground is between 1  $\mu\text{F}$  and 4.7  $\mu\text{F}$ . The recommended range from the V5A pin to ground is between 100 nF and 1  $\mu\text{F}$ . The bypass capacitor from V5D to GND must be 10 times larger than the bootstrap capacitor,  $C_{\text{BST}}$ , to support proper operation during PWM dimming. The voltage on V5D and V5A must never exceed 5.5 V.

0 Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



The power cycle (PC) bit indicates a fault condition when both V5D and V5A are below the 4 V. At power up, the PC bit is set and must be cleared before enabling the operation of individual channels. Reading the STATUS3 register clears the PC bit.

In device sleep state, the V5A input is internally disconnected to reduce power consumption. As the internal voltage drops below the 4-V threshold, the V5AUV bit is set in the STATUS3 register to indicate bias undervoltage condition. The fault clears when the device is programmed to exit the sleep state and assumes normal operation. See the *Device Functional Modes* section for more details.

#### 7.3.11 Bootstrap Supply

The TPS92520-Q1 contains both high-side and low-side N-channel MOSFETs. The high-side gate driver works in conjunction with an internal bootstrap diode and an external bootstrap capacitor,  $C_{BST}$ . During the on-time of the low-side MOSFET, the SW pin voltage is approximately 0 V and  $C_{BST}$  is charged from the V5D supply through the internal diode. TI recommends a 0.1- $\mu$ F to 1- $\mu$ F capacitor connected with short traces between the BST and SW pins. A larger capacitor is required to prevent a bootstrap undervoltage fault when operating at low PWM dimming frequencies.

#### 7.3.12 ADC

The TPS92520-Q1 incorporates a 10-bit successive approximation register (SAR) ADC. The single ADC is multiplexed to sample the following signals:

- VINx
- CSNx
- V5D
- LHI
- · Internal temperature sensor nodes

The SAR ADC sampling and conversion require 18 µs typical. Priority is given to CSNx inputs to ensure accurate output voltage measurement when operating at low PWM duty cycles. The ADC scheduler samples CSN1 and CSN2 inputs four times consecutively followed by other input parameters. The complete round-robin sampling sequence is illustrated in Figure 29.

| 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8    | 9    | 10  | 11   | 18   | 19   | 20   | 27   | 28 | 29   | 36   | 37   | 38   | 45   | 46   | 47   |
|------|------|------|------|------|------|------|------|------|-----|------|------|------|------|------|----|------|------|------|------|------|------|------|
| VIN1 | CSN1 | CSN2 | CSN1 | CSN2 | CSN1 | CSN2 | CSN1 | CSN2 | V5D | CSN1 | CSN2 | VINZ | CSN1 | CSN2 | 핌  | CSN1 | CSN2 | TEMP | CSN1 | CSN2 | VIN1 | CSN1 |

Figure 29. ADC Sampling Sequence

The CSN1 and CSN2 inputs are sampled at an interval of 36  $\mu$ s with an additional delay occurring every 9<sup>th</sup> sample. All other parameters are sampled at a rate of 810  $\mu$ s. For example, VIN1 input is sampled after 45 ADC conversion cycles. The round robin sampling scheme ensures an adequate sampling speed to allow for very fast failure detection without data link loss, even when PWM dimming.

#### 7.3.12.1 Input Voltage Measurement: VINx

The VINx ADC input is a measurement of the  $V_{INx}$  pin voltage. The VINx pin voltage is internally attenuated by 0.037 to achieve an 8-bit conversion ratio of 65/255 (V/dec). The CHxVIN register is updated based on the 8 MSBs of ADC conversion. The last 2 LSBs are ignored. The contents of the register provide diagnostics of input power supply or, in many applications, the pre-regulator boost converter output voltage.



#### 7.3.12.2 LED Voltage Measurement: CSNx

The ADC updates the CHxVLED register every time after sampling the CSNx input. The CSNx pin voltage is internally attenuated by 0.037 to achieve an 8-bit conversion ratio of 65/255 (V/dec). Since the sampling interval is asynchronous to the PWM operation, the logic incorporates two additional registers, CHxVLEDON and CHxVLEDOFF, to save the output voltage information based on the PWM operation. The contents of the CHxVLED register are copied to CHxVLEDON on the falling edge of the PWM signal to record the CSNx voltage when the PWM input was high. Similarly, the CHxVLED register is copied to CHxVLEDOFF on the rising edge of the PWM signal to record the CSNx voltage when the PWM input was low. This ensures the most consistent LED voltage reading during PWM operation.

## 7.3.12.3 Bias Supply Measurement: V5D

The V5D pin measurement indicates the status of the external bias converter. The V5D pin voltage is internally attenuated by 0.45 to achieve an 8-bit conversion ratio of 5.33/255 (V/dec).

#### 7.3.12.4 External Limp-Home Input Measurement: LHI

The ADC monitors the LHI pin and sets the internal current reference in limp-home mode. The LHI input voltage is digitized to achieve a 10-bit reference with resolution of 2.45/1023 (V/dec). The LHIL and LHIH registers are updated based on the ADC output.

## 7.3.12.5 Junction Temperature Measurement: TEMP

The combined TEMPL and TEMPH register values represent the 10-bit junction temperature measurement with a resolution of 1°C/LSB. The register is only updated when TEMPL is read. Therefore, TEMPL must be read first followed by TEMPH to read the junction temperature. Use Equation 13 to calculate the junction temperature.

 $T_{J} = 0.7168 \times TEMP[9:0] - 271.51$  (13)

#### 7.3.13 Faults and Diagnostics

Table 1 summarizes the device behavior under fault conditions.

#### **Table 1. Fault Description**

| FAULT                        | DETECTION                         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Thermal Warning              | $T_{J} > T_{J(LMT)}$              | Thermal warning (TW) bit is set in the STATUS3 register when the junction temperature exceeds the threshold programmed by TWLMT[9:2].                                                                                                                                                                                                                                                                                        |
| Thermal Protection           | T <sub>J</sub> > 175°C            | Each channel is protected by an individual thermal sensor located close to the switching MOSFETs. The thermal protection is activated in the event the maximum MOSFET temperature exceeds the typical value of 175°C. The corresponding channel is forced into shutdown mode and the CHxTS bit is set in the STATUS2 register. This feature is designed to prevent overheating and damage to the internal switching MOSFETs. |
| SPI Error                    | _                                 | A communication error is indicated by the SPE bit and it is set high. The device enters stand-alone mode or LIMP-HOME mode of operation when the watchdog timer duration expires (CMWTAP register) and the watchdog timeout event counter (CMWTO[1:0] in the STATUS3 register).                                                                                                                                              |
| V5D Undervoltage             | V <sub>5D(RISE)</sub> < 4.1 V     | The device enters the undervoltage lockout (UVLO). The switching operation is disabled, the COMP capacitor is discharged, and the digital logic is reset to default                                                                                                                                                                                                                                                          |
| Lockout                      | $V_{5D(FALL)} > 4 V$              | values. The power cycle (PC) bit is set in the STATUS3 register.                                                                                                                                                                                                                                                                                                                                                             |
| V5A Undervoltage             | $V_{5A(RISE)}$ < 4.1 V            | In SLEEP mode, the internal V5A node is disconnected to reduce the current                                                                                                                                                                                                                                                                                                                                                   |
| Lockout                      | $V_{5A(FALL)} > 4 V$              | consumption. The switching operation is disabled and the COMP capacitor is discharged. The V5AUV bit is set in the STATUS3 register.                                                                                                                                                                                                                                                                                         |
| VINx Undervoltage<br>Lockout | V <sub>UDIMx</sub> < 1.12 V       | The device disables switching operation for the corresponding channel. Switching is enabled when the input voltage rises above the turnon threshold, V <sub>IN(RISE)</sub> .                                                                                                                                                                                                                                                 |
| BSTx Undervoltage            | $V_{BSTx(RISE)} > 3.14V$          | The device turns off the high-side MOSFET and turns on the low-side MOSFET for                                                                                                                                                                                                                                                                                                                                               |
| Lockout                      | $V_{BSTx(FALL)} < 2.95 \text{ V}$ | the corresponding channel. The CHxBSTUV bit is set in the STATUS2 register. Normal switching operation is resumed once the bootstrap voltage exceeds 2.8 V.                                                                                                                                                                                                                                                                  |
|                              |                                   | The CHxCOMPOV bit in the STATUS1 register is set to indicate that the COMP voltage exceeded the normal operating range. This information is provided for device diagnostics.                                                                                                                                                                                                                                                 |



**Table 1. Fault Description (continued)** 

| FAULT                                                    | DETECTION                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|----------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Short CHx Output                                         | V <sub>CSNx</sub> < 2.45 V | The CHxSHORT bit is set in the STATUS1 register to indicate an output short circuit condition based on sensed CSNx voltage.                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| High-Side Switch<br>Current Limit                        | I <sub>HS</sub> > 2.7 A    | The device turns off the high-side MOSFET and discharges the COMP capacitor when the drain current exceeds 2.8 A typical. The low-side switch is turned on to discharge the inductor and output capacitor. The CHxHSILIM bit is set in the STATUS1 register. The fault recovery is based on the device configuration.                                                                                                                |  |  |  |  |
| Low-Side Switch<br>Current Limit I <sub>LS</sub> > 1.5 A |                            | The device turns off both high-side and low-side MOSFETs and discharges the COMP capacitor when the drain current exceeds 2.5 A typical. The CHxLSILIM bit is set in the STATUS1 register. The fault recovery is based on the device configuration                                                                                                                                                                                   |  |  |  |  |
| Minimum Off-Time —                                       |                            | The CHxTOFFMIN bit is set in the STATUS2 register when the corresponding channel reaches the maximum possible duty cycle. This usually occurs during dropout condition or PWM dimming operation. The compensation network is disconnected from the output of the error amplifier to prevent COMP voltage from exceeding the normal operating range. Normal operation is resumed once the off-time increases above the minimum limit. |  |  |  |  |

All the faults and diagnostics features, except  $V_{5D}$  UVLO and  $V_{INx}$  UVLO, have an associated Fault-Read bit in the STATUS1, STATUS2, and STATUS3 registers. Upon occurrence of a fault, the associated Fault-Read bit is set in the register map. Reading these registers clears the bits if the condition no longer exists. The clearing of the Fault-Read bits happens at the end of the SPI transfer read response, not at the end of the read command.

The TPS92520-Q1 can be configured to auto-restart or latch-off on detection of the thermal shutdown, high-side, or low-side current limit faults. The device enters the latched-off state when the bit associated with the fault and channel is set high in the SYSCFG2 register. This forces the device to disable the channel and remain off upon the detection of the fault condition. The channel can be turned back on by clearing the fault bit in STATUS1 and by re-setting the CHxEN bit in the SYSCFG1 register.

If the fault is configured as non-latched (the CHxTS, CHxHSILIMFL, or CHxLSILIMFL bit is set to 0 in the SYSCFG2 register), a restart sequence is initiated to attempt recovery from the fault condition. In the case of thermal shutdown fault, the restart is initiated after the MOSFET temperature decreases by the fixed hysteresis of 10°C. A soft-start sequence is initiated and switching operation is enabled. For a high-side or low-side current limit fault, a fixed timer is initiated on detection of the fault. The fault timer is programmable with a range of 4 ms to 32 ms by IFT[1:0] bits in SYSCFG2 register. A restart is initiated by the expiration of the fault timer and switching operation is enabled.

The TPS92520-Q1 logic has a communication watchdog timer that is based on the system clock (CLK). The watchdog timer is enabled by default upon power-up (the CMWEN bit is set to 1 in the SYSCFG1 register). The communications watchdog timer tap point is programmed by writing the desired value to the CMWTAP register.

The tap point defines the timing of the communication watchdog timer (a 25-bit counter). By default, the tap point is set to bit 24 corresponding to 1.67 s of duration. The communication watchdog monitors the status of SPI bus and defines the device operation in case of SPI communication error (SPE bit set to 1). See the *Device Functional Modes* for more details.

The high-side current limit, low-side current limit, and thermal protection faults force the FLT pin low when biased through an external resistor and connected to a 5-V supply. The FLT output can be used in conjunction with a microcontroller or system basis chip (SBC) as an interrupt and can be used to aid in fault diagnostics. Setting the FPINRST bit to one in SYSCFG1 register resets the FLT pin out when no active faults are detected by the device.

**Table 2. Faults and Diagnostics Summary** 

| LIST                   | DESCRIPTION                     | FAULT OR<br>DIAGNOSTI<br>C | FAULT<br>READ BIT | ENABLE<br>FAULT<br>TIMER | FLT<br>INDICATION | ENABLE<br>LATCH |
|------------------------|---------------------------------|----------------------------|-------------------|--------------------------|-------------------|-----------------|
| TW                     | Thermal Warning                 | Diagnostics                | Yes               | No                       | No                | No              |
| CHxTP                  | Thermal Protection              | Fault                      | Yes               | No                       | Yes               | Yes             |
| VINx <sub>(UVLO)</sub> | VIN Supply Undervoltage Lockout | Fault                      | No                | No                       | No                | No              |
| CHxBSTUV               | BST Supply Undervoltage Lockout | Fault                      | Yes               | No                       | No                | No              |



| LIST       | DESCRIPTION                          | FAULT OR<br>DIAGNOSTI<br>C | FAULT<br>READ BIT | ENABLE<br>FAULT<br>TIMER | FLT<br>INDICATION | ENABLE<br>LATCH |
|------------|--------------------------------------|----------------------------|-------------------|--------------------------|-------------------|-----------------|
| CHxCOMPOV  | COMP Overvoltage                     | Diagnostics                | Yes               | No                       | No                | No              |
| CHxSHORT   | Short Circuit Detected               | Diagnostics                | Yes               | No                       | No                | No              |
| CHxHSILIM  | High-side Current Limit              | Fault                      | Yes               | Yes                      | Yes               | Yes             |
| CHxLSILIM  | Low-side Current Limit               | Fault                      | Yes               | Yes                      | Yes               | Yes             |
| CHxTOFFMIN | Minimum Off Time                     | Diagnostics                | Yes               | No                       | No                | No              |
| V5AUV      | V5A Undervoltage                     | Diagnostics                | Yes               | No                       | No                | No              |
| PC         | Power On Reset (Power Cycle)         | Fault                      | Yes               | No                       | Yes               | Yes             |
| SPE        | SPI Communication Error              | Diagnostics                | Yes               | No                       | No                | No              |
| LHSW       | Limp-Home Mode (Communication Error) | Fault                      | Yes               | No                       | No                | No              |

#### 7.3.14 Output Short Circuit Fault

The TPS92520-Q1 monitors the CSNx voltage to detect output short circuit faults. A short failure is indicated when the CSNx voltage drops below 2.45 V. The corresponding CHxSHORT bit is set in the STATUS1 register. The device continues to regulate current and operate without interruption in case of short circuit. The microcontroller can detect short circuit either by reading the STATUS1 register or by reading the CSNx voltage measured by the ADC (CHxVLED register). Upon detection of a short, the microcontroller is required to take action by writing to SYSCFG1 register via SPI. A short circuit fault in standalone mode or limp-home mode does not impact the device behavior. The device continues to operate and regulate current without interruption.



Figure 30. Cable harness parasitic inductance

The voltage transient imposed on CSPx and CSNx inputs during short circuit is dependent on the output capacitance and is influenced by the cable harness impedance. The inductance associated with a long cable harness resonates with the charge stored on the output capacitor and forces CSPx and CSNx voltage to ring below ground. The negative voltage and current are dependent on the parasitic cable harness inductance and resistance.

4 Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated





Figure 31. Short Circuit Fault Transient Behavior

When using a long cable harness, a diode is recommended to clamp the negative voltage across CSPx and CSNx input, as shown in Figure 32. TI recommends a low forward voltage Schottky diode or a fast recovery silicon diode with reverse blocking voltage rating greater than the maximum output voltage. The diode is required to be placed close to the output capacitor and should ensure that the current flowing through CSP and CSN nodes under negative transient condition is below the absolute maximum rating of the device.



Figure 32. CSP and CSN Transient Protection Using an External Diode

## 7.3.15 Output Open Circuit Fault

An LED open circuit fault ultimately causes the output voltage to increase and settle close to the input voltage. When this occurs, the TPS92520-Q1 switching operation is then controlled by the fixed on-time and minimum off-time resulting in a duty cycle close to 100%. However during open circuit, the dynamic behavior of the device and buck converter is influenced by the input voltage,  $V_{\text{IN}}$ , and the output capacitor,  $C_{\text{OUT}}$ , value. The device response to open circuit can be categorized into the following three distinct cases.

Case 1: For a Buck converter design with a small output capacitor, the switching operation in open load condition excites the inductor and the output capacitor resonance, forcing the output voltage to oscillate. The frequency and amplitude of the oscillation are based on the resonant frequency and Q-factor of the tank. The open-circuit is detected by checking the CHxCOMPOV, CHxTOFFMIN bits in STATUS1 and STATUS2 registers and by polling the CHxVLED register to verify the output voltage measured by internal ADC.





Figure 33. Open Circuit Condition with Output Voltage Oscillation

Case 2: For a buck converter design with larger output capacitor, the inductor Q-factor and resonant frequency are much lower than the switching frequency. In this case, output voltage rises to input voltage and the converter continues to switch with minimum off-time. The open-circuit fault is detected by checking the CHxTOFFMIN bit in STATUS2 register and by polling the CHxVLED register to verify the output voltage measured by internal ADC.



Figure 34. Open circuit Condition with Minimum Off-time Operation

Case 3: When operating at higher input voltage, the larger gate-to-drain charge depletes the bootstrap capacitor and triggers bootstrap UVLO protection. When bootstrap voltage is below 2.95 V, undervoltage protection is triggered. Due to insufficient gate drive supply, the high-side MOSFET RDS<sub>ON</sub> is larger than typical value tripping the high side current limit circuit. On detection of high-side current limit, the low-side FET is turned on, causing the output capacitor to discharge and trip the low-side current limit. Further attempts to restart the converter cause the low-side protection to trigger and the sequence continues until the output capacitor is discharged to ground. The operation is illustrated in Figure 35.





Figure 35. Open Circuit Condition with Bootstrap Undervoltage Lockout Fault

The open circuit can be detected by reading the CHxHSILIM, CHxLSILIM bits in the STATUS1 register and CHxBSTUV bit in the STATUS2 register in conjunction with the CHxTOFFMIN and CHxVLED register. The microcontroller can detect and respond to open circuit by polling CHxVLED register in conjunction with reading CHxTOFFMIN, CHxLSILIM, and CHxBSTUV bits.

Table 3 summarizes the device response to open circuit faults. The device can transition between different modes near the input voltage range of 40 V to 50 V. TI recommends polling STATUS1, STATUS2, and STATUS3 registers to correctly identify an open circuit fault based on the specified input voltage range and choice of output capacitor.

**Table 3. Open Circuit Fault Detection Summary** 

|        | VCSNx ADC                   | CHxCOMPOV | CHxTOFFMIN | CHxBSTUV | CHxHSILIM | CHxLSILIM | CHxSHORT |
|--------|-----------------------------|-----------|------------|----------|-----------|-----------|----------|
| Case 1 | Read CSNx ADC measurement   | 1         | 1          | 0        | 0         | 0         | 0        |
| Case 2 | Read CSNx ADC measurement   | 0         | 1          | 0        | 0         | 0         | 0        |
| Case 3 | Ignore CSNx ADC measurement | х         | 1          | 1        | 1         | 1         | 1        |



#### 7.4 Device Functional Modes



Figure 36. TPS92520-Q1 Functional Modes

#### 7.4.1 Power On Reset (POR)

The device is in POR state when V5A or V5D input is below the undervoltage lockout threshold. In POR, all of the register settings are reset to the default values and both channels are turned off. The device exits POR and enters functional modes when the V5D supply exceeds 4.1 V.

#### 7.4.2 Detect SPI Communication

After the existing POR state, the device waits for an SPI transaction. If no transaction with an correct SPI frame is received for 2<sup>24</sup> system clock cycles (approximately 1.55 s), the communication watchdog timer times out and the device enters stand-alone mode of operation. Receiving a valid SPI frame before the watchdog timeout resets the timer and the device transitions to LOAD mode.

#### 7.4.3 Standalone Mode

The TPS92520-Q1 is designed to operate in stand-alone mode without the need for an external microcontroller or SPI-based communication. In this mode, the watchdog timer circuit is disabled and each channel is individually controlled by external inputs. The reference current is set based on the LHI pin voltage and the outputs are enabled using the UDIM inputs. The default value for the on-timer is selected and the channels operate at a fixed switching frequency of 437 kHz. The device also defaults to auto-restart mode for all faults with



## **Device Functional Modes (continued)**

the fault timer set to 3.6 ms typical. Connecting the LHI pin to GND (below 148-mV threshold) disables both channels and turns off both outputs. If the logic is in Standalone Mode, writing 0xC3 to the RESET register sets all values to default and returns the state machines to the LOAD state. Likewise, if the logic is in Standalone Mode, reading STATUS3 register first to clear the CMWTO bits and then writing 0xD4 to the RESET register sets all values to default and returns the state machine to the DETECT state.

#### 7.4.4 Load Mode

The device operation in normal-run mode and limp-home mode is programmed by loading information into the configuration and control registers via SPI. The CHxEN bit is set low to prevent the converters from turning on and operating with default system parameters. The PC bit in the STATUS3 register must be cleared by sending a read command in order to exit this mode. Writing "01" bits to the SLEEP register skips the run mode and the device directly enters a low-power sleep state.

#### 7.4.5 Run Mode

The device advances to run mode when the CHxEN bit is set to "1" in the SYSCFG1 register. In this mode, all the necessary conditions for initiating the soft-start sequence are checked. The LHSW bit in the SYSCFG1 register must be "0" and cannot have any active latched faults present to initiate switching operation. If a latched fault occurs in this state, the CHxEN bit is reset and the COMP capacitor is discharged, thus forcing the device back to load mode. Otherwise, the device attempts to resume operation after waiting for the fault timer to timeout.

In the event of SPI communication failure, the device transitions to limp-home mode. For this to occur, the watchdog timer must be enabled (the CMWEN bit equals 1 in the SYSCFG1 register). The device enters limp-home mode after counting three consecutive watchdog timeout events. Alternatively, the device can be forced into limp-home mode by setting the LHSW bit high in the SYSCFG1 register.

Transition to sleep mode is initiated by writing "01" bits to the SLEEP register via SPI. This causes the device to enter a low-power state.

#### 7.4.6 Sleep Mode

In sleep mode, the following occurs:

- 1. The internal regulators are disconnected from the V5A pin.
- 2. The oscillator is disabled.
- 3. The CHxEN bit is set low.
- 4. The channels are disabled.
- 5. ADC and DAC operation are disabled.
- 6. The MOSFETs are turned off.

In addition, the resistor divider networks for VINx measurements and V5D measurement are disconnected to conserve power. Only the SPI communication logic, powered by V5D supply, is active and the SPI bus is monitored to check command writes to the SLEEP register. Upon receiving the wake command (writing "00" to SLEEP[1:0] bits in SLEEP register), the device transitions from sleep mode to load mode. In sleep mode, the output voltage will rise above 3 V as all internal loads are switched off and the leakage current associated with high-side gate drive is forced through the switch node, SWx.

## 7.4.7 Limp-Home Mode

The TPS92520-Q1 enters the limp-home mode after detecting three consecutive watchdog timeout events or when the LHSW bit is set high in the SYSCFG1 register. In limp-home mode, the device sets the operation based on the SPI-programmable LH-registers (register address 0x1E to 0x2D). The limp-home registers must be programmed upon the initialization of the device in load mode.

The LED current reference can be programmed through the LHxIADJ registers or set by external voltage measured at the LHI pin by the ADC. To enable LED control by the LHI pin, set the LHEXTIADJ bit in the LHCFG1 register to "1". Equation 14 expresses the relationship between the LED current and voltage at the LHI pin,  $V_{LHI}$ .

Copyright © 2019–2020, Texas Instruments Incorporated



## **Device Functional Modes (continued)**

$$I_{LED} = \frac{V_{LHI}}{14 \times R_{CS}} \tag{14}$$

The LHI voltage measured by the ADC is converted to a 10-bit value and stored in the LHI registers. An internal digital low pass filter attenuates any switching noise coupled to the LHI pin. The output of the filter is stored in the LHIFILT registers.

When the external LHI pin is selected as the LED current reference, an LHI pin voltage below 148 mV disables both channels and turns off the LEDs. In this condition, the device ensures that no light output is generated for the associated channels. The LHI pin voltage has to exceed 200 mV to enable both channels. The hysteresis rejects external noise on LHI pin and avoids light flickering.

To exit limp-home mode, the contents of STATUS3 register must be read to clear the CMWTO bits followed by a write command to set the LHSW bit in the SYSCFG1 register to "0".

#### 7.5 Programming

The programming of the TPS92520-Q1 registers can be performed via a serial interface communication. The 4-wire control interface in TPS92520-Q1 is compatible with the Serial Peripheral Interface (SPI) bus. A microcontroller unit (MCU) can write to and read from the device registers to configure the channel operation and enable or disable a specific channel.

#### 7.5.1 Serial Interface

The SPI bus consists of four signals:

- SSN
- SCK
- MOSI
- MISO

The SSN, SCK, and MOSI pins are TTL inputs into the TPS92520-Q1 while the MISO pin is an open-drain output. The SPI bus can be configured for both star-connect and daisy-chain network.

A bus transaction is initiated by an MCU on a falling edge of SSN. While SSN is low, the input data present on the MOSI pin is sampled on the rising edge of SCK with the MS-bit first. The output data is asserted on the MISO pin at the falling edge of the SCK. Figure 37 shows the data transition and sampling edges of SCK.



Figure 37. SPI Data Format

A valid transfer requires a non-zero integer multiple of 16 SCK cycles (that is 16, 32, 48, and so forth). If SSN is pulsed low and no SCK pulses are issued before SSN rises, a SPI error is reported. Similarly, if SSN is raised before the 16<sup>th</sup> rising edge of SCK, the transfer is aborted and a SPI error is reported. If SSN is held low after the 16<sup>th</sup> falling edge of SCK and additional SCK edges occur, the data continues to flow through the TP92520-Q1 shift register and out of the MISO pin. When SSN transitions from low to high, the internal digital block decodes the most recent 16 bits that were received prior to the SSN rising edge.

SSN must transition to high only after a multiple of 16 SCK cycles for a transaction to be valid. Otherwise a SPI error is reported. In the case of a write transaction, the TPS92520-Q1 logic performs the requested operation when SSN transitions high as long as there was no SPI error. In the case of a read transaction, the read data is transferred during the next frame, regardless of whether an SPI error has occurred.

Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated





Figure 38. SPI Command and Response Sequence

The data bit on MOSI is shifted into an internal 16-bit shift register (MS-bit first) while data is simultaneously shifted out of the MISO pin. While SSN is high (bus idle), MISO is tri-stated by the open-drain driver. While SSN is low, MISO is driven according to the 16-bit data pattern being shifted out based on the prior received command. To begin a transaction at the falling edge of the SSN, MISO is driven to the MS-bit of the outbound data and is updated on each subsequent falling edge of SCK.

#### 7.5.2 Command Frame

The command frames are the only defined frame-format that are sent from master to slave on MOSI. A command frame can be either a read command or a write command. A command frame consists of a CMD bit, six bits of ADDRESS, a PARITY bit (odd parity), and eight bits of DATA. Figure 39 shows the format of the command frame. The bit sequence is as follows:

- 1. The COMMAND bit (CMD). CMD = 1 means the transfer is a write command; CMD = 0 means it is a read command.
- 2. Six bits of ADDRESS (A5:A0)
- 3. The PARITY bit (PAR). This bit is set by the following equation: PARITY = XNOR(CMD, A5..A0, D7..D0).
- 4. Eight bits of DATA (D7..D0). For read commands, set the DATA bits to zero.

Both the read and the write command follow the command frame format.



Figure 39. Command Frame Format

## 7.5.3 Response Frame

There are three possible response frame formats: read response, write response, and write error/POR. These formats are further described in *Write Response Frame Format* through *Write Error/POR Frame Format*.

#### 7.5.3.1 Read Response Frame Format

The read response has the following format:

- 1. The SPI Error bit (SPE)
- 2. Five reserved bits (always '11000')
- 3. The Power-Cycled bit (PC)
- 4. The Thermal Warning bit (TW)
- 5. Eight bits of DATA (D7..D0) (only valid if SPE = 0)

Copyright © 2019–2020, Texas Instruments Incorporated

Figure 40 shows the read response format. The frame is sent out by the TPS92520-Q1 following a read command.



Figure 40. Read Response Frame Format

## 7.5.3.2 Write Response Frame Format

The write response frame has the following format:

- 1. The SPI Error bit (SPE)
- 2. The COMMAND bit (CMD)
- 3. Six bits of ADDRESS (A5..A0)
- 4. Eight bits of DATA read from the destination register (D7..D0)

Figure 41 shows the write response format. This frame is sent out following a write command if the previously received frame was a write command and no SPI error occurred during that frame.

The data bits in the write response are read back from the destination register that was just written. There is no need to issue a read command and evaluate the read response in order to check that the destination register was written correctly.



Figure 41. Write Response Frame Format

#### 7.5.3.3 Write Error/POR Frame Format

The write error/POR frame is simply a '1' in the MSB followed by all zeroes (see Figure 42). This frame is sent out by the TPS92520-Q1 internal digital block during the first SPI transfer following power-on reset, or following a write command with a SPI Error.



Figure 42. Write Error/POR Frame Format

#### 7.5.4 SPI Error

The TPS92520-Q1 device records a SPI Error if any of the following conditions occur:

1. The SPI command has a non-integer multiple of 16 SCK pulses.



- 2. Any of the DATA bits during a read command are non-zero.
- 3. There is a parity error in the previously received command.

If any of these conditions are true, the TPS92520-Q1 sets the SPE bit high in the next response frame. A write command with a SPI error does not write to the register begin addressed. Similarly, a read command does not clear any active fault bits if the command has a SPI error. Additionally, if a read response has SPE = 1, the read data bits are invalid and must be disregarded.

#### 7.5.5 SPI for Multiple Slave Devices in Parallel Configuration

The TPS92520-Q1 device can be connected in a star configuration where the SSN of each device is independently controlled by the microcontroller. Figure 43 shows the topology when three devices are connected.



Figure 43. Parallel / Star Configuration

#### 7.5.6 SPI for Multiple Slave Devices in Daisy Chain Configuration

The TPS92520-Q1 device can be connected in a daisy chain configuration to keep GPIO ports available when multiple devices are communicating to the same microcontroller. Figure 44 shows the topology when three devices are connected.



Figure 44. Daisy Chain Configuration

Copyright © 2019-2020, Texas Instruments Incorporated



The data is shifted through each slave device, from MOSI input to MISO output through each device's internal 16-bit shift register. After 16 clock cycles, the data has been transferred from one device to another. The sequence continues until all data is passed through from first device, with MOSI connected to the microcontroller, to the last device, with MISO connected to the microcontroller. On the rising edge of SSN, each device decodes the last 16 bits that were received and held in the internal shift register.

Product Folder Links: TPS92520-Q1



## 7.6 Register Maps

The SPI-accessible registers are each eight bits wide and exist in a six-bit addressable register array (0x00 through 0x3F). The registers in the TPS92520-Q1 device contain programmed information and operating status. Upon power up, the registers are reset to the default values. Writes to unlisted addresses are not permitted and can result in undesired operation. Reads of unlisted addresses return the zero value.

Reserved bits ("RESERVED") must be written with '0' values when writing. Registers are read or write unless indicated otherwise in the description of the register. Table 4 lists the TPS92520-Q1 register map.

Table 4. TPS92520-Q1 Register Map

| ADDR | REGISTER   | D7             | D6                    | D5       | D4          | D3          | D2        | D1           | D0          | DEFAULT  |
|------|------------|----------------|-----------------------|----------|-------------|-------------|-----------|--------------|-------------|----------|
| 0x00 | SYSCFG1    | FPINRST        | PWMPH                 | LHSW     | CMWEN       | CH2INTPWM   | CH2EN     | CH1INTPWM    | CH1EN       | 00010000 |
| 0x01 | SYSCFG2    | IFT[           | 1:0]                  | CH2TSFL  | CH2HSILIMFL | CH2LSILIMFL | CH1TSFL   | CH1HSILIMFL  | CH1LSILIMFL | 00000000 |
| 0x02 | CMWTAP     |                | RESE                  | RVED     |             |             | CMWT      | AP[3:0]      |             | 00001000 |
| 0x03 | STATUS1    | CH2LSILIM      | CH2HSILIM             | CH2SHORT | CH2COMPOV   | CH1LSILIM   | CH1HSILIM | CH1SHORT     | CH1COMPOV   | n/a      |
| 0x04 | STATUS2    | RESE           | RVED                  | CH2TP    | CH2BSTUV    | CH2TOFFMIN  | CH1TP     | CH1BSTUV     | CH1TOFFMIN  | n/a      |
| 0x05 | STATUS3    | STANDALON<br>E | V5AUV                 | CMW      | TO[1:0]     | TW          | PC        | CH2STATUS    | CH1STATUS   | n/a      |
| 0x06 | TWLMT      |                |                       |          | TWLN        | MT[9:2]     |           | <del>-</del> |             | 10001010 |
| 0x07 | SLEEP      |                |                       | RESE     | RVED        |             |           | SLEE         | P[1:0]      | 00000000 |
| 0x08 | CH1IADJL   |                | RESERVED CH1IADJ[1:0] |          |             |             |           |              |             | 00000000 |
| 0x09 | CH1IADJH   |                |                       |          | CH1IA       | DJ[9:2]     |           | <del>-</del> |             | 00000000 |
| 0x0A | CH2IADJL   |                |                       | RESE     | RVED        |             |           | CH2IA        | DJ[1:0]     | 0000000  |
| 0x0B | CH2IADJH   |                |                       |          | CH2IA       | DJ[9:2]     |           |              |             | 0000000  |
| 0x0C | PWMDIV     |                | RESERVED PWMDIV[2:0]  |          |             |             |           |              |             | 00000100 |
| 0x0D | CH1PWML    |                | CH1PWM[7:0]           |          |             |             |           |              |             | 00000000 |
| 0x0E | CH1PWMH    |                | RESERVED CH1PWM[9:8]  |          |             |             |           |              |             | 0000000  |
| 0x0F | CH2PWML    |                | CH2PWM[7:0]           |          |             |             |           |              |             | 0000000  |
| 0x10 | CH2PWMH    |                | RESERVED CH2PWM[9:8]  |          |             |             |           |              | 0000000     |          |
| 0x11 | CH1TON     | RESE           | RESERVED CH1TON[5:0]  |          |             |             |           |              | 00000111    |          |
| 0x12 | CH2TON     | RESE           | RESERVED CH2TON[5:0]  |          |             |             |           |              |             | 00000111 |
| 0x13 | CH1VIN     |                | CH1VIN[7:0]           |          |             |             |           |              |             | n/a      |
| 0x14 | CH1VLED    |                | CH1VLED[7:0]          |          |             |             |           |              |             | n/a      |
| 0x15 | CH1VLEDON  |                | CH1VLEDON[7:0]        |          |             |             |           |              |             | n/a      |
| 0x16 | CH1VLEDOFF |                | CH1VLEDOFF[7:0]       |          |             |             |           |              |             | n/a      |
| 0x17 | CH2VIN     |                | CH2VIN[7:0]           |          |             |             |           |              |             | n/a      |
| 0x18 | CH2VLED    |                |                       |          | CH2VL       | .ED[7:0]    |           |              |             | n/a      |
| 0x19 | CH2VLEDON  |                |                       |          | CH2VLE      | DON[7:0]    |           |              |             | n/a      |
| 0x1A | CH2VLEDOFF |                |                       |          | CH2VLEI     | OOFF[7:0]   |           | T            |             | n/a      |
| 0x1B | TEMPL      |                |                       | RESE     | RVED        |             |           | TEM          | P[1:0]      | n/a      |
| 0x1C | TEMPH      |                |                       |          | TEM         | P[9:2]      |           |              |             | n/a      |
| 0x1D | V5D        |                |                       | 1        | V5D         | [7:0]       |           | T            |             | n/a      |
| 0x1E | LHCFG1     | LHPWMPH        | LHEXTIADJ             | LH2100DC | LH2INTPWM   | LH2EN       | LH1100DC  | LH1INTPWM    | LH1EN       | 00000000 |
| 0x1F | LHCFG2     | LHIF           | Γ[1:0]                | LH2TSFL  | LH2HSILIMFL | LH2LSILIMFL | LH1TSFL   | LH1HSILIMFL  | LH1LSILIMFL | 00000000 |
| 0x20 | LHIL       |                |                       | RESE     | RVED        |             |           | LHI          | [1:0]       | n/a      |
| 0x21 | LHIH       |                |                       |          | LHI         | [9:2]       |           |              |             | n/a      |
| 0x22 | LHIFILTL   |                |                       |          |             |             |           | LHIFII       | _T[1:0]     | n/a      |
| 0x23 | LHIFILTH   |                |                       |          |             | LT[9:2]     |           | 1            |             |          |
| 0x24 | LH1IADJL   |                |                       | RESE     | ERVED       |             |           | LH1IA        | DJ[1:0]     | 00000000 |
| 0x25 | LH1IADJH   |                | LH1IADJ[9:2]          |          |             |             |           |              |             | 00000000 |
| 0x26 | LH2IADJL   |                | RESERVED LH2IADJ[1:0] |          |             |             |           |              |             | 00000000 |
| 0x27 | LH2IADJH   |                | LH2IADJ[9:2]          |          |             |             |           |              |             | 00000000 |
| 0x28 | LHCH1PWML  |                | LH1PWM[7:0]           |          |             |             |           |              |             | 00000000 |
| 0x29 | LHCH1PWMH  |                |                       | RESE     | RVED        |             |           | LH1PV        | VM[9:8]     | 00000000 |
| 0x2A | LHCH2PWML  |                | LH2PWM[7:0]           |          |             |             |           |              |             | 00000000 |
| 0x2B | LHCH2PWMH  |                | RESERVED LH2PWM[9:8]  |          |             |             |           |              | 00000000    |          |
| 0x2C | LH1TON     |                | RESERVED LH1TON[5:0]  |          |             |             |           |              | 00000111    |          |
| 0x2D | LH2TON     | RESE           | RVED                  |          |             | LH2TC       | DN[5:0]   |              |             | 00000111 |



## **Register Maps (continued)**

## Table 4. TPS92520-Q1 Register Map (continued)

| ADDR | REGISTER | D7 | D6         | D5 | D4 | D3 | D2 | D1 | D0 | DEFAULT  |
|------|----------|----|------------|----|----|----|----|----|----|----------|
| 0x2E | RESET    |    | RESET[7:0] |    |    |    |    |    |    | 00000000 |

Complex bit access types are encoded to fit into small table cells. Table 5 shows the codes that are used for access types in this section.

**Table 5. Access Type Codes** 

| Access Type | Code | Description                            |
|-------------|------|----------------------------------------|
| W           | W    | Write                                  |
| R           | R    | Read                                   |
| R/W         | R/W  | Read and Write                         |
| RC          | RC   | Read to clear                          |
| -n          |      | Value after reset or the default value |

The following sections provide the descriptions for different registers.

#### 7.6.1 Configuration Registers

The configuration registers are used to control the device operation and program the fault response. Configuration registers are read and write capable.

**Table 6. Configuration Registers** 

| Address | Acronym | Register Name                                      | Section         |
|---------|---------|----------------------------------------------------|-----------------|
| 0x00    | SYSCFG1 | System Configuration Register 1                    | Section 7.6.1.1 |
| 0x01    | SYSCFG2 | System Configuration Register 2                    | Section 7.6.1.2 |
| 0x02    | CMWTAP  | Communication Watchdog Timer<br>Tap Point Register | Section 7.6.1.3 |

#### 7.6.1.1 SYSCFG1 Register (address = 0x00) [reset = 0x10]

The SYSCFG1 register is the first system configuration register and it contains bits associated with the enabling of channels and several device-related functions. Figure 45 shows SYSCFG1. Table 7 describes SYSCFG1.

Figure 45. System Configuration Register 1 (SYSCFG1)

| 7       | 6      | 5      | 4      | 3         | 2      | 1         | 0      |
|---------|--------|--------|--------|-----------|--------|-----------|--------|
| FPINRST | PWMPH  | LHSW   | CMWEN  | CH2INTPWM | CH2EN  | CH1INTPWM | CH1EN  |
| W-0b    | R/W-0b | R/W-0b | R/W-1b | R/W-0b    | R/W-0b | R/W-0b    | R/W-0b |

Table 7. System Configuration Register 1 Field Description

| Bit | Field   | Туре | Reset | Description                                                                                                                                                                                                                                                                 |
|-----|---------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FPINRST | W    | 0     | Reset open-drain fault output if there are no active faults in the system. Note that this bit is write-only. Any reads of this register return 0 in the FPINRST bit location. 0 = Do not care 1 = Reset open-drain fault output                                             |
| 6   | PWMPH   | R/W  | 0     | PWM phase shift setting for internal PWM generator 0 = 180° phase shift between internally generated PWM signals 1 = 0° phase shift between internally generated PWM signals                                                                                                |
| 5   | LHSW    | R/W  | 0     | Software limp-home mode. The limp-home mode can be activated by writing to the register. The bit is also set high in case of communication failure. The bit has to be written to zero to return to normal operation.  0 = Normal Operation 1 = Operation in limp-home state |
| 4   | CMWEN   | R/W  | 1     | Communication watch dog timer 0 = Disable communication watch dog timer 1 = Enable communication watch dog timer                                                                                                                                                            |



Table 7. System Configuration Register 1 Field Description (continued)

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | CH2INTPWM | R/W  | 0     | This bit is used to enable internal PWM generator function for channel 2. 0 = LED current duty cycle of channel 2 controlled by the external signal connected to UDIM2 input 1 = LED current duty cycle of channel 2 controlled by the internal PWM generator (registers PWMDIV and CH2PWM). UDIM2 input must be above V <sub>UDIM2(UVLO)</sub> . |
| 2   | CH2EN     | R/W  | 0     | CH2 enable. This bit controls the operation of channel 2.  0 = Disable LED channel 2  1 = Enable LED channel 2                                                                                                                                                                                                                                    |
| 1   | CH1INTPWM | R/W  | 0     | This bit is used to enable internal PWM generator function for channel 1.  0 = LED current duty cycle of channel 1 controlled by external signal connected to UDIM1 input  1 = LED current duty cycle of channel 1 controlled by internal PWM generator (registers PWMDIV and CH1PWM). UDIM1 input must be above V <sub>UDIM1(UVLO)</sub> .       |
| 0   | CH1EN     | R/W  | 0     | CH1 enable. This bit controls the operation of channel 1. 0 = Disable LED channel 1 1 = Enable LED channel 1                                                                                                                                                                                                                                      |

# 7.6.1.2 SYSCFG2 Register (address = 0x01) [reset = 0x00]

The SYSCFG2 register is the second system configuration register. This register contains bits associated with enabling fault handling for both channels and configuring the fault timer. Figure 46 shows SYSCFG2. Table 8 describes SYSCFG2.

Figure 46. System Configuration Register 2 (SYSCFG2)

|   | 7     | 6   | 5       | 4           | 3           | 2       | 1           | 0           |
|---|-------|-----|---------|-------------|-------------|---------|-------------|-------------|
|   | IFT   | -   | CH2TSFL | CH2HSILIMFL | CH2LSILIMFL | CH1TSFL | CH1HSILIMFL | CH1LSILIMFL |
| Ī | R/W - | 00b | R/W-0b  | R/W-0b      | R/W-0b      | R/W-0b  | R/W-0b      | R/W-0b      |

Table 8. System Configuration Register 2 Field Description

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                |
|-----|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | IFT         | R/W  | 00    | IFT sets the counter limit for the fault timer as shown below.  00 = 3.6 ms fault timer  01 = 7.2 ms fault timer  10 = 14.4 ms fault timer  11 = 28.8 ms fault timer                                                                                       |
| 5   | CH2TSFL     | R/W  | 0     | Channel 2 thermal shutdown fault response 0 = Channel 2 auto-restarts based on internal temperature hysteresis. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the CH2EN bit is programmed high by SPI command.          |
| 4   | CH2HSILIMFL | R/W  | 0     | Channel 2 high-side FET current limit fault response 0 = Channel 2 auto-restarts after the ILIM fault timer has expired. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the CH2EN bit is programmed high by SPI command. |
| 3   | CH2LSILIMFL | R/W  | 0     | Channel 2 low-side FET current limit fault response 0 = Channel 2 auto-restarts after the ILIM fault timer has expired. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the CH2EN bit is programmed high by SPI command.  |
| 2   | CH1TSFL     | R/W  | 0     | Channel 1 thermal shutdown fault response 0 = Channel 1 auto-restarts based on internal temperature hysteresis. 1 = Channel 1 is latched off; CH1EN bit is reset and channel 1 is disabled until the CH1EN bit is programmed high by SPI command.          |
| 1   | CH1HSILIMFL | R/W  | 0     | Channel 1 high side FET current limit fault response 0 = Channel 1 auto-restarts after the ILIM fault timer has expired. 1 = Channel 1 is latched off; CH1EN bit is reset and channel 1 is disabled until the CH1EN bit is programmed high by SPI command. |
| 0   | CH1LSILIMFL | R/W  | 0     | Channel 1 low side FET current limit fault response 0 = Channel 1 auto-restarts after the ILIM fault timer has expired. 1 = Channel 1 is latched off; CH1EN bit is reset and channel 1 is disabled until the CH1EN bit is programmed high by SPI command.  |



### 7.6.1.3 CMWTAP Register (address = 0x02) [reset = 0x08]

The CMWTAP register sets the tap point (that is the bit number, starting from 0) on the 25-bit communication watchdog timer to establish the timeout condition. By default, the tap point is set to bit 24. Figure 47 shows CMWTAP. Table 9 describes CMWTAP.

Figure 47. Communication Watchdog Timer Tap Point Register (CMWTAP)



#### Table 9. CMWTAP-to-Tap Point Mapping

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED | R    | 0000  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3-0 | CMWTAP   | R/W  | 1000  | Mapping of CMWTAP bits to the tap points  0000 = Tap point set to bit 16 corresponding to 6.1 ms (typical) watch dog period.  0001 = Tap point set to bit 17 corresponding to 12.1 ms (typical) watch dog period.  0010 = Tap point set to bit 18 corresponding to 24.3 ms (typical) watch dog period.  0011 = Tap point set to bit 19 corresponding to 48.5 ms (typical) watch dog period.  0100 = Tap point set to bit 20 corresponding to 97.1 ms (typical) watch dog period.  0101 = Tap point set to bit 21 corresponding to 194.2 ms (typical) watch dog period.  0110 = Tap point set to bit 22 corresponding to 388.3 ms (typical) watch dog period.  0111 = Tap point set to bit 23 corresponding to 776.7 ms (typical) watch dog period.  1000 through 1111 = Tap point set to bit 24 corresponding to 1.52 s (typical) watchdog period. |

#### 7.6.2 STATUS Registers

The status registers are used to report warning and fault conditions. Status registers are read-only registers. Reading the register clears the bits that are set if the condition that caused them no long exists. The clearing of the bits happens at the end of the read response SPI transfer, not at the end of the read command SPI transfer. All bits are active-high.

**Table 10. Status Registers** 

| Address | Acronym | Register Name                 | Section         |
|---------|---------|-------------------------------|-----------------|
| 0x03    | STATUS1 | Status 1 Register (Read-Only) | Section 7.6.2.1 |
| 0x04    | STATUS2 | Status 2 Register (Read Only) | Section 7.6.2.2 |
| 0x05    | STATUS3 | Status 3 Register (Read Only) | Section 7.6.2.3 |

### 7.6.2.1 STATUS1 Register (address = 0x03)

Figure 48 shows STATUS1. Table 11 describes STATUS1.

Figure 48. Status 1 Register (Read-Only) (STATUS1)

| 7         | 6         | 5        | 4         | 3         | 2         | 1        | 0         |
|-----------|-----------|----------|-----------|-----------|-----------|----------|-----------|
| CH2LSILIM | CH2HSILIM | CH2SHORT | CH2COMPOV | CH1LSILIM | CH1HSILIM | CH1SHORT | CH1COMPOV |
| RC-0b     | RC-0b     | RC-0b    | RC-0b     | RC-0b     | RC-0b     | RC-0b    | RC-0b     |

Table 11. Status 1 Register Field Description

| Bit | Field     | Туре | Reset | Description                                                                                                            |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------|
| 7   | CH2LSILIM | RC   | 0     | Indicates low-side switch current limit fault on channel 2. Low-side switch current is greater than 1.5 A (typical).   |
| 6   | CH2HSILIM | RC   | 0     | Indicates high-side switch current limit fault on channel 2. High-side switch current is greater than 2.7 A (typical). |
| 5   | CH2SHORT  | RC   | 0     | Indicates output short circuit fault on channel 2. CSP pin voltage is below 2.45 V.                                    |
| 4   | CH2COMPOV | RC   | 0     | Indicates overvoltage condition on COMP2 pin. COMP2 pin voltage is greater than 3.2 V.                                 |



# Table 11. Status 1 Register Field Description (continued)

| Bit | Field     | Туре | Reset                                                                                                         | Description                                                                                                          |
|-----|-----------|------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| 3   | CH1LSILIM | RC   | 0                                                                                                             | Indicates low-side switch current limit fault on channel 1. Low-side switch current is greater than 1.5 A (typical). |
| 2   | CH1HSILIM | RC   | 0 Indicates high-side switch current limit fault on channel 1. High-side switch greater than 2.7 A (typical). |                                                                                                                      |
| 1   | CH1SHORT  | RC   | 0                                                                                                             | Indicates output short circuit fault on channel 1. CSP pin voltage is below 2.45 V.                                  |
| 0   | CH1COMPOV | RC   | 0                                                                                                             | Indicates overvoltage condition on COMP1 pin. COMP1 pin voltage is greater than 3.2 V.                               |

### 7.6.2.2 STATUS2 Register (address = 0x04)

STATUS2 register is a read-only register. Figure 49 shows STATUS2. Table 12 describes STATUS2.

# Figure 49. Status 2 Register (Read Only) (STATUS2)

| 7        | 6 | 5     | 4        | 3          | 2     | 1        | 0          |
|----------|---|-------|----------|------------|-------|----------|------------|
| RESERVED |   | CH2TP | CH2BSTUV | CH2TOFFMIN | CH1TP | CH1BSTUV | CH1TOFFMIN |
| R-00b    |   | RC-0b | RC-0b    | RC-0b      | RC-0b | RC-0b    | RC-0b      |

# Table 12. Status 2 Register Field Description

| Bit | Field      | Туре | Reset | Description                                                                                                                  |  |
|-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------|--|
| 7-6 | RESERVED   | R    | 00    | Reserved                                                                                                                     |  |
| 5   | CH2TP      | RC   | 0     | Indicates overtemperature thermal protection for channel 2. The channel automatically restarts when the bit is cleared to 0. |  |
| 4   | CH2BSTUV   | RC   | 0     | Indicates bootstrap undervoltage fault condition on channel 2. BST2 pin voltage less than 2.95 V.                            |  |
| 3   | CH2TOFFMIN | RC   | 0     | Indicates channel 2 operation at maximum duty cycle.                                                                         |  |
| 2   | CH1TP      | RC   | 0     | Indicates overtemperature thermal protection for channel 1. The channel automatically restarts when the bit is cleared to 0. |  |
| 1   | CH1BSTUV   | RC   | 0     | Indicates bootstrap undervoltage fault condition on channel 1. BST1 pin voltage is less than 2.95 V.                         |  |
| 0   | CH1TOFFMIN | RC   | 0     | Indicates channel 1 operation at maximum duty cycle.                                                                         |  |

# 7.6.2.3 STATUS3 Register (address = 0x05)

STATUS3 register is a read-only register. Figure 50 shows STATUS3. Table 13 describes STATUS3.

## Figure 50. Status 3 Register (Read Only) (STATUS3)

| 7          | 6     | 5     | 4          | 3     | 2     | 1         | 0         |
|------------|-------|-------|------------|-------|-------|-----------|-----------|
| STANDALONE | V5AUV | CMWTC | CMWTO[1:0] |       | PC    | CH2STATUS | CH1STATUS |
| R-0b       | RC-0b | RC-0  | 0b         | RC-0b | RC-1b | RC-0b     | RC-0b     |

# Table 13. Status 3 Register Field Description

| Bit | Field      | Туре | Reset                                                                                                           | Description                                                                                                                                                                                                                                                     |
|-----|------------|------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | STANDALONE | R    | Indicates standalone mode. This bit can be cleared by issuing the RESET or DETECT command (see RESET register). |                                                                                                                                                                                                                                                                 |
| 6   | V5AUV      | RC   | 0                                                                                                               | Indicates V5A undervoltage fault condition.                                                                                                                                                                                                                     |
| 5-4 | СМЖТО      | RC   | 00                                                                                                              | Indicates the number of times the communication watchdog timer has expired.  00 = Default (normal operation)  01 = Watchdog has expired 1 time.  10 = Watchdog has expired 2 times.  11 = Watchdog has expired 3 times. Device transitions into limp-home mode. |
| 3   | TW         | RC   | 0                                                                                                               | Indicates overtemperature thermal warning                                                                                                                                                                                                                       |
| 2   | PC         | RC   | 1                                                                                                               | Power cycle bit is set at power up and is considered a fault. The PC bit must be cleared before the channels can be enabled.                                                                                                                                    |

Copyright © 2019–2020, Texas Instruments Incorporated



### Table 13. Status 3 Register Field Description (continued)

| Bit | Field     | Туре | Reset | Description                                                                          |
|-----|-----------|------|-------|--------------------------------------------------------------------------------------|
| 1   | CH2STATUS | RC   | 0     | Logic OR of the fault bits for channel 2 excluding over temperature thermal warning. |
| 0   | CH1STATUS | RC   | 0     | Logic OR of the fault bits for channel 1 excluding over temperature thermal warning. |

### 7.6.3 Device Control Registers

The control registers are used to enable sleep mode and program the temperature warning threshold, LED current, and PWM duty cycle set points. The registers are read- and write-capable.

**Table 14. Device Control Registers** 

| Address | Acronym    | Register Name                                      | Section          |
|---------|------------|----------------------------------------------------|------------------|
| 0x06    | TWLMT[9:2] | Thermal Warning Limit                              | Section 7.6.3.1  |
| 0x07    | SLEEP      | Sleep Command Register                             | Section 7.6.3.2  |
| 0x08    | CH1IADJL   | Channel 1 Analog Current Control<br>Register (LSB) | Section 7.6.3.3  |
| 0x09    | CH1IADJH   | Channel 1 Analog Current Control<br>Register (MSB) | Section 7.6.3.4  |
| 0x0A    | CH2IADJL   | Channel 2 Analog Current Control<br>Register (LSB) | Section 7.6.3.5  |
| 0x0B    | CH2IADJH   | Channel 2 Analog Current Control<br>Register (MSB) | Section 7.6.3.6  |
| 0x0C    | PWMDIV     | Internal PWM Clock Divider<br>Register             | Section 7.6.3.7  |
| 0x0D    | CH1PWML    | Channel 1 PWM Width Register (LSB)                 | Section 7.6.3.8  |
| 0x0E    | CH1PWMH    | Channel 1 PWM Width Register (MSB)                 | Section 7.6.3.9  |
| 0x0F    | CH2PWML    | Channel 2 PWM Width Register (LSB)                 | Section 7.6.3.10 |
| 0x10    | CH2PWMH    | Channel 2 PWM Width Register (MSB)                 | Section 7.6.3.11 |
| 0x11    | CH1TON     | Channel 1 On-Time Register                         | Section 7.6.3.12 |
| 0x12    | CH2TON     | Channel 2 On-Time Register                         | Section 7.6.3.13 |

# 7.6.3.1 Thermal Warning Limit (address = 0x06) [reset = 0x8A]

Figure 51 shows TWLMT[9:2]. Table 15 describes TWLMT[9:2].

# Figure 51. Thermal Warning Limit Register



# **Table 15. Thermal Warning Limit Field Description**

| Bit | Field      | Туре | Reset    | Description                                                                                                                                                                                                                           |
|-----|------------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TWLMT[9:2] | R/W  | 10001010 | TWLMT[9:2] sets the Thermal Warning (TW) bit when the most significant 8 bits of the ADC reading of the TEMP value exceed the programmed value. The default value is 138 decimal, or 0x8Ah (corresponding to a temperature of 125°C). |

# 7.6.3.2 SLEEP Command (address = 0x07) [reset = 0x00]

Figure 52 shows the SLEEP register. Table 16 describes the SLEEP register.



#### Figure 52. Sleep Command Register



### **Table 16. Sleep Command Register Field Description**

| Bit | Field    | Туре | Reset  | Description                                                                                                                                                                                                                   |
|-----|----------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED | R    | 000000 | Reserved                                                                                                                                                                                                                      |
| 1-0 | SLEEP    | R/W  | 00     | Device sleep mode. The low-power sleep mode can be activated by writing to the register.  00 = Exit sleep mode and return to normal operation (SLEEP OFF).  01 = Enter sleep mode (SLEEP ON).  10 = No effect  11 = No effect |

### 7.6.3.3 CH1IADJL Control Register (address = 0x08) [reset = 0x00]

Figure 53 shows the CH1IADJL register. Table 17 describes the CH1IADJL register.

# Figure 53. Channel 1 Analog Current Register (LSB)



### Table 17. Channel 1 Analog Current Control Register Field Description

| Bit | Field        | Туре | Reset  | Description                                                                                                                     |
|-----|--------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED     | R    | 000000 | Reserved                                                                                                                        |
| 1-0 | CH1IADJ[1:0] | R/W  | 00     | Channel 1 analog current control. The 2 LSBs of the 10-bit IADJ DAC for channel 1 can be programmed by writing to the register. |

### 7.6.3.4 CH1IADJH Control Register (address = 0x09) [reset = 0x00]

Figure 54 shows the CH1IADJH register. Table 18 describes the CH1IADJH register.

## Figure 54. Channel 1 Analog Current Control Register (MSB)



# Table 18. Channel 1 Analog Current Control Register Field Description

| Bit | Field        | Туре | Reset    | Description                                                                                                                     |
|-----|--------------|------|----------|---------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH1IADJ[9:2] | R/W  | 00000000 | Channel 1 analog current control. The 8 MSBs of the 10-bit IADJ DAC for channel 1 can be programmed by writing to the register. |

## 7.6.3.5 CH2IADJL Control Register (address = 0x0A) [reset = 0x00]

Figure 55 shows the CH2IADJL register. Table 19 describes the CH2IADJL register.

Figure 55. Channel 2 Analog Current Control Register (LSB)



Copyright © 2019–2020, Texas Instruments Incorporated



### Table 19. Channel 2 Analog Current Control Register Field Description

| BIT | FIELD        | TYPE | RESET  | DESCRIPTION                                                                                                                     |
|-----|--------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED     | R    | 000000 | Reserved                                                                                                                        |
| 1-0 | CH2IADJ[1:0] | R/W  | 00     | Channel 2 analog current control. The 2 LSBs of the 10-bit IADJ DAC for channel 2 can be programmed by writing to the register. |

## 7.6.3.6 CH2IADJH Control Register (address = 0x0B) [reset = 0x00]

Figure 56 shows the CH2IADJH register. Table 20 describes the CH2IADJH register.

### Figure 56. Channel 2 Analog Current Control Register (MSB)



### Table 20. Channel 2 Analog Current Control Register Field Description

| Bit | Field        | Туре | Reset | Description                                                                                                                     |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH2IADJ[9:2] | R/W  |       | Channel 2 analog current control. The 8 MSBs of the 10-bit IADJ DAC for channel 2 can be programmed by writing to the register. |

# 7.6.3.7 PWMDIV Register (address = 0x0C) [reset = 0x04]

Figure 57 shows the PWMDIV register. Table 21 describes the PWMDIV register.

### Figure 57. Internal PWM Clock Divider Register (LSB)



# Table 21. Internal PWM Clock Divider Register Field Description

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | RESERVED    | R    | 00000 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2-0 | PWMDIV[2:0] | R/W  | 100   | This 3-bit value selects the clock divider for the internal PWM generator. The PWM clock is derived based on typical oscillator frequency of 10.8 MHz. 000 = Divide oscillator clock by 7 ( $f_{PWM}$ = 1507 Hz). 001 = Divide oscillator clock by 8 ( $f_{PWM}$ = 1318 Hz). 010 = Divide oscillator clock by 10 ( $f_{PWM}$ = 1055 Hz). 011 = Divide oscillator clock by 12 ( $f_{PWM}$ = 879 Hz). 100 = Divide oscillator clock by 16 ( $f_{PWM}$ = 659 Hz). 101 = Divide oscillator clock by 24 ( $f_{PWM}$ = 439 Hz). 110 = Divide oscillator clock by 49 ( $f_{PWM}$ = 215 Hz). 111 = Divide oscillator clock by 98 ( $f_{PWM}$ = 108 Hz). |

# 7.6.3.8 CH1PWML Register (address = 0x0D) [reset = 0x00]

Figure 58 shows the CH1PWML register. Table 22 describes the CH1PWML register.

### Figure 58. Channel 1 PWM Width Register (LSB)



### Table 22. Channel 1 PWM Width Register Field Description

| ı | Bit | Field       | Туре | Reset    | Description                                                                                                                 |
|---|-----|-------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------|
|   | 7-0 | CH1PWM[7:0] | R/W  | 00000000 | Channel 1 PWM width control. The 8 LSBs of the 10-bit PWM WIDTH for channel 1 can be programmed by writing to the register. |



# 7.6.3.9 CH1PWMH Register (address = 0x0E) [reset = 0x00]

Figure 59 shows the CH1PWMH register. Table 23 shows the CH1PWMH register.

## Figure 59. Channel 1 PWM Width Register (MSB)



#### Table 23. Channel 1 PWM Width Register Field Description

| Bit | Field       | Туре | Reset  | Description                                                                                                                 |
|-----|-------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED    | R    | 000000 | Reserved                                                                                                                    |
| 1-0 | CH1PWM[9:8] | R/W  | 00     | Channel 1 PWM width control. The 2 MSBs of the 10-bit PWM WIDTH for channel 1 can be programmed by writing to the register. |

### 7.6.3.10 CH2PWML Register (address = 0x0F) [reset = 0x00]

Figure 60 shows the CH2PWML register. Table 24 describes the CH2PWML register.

# Figure 60. Channel 2 PWM Width Register (LSB)



### Table 24. Channel 2 PWM Width Register Field Description

| Bit | Field       | Туре | Reset | Description                                                                                                                 |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH2PWM[7:0] | R/W  |       | Channel 2 PWM width control. The 8 LSBs of the 10-bit PWM WIDTH for channel 2 can be programmed by writing to the register. |

### 7.6.3.11 CH2PWMH Register (address = 0x10) [reset = 0x00]

Figure 61 shows the CH2PWMH register. Table 25 describes the CH2PWMH register.

#### Figure 61. Channel 2 PWM Width Register (MSB)



#### Table 25. Channel 2 PWM Width Register Field Description

| Bit | Field       | Туре | Reset  | Description                                                                                                                 |
|-----|-------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED    | R    | 000000 | Reserved                                                                                                                    |
| 1-0 | CH2PWM[9:8] | R/W  | 00     | Channel 2 PWM width control. The 2 MSBs of the 10-bit PWM WIDTH for channel 2 can be programmed by writing to the register. |

## 7.6.3.12 CH1TON Register (address = 0x11) [reset = 0x07]

Figure 62 shows the CH1TON register. Table 26 describes the CH1TON register.

# Figure 62. Channel 1 On-Time Register



Copyright © 2019-2020, Texas Instruments Incorporated



### Table 26. Channel 1 On-Time Register Field Description

| Bit | Field       | Туре | Reset  | Description                                                                                                                                                                   |
|-----|-------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED    | R    | 00     | Reserved                                                                                                                                                                      |
| 5-0 | CH1TON[5:0] | R/W  | 000111 | Channel 1 on-time control. The pseudo-fixed switching frequency for channel 1 is set by writing to this register. Default value is set to ensure 437-kHz switching frequency. |

# 7.6.3.13 CH2TON Register (address = 0x12) [reset = 0x07]

Figure 63 shows the CH1TON register. Table 27 describes the CH1TON register.

#### Figure 63. Channel 2 On-Time Register



## Table 27. Channel 2 On-Time Register Field Description

| Bit | Field       | Туре | Reset  | Description                                                                                                                                                                   |
|-----|-------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED    | R    | 00     | Reserved                                                                                                                                                                      |
| 5-0 | CH2TON[5:0] | R/W  | 000111 | Channel 2 on-time control. The pseudo-fixed switching frequency for channel 2 is set by writing to this register. Default value is set to ensure 437 kHz switching frequency. |

#### 7.6.4 ADC Measurements

The output of ADC conversion is stored in the ADC measurement registers. ADC measurement registers are read-only registers. Only the 8 MSBs from 10-bit ADC are used and the remaining 2 LSBs are ignored.

#### **Table 28. ADC Measurements**

| Address | Acronym    | Register Name       | Section          |
|---------|------------|---------------------|------------------|
| 0x13    | CH1VIN     | CH1VIN Register     | Section 7.6.4.1  |
| 0x14    | CH1VLED    | CH1VLED Register    | Section 7.6.4.2  |
| 0x15    | CH1VLEDON  | CH1VLEDON Register  | Section 7.6.4.3  |
| 0x16    | CH1VLEDOFF | CH1VLEDOFF Register | Section 7.6.4.4  |
| 0x17    | CH2VIN     | CH2VIN Register     | Section 7.6.4.5  |
| 0x18    | CH2VLED    | CH2VLED Register    | Section 7.6.4.6  |
| 0x19    | CH2VLEDON  | CH2VLEDON Register  | Section 7.6.4.7  |
| 0x1A    | CH2VLEDOFF | CH2VLEDOFF Register | Section 7.6.4.8  |
| 0x1B    | TEMPL      | TEMPL Register      | Section 7.6.4.9  |
| 0x1C    | TEMPH      | TEMPH Register      | Section 7.6.4.10 |
| 0x1D    | V5D        | V5D Register        | Section 7.6.4.11 |

### 7.6.4.1 CH1VIN Measurement (address = 0x13)

Figure 64 shows the CH1VIN register. Table 29 describes the CH1VIN register.

#### Figure 64. CH1VIN Register

| 7 | 6 | 5 | 4      | 3       | 2 | 1 | 0 |
|---|---|---|--------|---------|---|---|---|
|   |   |   | CH1V   | IN[7:0] |   |   |   |
|   |   |   | R-0000 | 00000b  |   |   |   |



### Table 29. CH1VIN Register Field Description

| Bit | Field  | Туре | Reset | Description                                                                                                                                                                                                                  |
|-----|--------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH1VIN | R    |       | ADC measurement of the drain voltage node for channel 1. The VIN1 pin voltage is internally attenuated by 0.037 to achieve an 8-bit conversion ratio of 65/255 (V/dec). The full scale reading represents 65 V at VIN1 node. |

# 7.6.4.2 CH1VLED Measurement (address = 0x14)

Figure 65 shows the CH1VLED register. Table 30 describes the CH1VLED register.

### Figure 65. CH1VLED Register



## Table 30. CH1VLED Register Field Description

| Bit | Field   | Туре | Reset    | Description                                                                                                                                                                                                         |
|-----|---------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH1VLED | R    | 00000000 | ADC measurement of the CSN1 node for channel 1. The CSN1 pin voltage is internally attenuated by 0.037 to achieve an 8-bit conversion ratio of 65/255 (V/dec). The full scale reading represents 65 V at CSN1 node. |

# 7.6.4.3 CH1VLEDON Measurement (address = 0x15)

Figure 66 shows the CH1VLEDON register. Table 31 describes the CH1VLEDON register.

### Figure 66. CH1VLEDON Register

| 7 | 6 | 5 | 4      | 3        | 2 | 1 | 0 |
|---|---|---|--------|----------|---|---|---|
|   |   |   | CH1VLE | DON[7:0] |   |   |   |
|   |   |   | R-000  | 00000b   |   |   |   |

#### Table 31. CH1VLEDON Register Field Description

| Е | Bit | Field     | Туре | Reset Description |                                                                                   |
|---|-----|-----------|------|-------------------|-----------------------------------------------------------------------------------|
| 7 | '-0 | CH1VLEDON | R    | 00000000          | ADC measurement of the CSN1 node for channel 1 before falling edge of PWM signal. |

### 7.6.4.4 CH1VLEDOFF Measurement (address = 0x16)

Figure 67 shows the CH1VLEDOFF register. Table 32 describes the CH1VLEDOFF register.

### Figure 67. CH1VLEDOFF Register

| 7 | 6 | 5 | 4      | 3         | 2 | 1 | 0 |
|---|---|---|--------|-----------|---|---|---|
|   |   |   | CH1VLE | OOFF[7:0] |   |   |   |
|   |   |   | R-0000 | 00000b    |   |   |   |

### Table 32. CH1VLEDOFF Register Field Description

| Bit | Field      | Туре | Reset   | Description                                                                      |
|-----|------------|------|---------|----------------------------------------------------------------------------------|
| 7-0 | CH1VLEDOFF | R    | 0000000 | ADC measurement of the CSN1 node for channel 1 before rising edge of PWM signal. |

### 7.6.4.5 CH2VIN Measurement (address = 0x17)

Figure 68 shows the CH2VIN register. Table 33 describes the CH2VIN register.

Copyright © 2019–2020, Texas Instruments Incorporated



### Figure 68. CH2VIN Register



## **Table 33. CH2VIN Register Field Description**

| Bit | Field  | Туре | Reset | Description                                                                                                                                                                                                                  |
|-----|--------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH2VIN | R    |       | ADC measurement of the drain voltage node for channel 2. The VIN2 pin voltage is internally attenuated by 0.037 to achieve an 8-bit conversion ratio of 65/255 (V/dec). The full scale reading represents 65 V at VIN2 node. |

### 7.6.4.6 CH2VLED Measurement (address = 0x18)

Figure 69 shows the CH2VLED register. Table 34 describes the CH2VLED register.

# Figure 69. CH2VLED Register



# Table 34. CH2VLED Register Field Description

| Bit | Field   | Туре | Reset | Description                                                                                                                                                                                                         |  |
|-----|---------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7-0 | CH2VLED | R    |       | ADC measurement of the CSN2 node for channel 2. The CSN2 pin voltage is internally attenuated by 0.037 to achieve an 8-bit conversion ratio of 65/255 (V/dec). The full scale reading represents 65 V at CSN2 node. |  |

## 7.6.4.7 CH2VLEDON Measurement (address = 0x19)

Figure 70 shows the CH2VLEDON register. Table 35 describes the CH2VLEDON register.

### Figure 70. CH2VLEDON Register



### Table 35. CH2VLEDON Register Field Description

| Bi  | Field |      | Туре | Reset    | Description                                                                       |
|-----|-------|------|------|----------|-----------------------------------------------------------------------------------|
| 7-0 | CH2VL | EDON | R    | 00000000 | ADC measurement of the CSN2 node for channel 2 before falling edge of PWM signal. |

### 7.6.4.8 CH2VLEDOFF Measurement (address = 0x1A)

Figure 71 shows the CH2VLEDOFF register. Table 36 describes the CH2VLEDOFF register.

# Figure 71. CH2VLEDOFF Register



### Table 36. CH2VLEDOFF Register Field Description

| Bit | Field      | Туре | Reset    | Description                                                                      |
|-----|------------|------|----------|----------------------------------------------------------------------------------|
| 7-0 | CH2VLEDOFF | R    | 00000000 | ADC measurement of the CSN2 node for channel 2 before rising edge of PWM signal. |



### 7.6.4.9 TEMPL Measurement (address = 0x1B)

Figure 72 shows the TEMPL register. Table 37 describes the TEMPL register.

## Figure 72. TEMPL Register (LSB)



#### Table 37. TEMPL Register Field Description

| Bit | Field     | Туре | Reset  | Description                                                                                                           |  |
|-----|-----------|------|--------|-----------------------------------------------------------------------------------------------------------------------|--|
| 7-2 | RESERVED  | R    | 000000 | Reserved                                                                                                              |  |
| 1-0 | TEMP[1:0] | R    | 00     | ADC measurement of the junction temperature. The register reports the 2 LSBs of the junction/exposed pad temperature. |  |

### 7.6.4.10 TEMPH Measurement (address = 0x1C)

Figure 73 shows the TEMPH register. Table 38 describes the TEMPH register.

# Figure 73. TEMPH Register



#### Table 38. TEMPH Register Field Description

| Bit | Field     | Туре | Reset   | Description                                                                                                           |  |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------|--|
| 7-0 | TEMP[9:2] | R    | 0000000 | ADC measurement of the junction temperature. The register reports the 8 MSBs of the junction/exposed pad temperature. |  |

### 7.6.4.11 V5D Measurement (address = 0x1D)

Figure 74 shows the V5D register. Table 39 describes the V5D register.

### Figure 74. V5D Register



#### **Table 39. V5D Register Field Description**

| Bit | Field    | Туре | Reset    | Description                                                                                                                                            |  |
|-----|----------|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7-0 | V5D[7:0] | R    | 00000000 | ADC measurement of the 5-V bias supply. The V5D pin voltage is internally attenuated by 0.45 to achieve an 8-bit conversion ratio of 5.33/255 (V/dec). |  |

### 7.6.5 Limp-Home Configuration and Command Registers

Copyright © 2019-2020, Texas Instruments Incorporated

The limp-home registers are used to control the device when operating in limp-home mode. Limp-home registers are read and write capable.

Table 40. Limp-Home Configuration and Command Registers

| Address | Acronym | Register Name                                      | Section         |  |
|---------|---------|----------------------------------------------------|-----------------|--|
| 0x1E    | LHCFG1  | Limp-Home Configuration Register                   | Section 7.6.5.1 |  |
| 0x1F    | LHCFG2  | Limp-Home Configuration Register 2                 | Section 7.6.5.2 |  |
| 0x20    | LHIL    | Limp-Home Mode External Current<br>Reference (LSB) | Section 7.6.5.3 |  |



# Table 40. Limp-Home Configuration and Command Registers (continued)

|         | •        | _                                                          | ,                |
|---------|----------|------------------------------------------------------------|------------------|
| Address | Acronym  | Register Name                                              | Section          |
| 0x21    | LHIH     | Limp-Home Mode External Current<br>Reference (MSB)         | Section 7.6.5.4  |
| 0x22    | LHIFILTL | Limp-Home Mode Filtered External<br>Current Register (LSB) | Section 7.6.5.5  |
| 0x23    | LHIFILTH | Limp-Home Mode Filtered External<br>Current Register (MSB) | Section 7.6.5.6  |
| 0x24    | LH1IADJL | Channel 1 Limp-Home Mode<br>Analog Current Register (LSB)  | Section 7.6.5.7  |
| 0x25    | LH1IADJH | Channel 1 Limp-Home Mode<br>Analog Current Register (MSB)  | Section 7.6.5.8  |
| 0x26    | LH2IADJL | Channel 2 Limp-Home Mode<br>Analog Current Register (LSB)  | Section 7.6.5.9  |
| 0x27    | LH2IADJH | Channel 2 Limp-Home Mode<br>Analog Current Register (MSB)  | Section 7.6.5.10 |
| 0x28    | LH1PWML  | Channel 1 Limp-Home Mode PWM Width Register (LSB)          | Section 7.6.5.11 |
| 0x29    | LH1PWMH  | Channel 1 Limp-Home Mode PWM<br>Width Register (MSB)       | Section 7.6.5.12 |
| 0x2A    | LH2PWML  | Channel 2 Limp-Home Mode PWM Width Register (LSB)          | Section 7.6.5.13 |
| 0x2B    | LH2PWMH  | Channel 2 Limp-Home Mode PWM<br>Width Register (MSB)       | Section 7.6.5.14 |
| 0x2C    | LH1TON   | Channel 1 Limp-Home Mode On-<br>Time Register              | Section 7.6.5.15 |
| 0x2D    | LH2TON   | Channel 2 Limp-Home Mode On-<br>Time Register              | Section 7.6.5.16 |
|         |          |                                                            |                  |

# 7.6.5.1 LHCFG1 Register (address = 0x1E) [reset =0x00]

The LHCFG1 register contains bits associated with the enabling of channels and several device-related functions when operating in limp-home mode. Figure 75 shows the LHCFG1 register. Table 41 describes the LHCFG1 register.

Figure 75. Limp-Home Configuration Register 1 (LHCFG1)

| 7       | 6         | 5       | 4         | 3      | 2       | 1         | 0      |
|---------|-----------|---------|-----------|--------|---------|-----------|--------|
| LHPWMPH | LHEXTIADJ | LH2100D | LH2INTPWM | LH2EN  | LH1100D | LH1INTPWM | LH1EN  |
| R/W-0b  | R/W-0b    | R/W-0b  | R/W-0b    | R/W-0b | R/W-0b  | R/W-0b    | R/W-0b |

Table 41. Limp-Home Configuration Register 1 Field Description

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                         |
|-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LHPWMPH   | R/W  | 0     | PWM phase shift setting for internal PWM generator in limp-home mode.  0 = 180° phase shift between internally-generated PWM signals  1 = 0° phase shift between internally generated PWM signals                                                                                                                                                   |
| 6   | LHEXTIADJ | R/W  | 0     | This bit is used to select between internal or external current reference set point. The external reference is set by voltage on LHI pin and is converted to a 10-bit value by internal ADC.  0 = Use internal LHxIADJ register as the CHxIADJ setting in limp-home mode.  1 = Use external LHI reference as the CHxIADJ setting in limp-home mode. |
| 5   | LH2100D   | R/W  | 0     | Set channel 2 PWM duty cycle to 100% in limp-home mode.  0 = LED current duty cycle based on internal or external command  1 = LED current duty cycle set to 100%                                                                                                                                                                                   |



# Table 41. Limp-Home Configuration Register 1 Field Description (continued)

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 4   | LH2INTPWM | R/W  | 0     | This bit is used to enable internal PWM generator function for channel 2 in limphome mode.  0 = LED current duty cycle of channel 2 controlled by an external signal connected to UDIM2 input  1 = LED current duty cycle of channel 2 controlled by an internal PWM generator (registers PWMDIV and LH2PWM). UDIM2 input must be above V <sub>UDIM2(UVLO)</sub> threshold. |  |  |  |
| 3   | LH2EN     | R/W  | 0     | CH2 enable. This bit controls the operation of channel 2 in limp-home mode.  0 = Disable LED channel 2.  1 = Enable LED channel 2.                                                                                                                                                                                                                                          |  |  |  |
| 2   | LH1100D   | R/W  | 0     | Set channel 1 PWM duty cycle to 100% in limp-home mode.  0 = LED current duty cycle based on internal or external command  1 = LED current duty cycle set to 100%                                                                                                                                                                                                           |  |  |  |
| 1   | LH1INTPWM | R/W  | 0     | This bit is used to enable internal PWM generator function for channel 1 in limphome mode.  0 = LED current duty cycle of channel 1 controlled by external signal connected to UDIM1 input  1 = LED current duty cycle of channel 1 controlled by internal PWM generator (registers PWMDIV and LH1PWM). UDIM1 input must be above V <sub>UDIM1(UVLO)</sub> threshold.       |  |  |  |
| 0   | LH1EN     | R/W  | 0     | CH1 enable. This bit controls the operation of channel 1 in limp-home mode.  0 = Disable LED channel 1.  1 = Enable LED channel 1.                                                                                                                                                                                                                                          |  |  |  |

# 7.6.5.2 LHCFG2 Register (address = 0x1F) [reset =0x00h]

The LHCFG2 register contains bits associated with enabling fault handling for both channels and configuring fault timer in limp-home mode. Figure 76 shows the LHCFG2 register. Table 42 describes the LHCFG2 register.

Figure 76. Limp-Home Configuration Register 2 (LHCFG2)

| 7   | 6       | 5       | 4           | 3           | 2       | 1           | 0           |
|-----|---------|---------|-------------|-------------|---------|-------------|-------------|
| LHI | FT[1:0] | LH2TSFL | LH2HSILIMFL | LH2LSILIMFL | LH1TSFL | LH1HSILIMFL | LH1LSILIMFL |
| R/  | W-00b   | R/W-0b  | R/W-0b      | R/W-0b      | R/W-0b  | R/W-0b      | R/W-0b      |

Table 42. Limp-Home Configuration Register 2 Field Description

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7-6 | LHIFT       | R/W  | 00    | LHIFT sets the counter limit for the ILIM fault timer in limp-home mode.  00 = 3.6 ms fault timer  01 = 7.2 ms fault timer  10 = 14.4 ms fault timer  11 = 28.8 ms fault timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 5   | LH2TSFL     | R/W  | 0     | 10 = 14.4 ms fault timer 11 = 28.8 ms fault timer Channel 2 thermal shutdown fault response in limp-home mode 0 = Channel 2 auto-restarts based on internal temperature hysteresis. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the CH2EN bit is programmed high by SPI command.  Channel 2 high-side FET current limit fault response in limp-home mode 0 = Channel 2 auto-restarts after the ILIM fault timer has expired. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the CH2EN bit is programmed high by SPI command.  Channel 2 low-side FET current limit fault response in limp-home mode 0 = Channel 2 auto-restarts after the ILIM fault timer has expired. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the                                                                                                                                                                                                                                 |  |  |  |
| 4   | LH2HSILIMFL | R/W  | 0     | 00 = 3.6 ms fault timer 01 = 7.2 ms fault timer 10 = 14.4 ms fault timer 11 = 28.8 ms fault timer Channel 2 thermal shutdown fault response in limp-home mode 0 = Channel 2 auto-restarts based on internal temperature hysteresis. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the CH2EN bit is programmed high by SPI command.  Channel 2 high-side FET current limit fault response in limp-home mode 0 = Channel 2 auto-restarts after the ILIM fault timer has expired. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the CH2EN bit is programmed high by SPI command.  Channel 2 low-side FET current limit fault response in limp-home mode 0 = Channel 2 auto-restarts after the ILIM fault timer has expired. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the CH2EN bit is programmed high by SPI command.  Channel 1 thermal shutdown fault response in limp-home mode 0 = Channel 1 auto-restarts based on internal temperature hysteresis. |  |  |  |
| 3   | LH2LSILIMFL | R/W  | 0     | 0 = Channel 2 auto-restarts after the ILIM fault timer has expired. 1 = Channel 2 is latched off; CH2EN bit is reset and channel 2 is disabled until the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 2   | LH1TSFL     | R/W  | 0     | 0 = Channel 1 auto-restarts based on internal temperature hysteresis.<br>1 = Channel 1 is latched off; CH1EN bit is reset and channel 1 is disabled until the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |



### Table 42. Limp-Home Configuration Register 2 Field Description (continued)

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                  |
|-----|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | LH1HSILIMFL | R/W  | 0     | Channel 1 high-side FET current limit fault response in limp-home mode 0 = Channel 1 auto-restarts after the ILIM fault timer has expired. 1 = Channel 1 is latched off; CH1EN bit is reset and channel 1 is disabled until the CH1EN bit is programmed high by SPI command. |
| 0   | LH1LSILIMFL | R/W  | 0     | Channel 1 low-side FET current limit fault response in limp-home mode 0 = Channel 1 auto-restarts after the ILIM fault timer has expired. 1 = Channel 1 is latched off; CH1EN bit is reset and channel 1 is disabled until the CH1EN bit is programmed high by SPI command.  |

# 7.6.5.3 LHIL Measurement (address = 0x20)

Figure 81 shows the LHI measurement register. Table 43 describes the LHI measurement register.

## Figure 77. Limp-Home Mode External Current Reference (LSB)



## Table 43. Channel 1 Limp-Home Mode External Current Reference Field Description

| Bit | Field    | Туре | Reset  | Description                                                                                                                                                                                                                 |
|-----|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED | R    | 000000 | Reserved                                                                                                                                                                                                                    |
| 1-0 | LHI[1:0] | R    | 00     | External current reference set point in limp-home mode. The LHI input voltage is digitized to achieve a 10-bit reference with resolution of 2.45/1023 (V/dec). The 2 LSBs of the 10-bit ADC measurement of LHI pin voltage. |

# 7.6.5.4 LHIH Measurement (address = 0x21)

Figure 78 shows the LHIH register. Table 44 describes the LHIH register.

# Figure 78. Limp-Home Mode External Current Reference (MSB)



## Table 44. Limp-Home Mode External Current Reference Field Description

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                       |
|-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | LHI[9:2] | R    |       | External current reference in limp-home mode. The LHI input voltage is digitized to achieve a 10-bit reference with resolution of 2.45/1023 (V/dec). The 8 MSBs of the 10-bit ADC measurement of LHI pin voltage. |

### 7.6.5.5 LHIFILTL Register (address = 0x22)

Figure 79 shows the LHIFILTL register. Table 45 describes the LHIFILTL register.

# Figure 79. Limp-Home Mode Filtered External Current Register (LSB)

| 7 | 6        | 5    | 4     | 3 | 2 | 1      | 0       |
|---|----------|------|-------|---|---|--------|---------|
|   | RESERVED |      |       |   |   | LHIFIL | LT[1:0] |
|   |          | R-00 | 0000b |   |   | R-0    | 00b     |



#### Table 45. Limp-Home Mode Filtered External Current Field Description

| Bit | Field       | Туре | Reset  | Description                                                                                                                                                                                                                                                                                    |
|-----|-------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED    | R    | 000000 | Reserved                                                                                                                                                                                                                                                                                       |
| 1-0 | LHIFLT[1:0] | R    | 00     | Filtered ADC measurement of LHI input. The register reports the 2-LSB of the low-pass filtered LHI input voltage. This register is only updated when LHIFILTH is read. This means that LHIFILTH must always be read first, then LHIFILTL (read LHIFILTL only if 10-bit resolution is desired). |

## 7.6.5.6 LHIFILTH Register (address = 0x23)

Figure 80 shows the LHIFILTH register. Table 46 describes the LHIFILTH register.

### Figure 80. Limp-Home Mode Filtered External Current Register (MSB)



### Table 46. Limp-Home Mode Filtered External Current Register Field Description

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                     |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-0 | LHIFLT[9:2] | R    |       | Filtered ADC measurement of LHI input. The register reports the 8-MSB of the low-pass filtered LHI input voltage. LHIFILTH register can be read repeatedly without reading LHIFILTL register if 8-bit resolution is sufficient. |

### 7.6.5.7 LH1IADJL Register (address = 0x24) [reset = 0x00]

Figure 81 shows the LH1IADJL register. Table 47 describes the LH1IADJL register.

### Figure 81. Channel 1 Limp-Home Mode Analog Current Register (LSB)

| Ī | 7        | 6 | 5     | 4     | 3 | 2 | 1   | 0       |
|---|----------|---|-------|-------|---|---|-----|---------|
| Ī | RESERVED |   |       |       |   |   |     | DJ[1:0] |
| ſ |          |   | R-000 | 0000b |   |   | R/W | /-00b   |

### Table 47. Channel 1 Limp-Home Mode Analog Current Register Field Description

| Bit | Field        | Туре | Reset  | Description                                                                                                                                       |
|-----|--------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED     | R    | 000000 | Reserved                                                                                                                                          |
| 1-0 | LH1IADJ[1:0] | R/W  | 00     | Channel 1 analog current control in limp-home mode. The 2 LSBs of the 10-bit IADJ DAC for channel 1 can be programmed by writing to the register. |

## 7.6.5.8 LH1IADJH Register (address = 0x25) [reset = 0x00]

Figure 82 shows the LH1IADJH register. Table 48 describes the LH1IADJH register.

### Figure 82. Channel 1 Limp-Home Mode Analog Current Register (MSB)

| 7 | 6            | 5 | 4       | 3       | 2 | 1 | 0 |  |  |
|---|--------------|---|---------|---------|---|---|---|--|--|
|   | LH1IADJ[9:2] |   |         |         |   |   |   |  |  |
|   |              |   | R/W-000 | 000000b |   |   |   |  |  |

### Table 48. Channel 1 Limp-Home Mode Analog Current Register Field Description

| Bi | it | Field        | Туре | Reset    | Description                                                                                                                                       |
|----|----|--------------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7- | 0  | LH1IADJ[9:2] | R/W  | 00000000 | Channel 1 analog current control in limp-home mode. The 8 MSBs of the 10-bit IADJ DAC for channel 1 can be programmed by writing to the register. |

Copyright © 2019–2020, Texas Instruments Incorporated



### 7.6.5.9 LH2IADJL Register (address = 0x26) [reset = 0x00]

Figure 83 shows the LH2IADJL register. Table 49 describes the LH2IADJL register.

## Figure 83. Channel 2 Limp-Home Mode Analog Current Register (LSB)

| 7 | 6        | 5     | 4     | 3 | 2 | 1   | 0       |
|---|----------|-------|-------|---|---|-----|---------|
|   | RESERVED |       |       |   |   |     | DJ[1:0] |
|   |          | R-000 | 0000b |   |   | R/W | /-00b   |

#### Table 49. Channel 2 Limp-Home Mode Analog Current Register Field Description

| Bit | Field        | Туре | Reset  | Description                                                                                                                                       |
|-----|--------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED     | R    | 000000 | Reserved                                                                                                                                          |
| 1-0 | LH2IADJ[1:0] | R/W  | 00     | Channel 2 analog current control in limp-home mode. The 2 LSBs of the 10-bit IADJ DAC for channel 2 can be programmed by writing to the register. |

#### 7.6.5.10 LH2IADJH Register (address = 0x27) [reset = 0x00]

Figure 84 shows the LH2IADJH register. Table 50 describes the LH2IADJH register.

# Figure 84. Channel 2 Limp-Home Mode Analog Current Register (MSB)

| 7 | 6 | 5 | 4       | 3       | 2 | 1 | 0 |
|---|---|---|---------|---------|---|---|---|
|   |   |   | LH2IA   | DJ[9:2] |   |   |   |
|   |   |   | R/W-000 | 000000b |   |   |   |

### Table 50. Channel 2 Limp-Home Mode Analog Current Register Field Description

| Bit | Field        | Туре | Reset | Description                                                                                                                                       |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | LH2IADJ[9:2] | R/W  |       | Channel 2 analog current control in limp-home mode. The 8 MSBs of the 10-bit IADJ DAC for channel 2 can be programmed by writing to the register. |

# 7.6.5.11 LH1PWML Register (address = 0x28) [reset = 0x00]

Figure 85 shows the LH1PWML register. Table 51 describes the LH1PWML register.

### Figure 85. Channel 1 Limp-Home Mode PWM Width Register (LSB)

| 7 | 6 | 5 | 4       | 3       | 2 | 1 | 0 |
|---|---|---|---------|---------|---|---|---|
|   |   |   | LH1PV   | VM[7:0] |   |   |   |
|   |   |   | R/W-000 | 000000b |   |   |   |

#### Table 51. Channel 1 Limp-Home Mode PWM Width Register Field Description

| Bit | Field       | Туре | Reset | Description                                                                                                                                   |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | LH1PWM[7:0] | R/W  |       | Channel 1 PWM width control in limp-home mode. The 8 LSBs of the 10-bit PWM WIDTH for channel 1 can be programmed by writing to the register. |

# 7.6.5.12 LH1PWMH Register (address = 0x29) [reset = 0x00]

Figure 86 shows the LH1PWMH register. Table 52 describes the LH1PWMH register.

### Figure 86. Channel 1 Limp-Home Mode PWM Width Register (MSB)

| 7 | 6 | 5     | 4       | 3 | 2   | 1     | 0 |
|---|---|-------|---------|---|-----|-------|---|
|   |   | LH1PV | VM[9:8] |   |     |       |   |
|   |   | R-00  |         |   | R/W | /-00b |   |



## Table 52. Channel 1 Limp-Home Mode PWM Width Register Field Description

| Bit | Field       | Туре | Reset  | Description                                                                                                                                   |
|-----|-------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED    | R    | 000000 | Reserved                                                                                                                                      |
| 1-0 | LH1PWM[9:8] | R/W  | 00     | Channel 1 PWM width control in limp-home mode. The 2 MSBs of the 10-bit PWM WIDTH for channel 1 can be programmed by writing to the register. |

### 7.6.5.13 LH2PWML Register (address = 0x2A) [reset = 0x00]

Figure 87 shows the LH2PWML register. Table 53 describes the LH2PWML register.

# Figure 87. Channel 2 Limp-Home Mode PWM Width Register (LSB)



# Table 53. Channel 2 Limp-Home Mode PWM Width Register Field Description

| Bit | Field       | Туре | Reset | Description                                                                                                                                   |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | LH2PWM[7:0] | R/W  |       | Channel 2 PWM width control in limp-home mode. The 8 LSBs of the 10-bit PWM WIDTH for channel 2 can be programmed by writing to the register. |

# 7.6.5.14 LH2PWMH Register (address = 0x2B) [reset = 0x00]

Figure 88 shows the LH2PWMH register. Table 54 describes the LH2PWMH register.

# Figure 88. Channel 2 Limp-Home Mode PWM Width Register (MSB)



### Table 54. Channel 2 Limp-Home Mode PWM Width Register Field Description

| Bit | Field       | Туре | Reset  | Description                                                                                                                                   |
|-----|-------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED    | R    | 000000 | Reserved                                                                                                                                      |
| 1-0 | LH2PWM[9:8] | R/W  | 00     | Channel 2 PWM width control in limp-home mode. The 2 MSBs of the 10-bit PWM WIDTH for channel 2 can be programmed by writing to the register. |

### 7.6.5.15 LH1TON Register (address = 0x2C) [reset = 0x07]

Figure 89 shows the LH1TON register. Table 55 describes the LH1TON register.

# Figure 89. Channel 1 Limp-Home Mode On-Time Register



# Table 55. Channel 1 Limp-Home Mode On-Time Register Field Description

| Bit | Field       | Туре | Reset  | Description                                                                                                                                                                                     |
|-----|-------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED    | R    | 00     | Reserved                                                                                                                                                                                        |
| 5-0 | LH1TON[5:0] | R/W  | 000111 | Channel 1 on-time control in limp-home mode. The pseudo-fixed switching frequency for channel 1 is set by writing to this register. Default value is set to ensure 437-kHz switching frequency. |

Copyright © 2019-2020, Texas Instruments Incorporated



## 7.6.5.16 LH2TON Register (address = 0x2D) [reset = 0x07]

Figure 90 shows the LH2TON register. Table 56 describes the LH2TON register.

## Figure 90. Channel 2 Limp-Home Mode On-Time Register



## Table 56. Channel 2 Limp-Home Mode On-Time Register Field Description

| Bit | Field       | Туре | Reset  | Description                                                                                                                                                                                     |
|-----|-------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED    | R    | 00     | Reserved                                                                                                                                                                                        |
| 5-0 | LH2TON[5:0] | R/W  | 000111 | Channel 2 on-time control in limp-home mode. The pseudo-fixed switching frequency for channel 2 is set by writing to this register. Default value is set to ensure 437-kHz switching frequency. |

# 7.6.6 RESET Register (address = 0x2E) (Write-Only)

Figure 91 shows the RESET register. Table 57 describes the RESET register. RESET command does not reset the PC bit in the STATUS3 register to the power-on default value.

# Figure 91. RESET Register



### **Table 57. RESET Register Field Description**

| Bit | Field | Туре | Reset | Description                                                                                                                                                                                                                                                                                                               |
|-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | RESET | W    |       | Write 0xC3 to the RESET register to reset all writable registers to their default values. If the logic is in stand-alone mode, writing 0xC3 returns the channel enable state machines to the LOAD state. Watchdog timer is disabled.                                                                                      |
|     |       |      |       | Write 0xD4 to the RESET register to reset all writable registers to their default values. If the logic is in stand-alone mode, reading the STATUS3 register to clear the CMWTO bits and then writing 0xD4 to the RESET register returns the channel enable state machines to the DETECT state. Watchdog timer is enabled. |
|     |       |      |       | This register is write-only. Reads of this register return 0.                                                                                                                                                                                                                                                             |



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

Figure 92 shows a schematic of a typical application for the TPS92520-Q1.



Figure 92. Buck LED Driver

#### 8.1.1 Duty Cycle Consideration

The switch duty cycle, D, defines the converter operation and is a function of the input and output voltages. In steady state, the duty cycle is defined using Equation 15:

$$D = \frac{V_{CSN}}{V_{IN}} \tag{15}$$

There is no limitation for small duty cycles, since at low duty cycles, the switching frequency is reduced as needed to always ensure current regulation. The maximum duty cycle attainable is limited by the minimum off-time duration and is a function of switching frequency.

Copyright © 2019–2020, Texas Instruments Incorporated

Submit Documentation Feedback



# **Application Information (continued)**

#### 8.1.2 Switching Frequency Selection

Nominal switching frequency ( $t_{ON} > t_{ON(MIN)}$ ) is set by programming the CHxTON register. The switching varies slightly over operating range and temperature based on converter efficiency. Table 58 shows common switching frequencies and corresponding CHxTON register values.

Table 58. Frequency Setting

| FREQUENCY | CHxTON REGISTER VALUE (DECIMAL) | CHxTON REGISTER VALUE (BINARY) |
|-----------|---------------------------------|--------------------------------|
| 220 kHz   | 3                               | 000011                         |
| 437 kHz   | 7                               | 000111                         |
| 1.064 MHz | 19                              | 010011                         |
| 1.66 MHz  | 31                              | 011111                         |
| 2.23 MHz  | 43                              | 101011                         |

#### 8.1.3 LED Current Set Point

The LED current is set by the external resistor,  $R_{CS}$ , and the CHxIADJ register value. The current sense resistor,  $R_{CS}$ , is selected to meet the maximum LED current specification and 90% of the full-scale range of CHxIADJ-DAC.

$$R_{CS} = \frac{0.9 \times V_{DAC(FS)}}{14 \times I_{LED(MAX)}}$$
(16)

The LED current can be varied between minimum and maximum specified limits by writing to the CHxIADJ register.

#### 8.1.4 Inductor Selection

The inductor is sized to meet the ripple specification at 50% duty cycle. TI recommends a minimum of 30% peak-to-peak inductor ripple to ensure periodic switching operation. Use Equation 17 to calculate the inductor value.

$$L = \frac{V_{\text{IN}(\text{TYP})}}{4 \times \Delta i_{\text{L}} \times f_{\text{SW}}} \tag{17}$$

Use Equation 18 and Equation 19 to calculate the RMS and peak currents through the inductor. It is important that the inductor is rated to handle these currents.

$$i_{L(RMS)} = \sqrt{\left(I_{LED(MAX)}^2 + \frac{\Delta i_{L(MAX)}^2}{12}\right)}$$
(18)

$$i_{L(PK)} = I_{LED(MAX)} + \frac{\Delta i_{L(MAX)}}{2}$$
(19)

## 8.1.5 Output Capacitor Selection

The output capacitor value depends on the total series resistance of the LED string,  $r_D$ , and the switching frequency,  $f_{SW}$ . The capacitance required for the target LED ripple current is calculated using *Equation 20*.

$$C_{OUT} = \frac{\Delta i_{L(MAX)}}{8 \times f_{SW} \times r_{D} \times \Delta i_{LED}}$$
(20)

For applications where the converter supports pixel beam or matrix LED loads, additional design considerations influence the selection of output capacitor. The size of the output capacitor depends on the slew-rate control of the LED bypass switches and must be carefully selected while considering the overshoot current created by the dv/dt of the bypass switch.

When choosing the output capacitors, it is important to consider the ESR and ESL characteristics since they directly impact the LED current ripple. Ceramic capacitors are the best choice due to the following:

Low ESR

Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



- High ripple current rating
- Long lifetime
- Good temperature performance

With ceramic capacitor technology, it is important to consider the derating factors associated with higher temperature and DC bias operating conditions. TI recommends an X7R dielectric with a voltage rating greater than maximum LED stack voltage.

### 8.1.6 Input Capacitor Selection

The input capacitor buffers the input voltage for transient events and decouples the converter from the supply. TI recommends a 2.2-µF input capacitor across the VIN pin and PGND placed close to the device, and connected using wide traces. X7R-rated ceramic capacitors are the best choice due to the low ESR, high ripple current rating, and good temperature performance. Additional capacitance can be required to further limit the input voltage deviation during PWM dimming operation.

#### 8.1.7 Bootstrap Capacitor Selection

The bootstrap capacitor biases the high-side gate driver during the high-side FET on-time. The required capacitance depends on the PWM dimming frequency, PWM<sub>FREQ</sub>, and is sized to avoid boot undervoltage and fault during PWM dimming operation. The bootstrap capacitance, C<sub>BST</sub>, is calculated using *Equation 21*.

$$C_{BST} = \frac{I_{Q(BST)}}{\left(V_{5D} + V_{BST(HYS)} - V_{BST(UV)}\right) \times PWM_{FREQ}}$$
(21)

Table 59 summarizes the TI recommended bootstrap capacitor value for different PWM dimming frequencies.

| PWM DIMMING FREQUENCY (Hz) | BOOTSTRAP CAPACITOR (μF) |
|----------------------------|--------------------------|
| 1507                       | 0.1                      |
| 1318                       | 0.15                     |
| 1055                       | 0.22                     |
| 879                        | 0.22                     |
| 659                        | 0.33                     |
| 439                        | 0.47                     |
| 215                        | 1                        |
| 108                        | 2                        |

**Table 59. Bootstrap Capacitor Value** 

#### 8.1.8 Compensation Capacitor Selection

A simple integral compensator is recommended to achieve stable operation across the wide operating range. The bode plot of the loop gain with different compensation capacitors is shown in Figure 93. The buck converter behaves as a single pole system with additional phase lag caused by the switching behavior. The gain and phase margin is then determined by the choice of the switching frequency and is independent of other design parameters. TI recommends a 1-nF to 10-nF capacitor to achieve bandwidth between 4 kHz and 40 kHz. The choice of compensation capacitor impacts the transient response, the shunt FET dimming behavior and PWM dimming performance. A larger compensation capacitor (lower bandwidth) is recommended to limit the LED current overshoot on the rising edge of internal or external PWM signal. A smaller compensation capacitor (higher bandwidth) is recommend to improve shunt FET dimming response.





 $L = 68 \mu H, f_{SW} = 437 kHz$ 

Figure 93. Simulated Bode Plot of Loop Gain

#### 8.1.9 Input Undervoltage Protection

Figure 92 shows that the undervoltage protection threshold is programmed using a resistor divider,  $R_{UV1}$  and  $R_{UV2}$ , from the input voltage,  $V_{IN}$ , to ground. Use Equation 22 and Equation 23 to calculate the resistor values.

$$R_{UVx2} = \frac{V_{HYS}}{I_{UDIM(UVLO)}}$$
 (22)

$$R_{UVx1} = \frac{V_{UDIM(RISE)}}{V_{INx(RISE)} - V_{UDIM(RISE)}} \times R_{UVx2}$$
(23)

#### 8.1.10 CSN Protection Diode

An external Schottky diode is selected to protect the CSP / CSN node by clamping the negative voltage during short circuit transient. The Schottky diode should be selected based on the length of the cable harness and the choice of output capacitor. A Schottky diode with low forward voltage drop at room-temperature and non-repetitive peak surge current rating of 10 A for duration of 5  $\mu$ s is recommended. The diode should be located close to the CSN pin.

Submit Documentation Feedback



# 8.2 Typical Application



Figure 94. Application Schematic

# 8.2.1 Design Requirements

**Table 60. Design Parameters** 

|                       | PARAMETER                    | CONDITIONS                                                                             | MIN | TYP | MAX  | UNIT |
|-----------------------|------------------------------|----------------------------------------------------------------------------------------|-----|-----|------|------|
| V <sub>IN</sub>       | Input Voltage                |                                                                                        | 58  | 60  | 62   | V    |
| N <sub>S</sub>        | Number of LEDs               |                                                                                        | 1   |     | 16   |      |
| V <sub>FLED</sub>     | LED forward voltage drop     |                                                                                        | 2.8 | 3   | 3.4  | V    |
| $r_D$                 | LED string series resistance | $N \times r_{D(LED)}$                                                                  | 0.1 |     | 1.6  | Ω    |
| V <sub>OUT</sub>      | Output voltage               | Ns x V <sub>FLED</sub>                                                                 | 2.8 |     | 54.4 | V    |
| I <sub>LED</sub>      | LED current                  |                                                                                        | 100 |     | 1600 | mA   |
| $\Delta i_{LED}$      | LED current ripple           | Defined as percentage peak-to-peak at maximum LED current. 5 % of maximum LED current. |     |     | 80   | mA   |
| $\Delta i_L$          | Inductor current ripple      | Defined as percentage peak-to-peak at maximum LED current                              |     | 30  |      | %    |
| V <sub>IN(RISE)</sub> | Start input voltage          | Input voltage rising                                                                   |     | 54  |      | V    |
| V <sub>IN(FALL)</sub> | Stop input voltage           | Input voltage falling                                                                  |     | 52  |      | V    |
| f <sub>PWM</sub>      | PWM frequency                |                                                                                        |     | 439 |      | Hz   |
| D <sub>PWM</sub>      | PWM dimming duty cycle       |                                                                                        | 4   |     | 100  | %    |
| f <sub>SW</sub>       | Switching frequency          |                                                                                        |     | 437 |      | kHz  |
| T <sub>A</sub>        | Ambient temperature          |                                                                                        |     | 25  |      | °C   |

Copyright © 2019–2020, Texas Instruments Incorporated

Submit Documentation Feedback



### 8.2.1.1 Detailed Design Procedure

### 8.2.1.1.1 Calculating Duty Cycle

Solve for duty cycle D,  $D_{MAX}$ , and  $D_{MIN}$ :

$$D_{MAX} = \frac{V_{OUT(MAX)}}{V_{IN(MIN)}} = \frac{54.4}{58} = 0.938$$
 (24)

$$D_{MIN} = \frac{V_{OUT(MIN)}}{V_{IN(MAX)}} = \frac{2.8}{62} = 0.0452$$
 (25)

#### 8.2.1.1.2 Calculating Minimum On-Time and Off-Time

Solve for minimum on-time,  $t_{ON(DMIN)}$  at minimum duty cycle and minimum off-time,  $t_{OFF(DMAX)}$  at maximum duty cycle:

$$t_{ON(DMIN)} = \frac{V_{OUT(MIN)}}{V_{IN(MAX)}} \times \frac{1}{f_{SW}} = \frac{2.8}{62} \times \frac{1}{437 \times 10^3} = 103.3 \times 10^{-9} \tag{26}$$

$$t_{ON(DMAX)} = \frac{V_{OUT(MAX)}}{V_{IN(MIN)}} \times \frac{1}{f_{SW}} = \frac{54.4}{58} \times \frac{1}{437 \times 10^3} = 142 \times 10^{-9} \tag{27}$$

#### 8.2.1.1.3 Minimum Switching Frequency

Confirm minimum switching frequency at t<sub>ON(DMIN)</sub>, f<sub>SW(MIN)</sub>:

$$f_{SW(MIN)} = \frac{V_{OUT(MIN)}}{t_{ON(DMIN)} \times V_{IN(MAX)}} = \frac{2.8}{103.3 \times 10^{-9} \times 62} = 437.2 \times 10^{3}$$
(28)

For the design specification,  $t_{ON(DMIN)} > t_{ON(MIN)}$  and  $f_{SW(MIN)} = f_{SW}$ .

#### 8.2.1.1.4 LED Current Set Point

Solve for sense resistor, R<sub>CS</sub>:

$$R_{CS} = \frac{0.9 \times V_{DAC(FS)}}{14 \times I_{LED(MAX)}} = \frac{0.9 \times 2.45}{14 \times 1.6} = 0.0984$$
(29)

A standard resistor of 100 m $\Omega$  with tolerance better than 1 % and low temperature coefficient is selected.

## 8.2.1.1.5 Inductor Selection

The inductor is selected to meet the recommended 30% peak-to-peak inductor ripple specification:

$$L = \frac{V_{IN(TYP)}}{4 \times \Delta i_L \times f_{SW}} = \frac{V_{IN(TYP)}}{4 \times 0.3 \times I_{LED(MAX)} \times f_{SW}} = \frac{60}{4 \times 0.3 \times 1.6 \times 437 \times 10^3} = 71.5 \times 10^{-6}$$
(30)

The closest standard capacitor is 68 µH.

- Lower inductor values increase the peak-to-peak inductor current, which minimizes size and cost at the
  expense of reduced efficiency and larger output capacitor.
- Higher inductance values decrease the peak-to-peak inductor current, which increases efficiency but reduces the operating range based on minimum sense voltage ripple, ΔV<sub>(CSP-CSN)</sub> specification.

#### 8.2.1.1.6 Output Capacitor Selection

The minimum output capacitance is selected to meet the LED current ripple specification:

$$C_{OUT} = \frac{\Delta i_{L(MAX)}}{8 \times f_{SW} \times r_{D(MAX)} \times \Delta i_{LED(MAX)}} = \frac{0.48}{8 \times 437 \times 10^{3} \times 1.6 \times 80 \times 10^{-3}} = 1.07 \times 10^{-6}$$
(31)

A standard 1-µF, 100-V X7R capacitor is selected.

0 Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



#### 8.2.1.1.7 Bootstrap Capacitor Selection

Referring to Table 59, a standard 470-nF, 16-V X7R capacitor is selected to support PWM frequency of 439 Hz.

#### 8.2.1.1.8 Compensation Capacitor Selection

A compensation capacitor of 2.2 nF is selected to achieve balanced transient response between PWM dimming and shunt FET dimming.



Figure 95. Simulated Buck Converter Bode Plot

# 8.2.1.1.9 External Channel Enable and PWM dimming

The device channel enable function and external PWM signal is achieved by controlling UDIM input via microcontroller. The device modulates the LED current based on the PWM duty cycle of the external signal. Input undervoltage lockout function is implemented by reading the VIN register value sampled by ADC. Refer to the ADC section for further details regarding ADC sampling and measurement.

### 8.2.2 Application Curves



Copyright © 2019–2020, Texas Instruments Incorporated

Submit Documentation Feedback





Ch1: SW voltage (10V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time: 500 µs/div

Figure 98. Internal PWM Dimming Transient



Ch1: SW voltage (10V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time: 5 µs/div

Figure 99. Internal PWM Dimming (Rising Edge)



Ch1: SW voltage (10V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time: 5 µs/div

Figure 100. Internal PWM Dimming (Falling Edge)



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch4: LED current (200 mA/div); Time: 400 µs/div

Figure 101. Shunt Dimming with Matrix Manager



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch4: LED current (200 mA/div); Time: 400  $\mu$ s/div Figure 102. Shunt Dimming (LEDs ON-OFF Transient)



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch4: LED current (200 mA/div); Time: 50 μs/div

Figure 103. Shunt Dimming (LEDs OFF to LEDs ON)





Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch4: LED current (200 mA/div); Time: 50 µs/div

Figure 104. Shunt Dimming (LEDs ON to LEDs OFF)



Ch1: SW voltage (10V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time: 50 µs/div

Figure 105. Output Short Circuit Fault



Ch1: SW voltage (10V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time: 40 µs/div

Figure 106. Output Short Circuit Fault Recovery



Ch1: SW voltage (10V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (400 mA/div); Ch4: LED current (200 mA/div); Time: 40 µs/div

Figure 107. Output Open Circuit Fault

#### 8.3 Initialization Setup

The device is enabled with default watchdog timer on power up,  $V_{5D} > V_{5D(POR)}$ .

## 8.3.1 Initialize Device without Watchdog timer

The following steps must be implemented before the default watchdog timer times out in 1.55 s (typ).

- 1. Read register 0x05 to clear the PC (Power Cycle) bit (D2).
- 2. Write byte 0x00 to register 0x00. This will set bit D7 to 0 and reset FLT indicator. It also set bit D4 to 0 and disable the watchdog timer and bit .
- 3. Configure the device by writing to registers 0x00 to 0x02 and 0x06 to 0x12. The channels are disabled by setting CHxEN to 0 (register 0x00 bits D2 and D0).
- 4. Enable channels by setting ChxEN bits to 1. Write D2 and D0 bits to 1 in register 0x00.

If the watchdog timer is not disabled or the device does not receive a valid SPI command in 1.55 s after power up, the device will transition to standalone mode. The operation in standalone mode can be detected by reading register 0x05. If bit D7 is set then the device is operating in standalone mode. To exit standalone mode, write byte 0xC3.

Copyright © 2019–2020, Texas Instruments Incorporated

Submit Documentation Feedback



## Initialization Setup (continued)

#### 8.3.2 Initialize Device with Watchdog Timer

The following steps must be implemented before the default watchdog timer times out in 1.55 s (typ).

- 1. Read register 0x05 to clear the PC (Power Cycle) bit (D2).
- 2. Write byte 0x10 to register 0x00. This will set bit D7 to 0 and reset the FLT indicator. Watchdog timer enabled by setting bit D4 to 1.
- 3. To change the default watchdog timeout value, modify the contents of register 0x02 to select the desired watchdog timeout period.
- 4. Repeatedly write or read a register within the specified period in step 2 in order to avoid triggering a watchdog timer time out event.
- 5. Configure the device by writing to registers 0x00 to 0x02 and 0x06 to 0x12. The channels are disabled by setting CHxEN to 0 (register 0x00 bits D2 and D0).
- 6. Enable channels by setting ChxEN bits to 1. Write D2 and D0 bits to 1 in register 0x00.

If the watchdog timer is not disabled or the device does not receive a valid SPI command in 1.55 s after power up, the device will transition to standalone mode. The operation in standalone mode can be detected by reading register 0x05. If bit D7 is set then the device is operating in standalone mode. To exit standalone mode, write byte 0xD4 to register 0x2E.

#### 8.3.3 Limp-Home Mode

The following steps must be implemented to program the limp-home mode.

- 1. Enable limp-home mode by enabling watchdog timer by setting D4 bit to 1 in register 0x00.
- 2. Configure limp-home mode by writing to registers 0x1E to 0x2D.
- 3. Test limp-home configuration by toggling LHSW bit (D5) in register 0x00.



# 9 Power Supply Recommendations

This device is designed to operate from an input voltage supply range between 4.5 V and 65 V. The input can be a car battery or another preregulated power supply. Additional bulk capacitance or an input filter can be required in addition to the ceramic bypass capacitors to address converter stability, noise, and EMI concerns.

# 10 Layout

# 10.1 Layout Guidelines

The performance of any switching converter depends as much on the layout of the PCB as the component selection. The following guidelines can help you design a PCB with the best power converter performance.

- Place ceramic high-frequency bypass capacitors as close as possible to the TPS92520-Q1 VIN and PGND pins. Grounding for both the input and output capacitors must consist of localized top side planes that connect to the PGND pins.
- Place bypass capacitors for V5D and V5A close to the pins and ground the capacitors to device ground.
- Differentially route the CSP and CSN pins to sense resistor. Route the traces away from noisy nodes, preferably through a layer on the other side of a shielding/ground layer.
- · Use ground plane in one of the middle layers for noise shielding.
- Make VIN and ground connection as wide as possible. This reduces any voltage drops on the input of the converter and maximizes efficiency.

#### 10.1.1 Compact Layout for EMI Reduction

Radiated EMI is generated by the high di/dt from pulsing currents in switching converters. The larger the area covered by the path of a pulsing current, the more electromagnetic emission is generated. The key to minimize radiated EMI is to identify the pulsing current path and minimize the area of the path. In buck converters, the pulsing current path is from the VIN side of the input capacitors through the HS switch, through the LS switch, and then returns to the ground of the input capacitor.

High-frequency ceramic bypass capacitors at the input side provide primary path for the high di/dt components of the pulsing current. Placing ceramic capacitors as close as possible to the VIN and PGND pins is the key to EMI reduction.

The PCB copper connection of the SW pin to the inductor must be as short as possible and just wide enough to carry the LED current without excessive heating. Short, thick traces or, copper pours (shapes), must be used for high current conduction path to minimize parasitic resistance. Place the output capacitor close to the CSN pin and grounded closely to the PGND pin.

#### 10.1.1.1 Ground Plane

TI recommends using one of the middle layers as a solid ground plane. The ground plane provides shielding for sensitive circuits and traces. It also provides a quiet reference potential for the control circuitry. Connect the GND and PGND pins to the ground plane using vias right next to the bypass capacitors. PGND pins are connected to the source of the internal LS switch. They must be connected directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and can bounce due to load variations.



# 10.2 Layout Example



Figure 108. TPS92520-Q1 Layout Example

Submit Documentation Feedback



# 11 Device and Documentation Support

# 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

Texas Instruments, TPS92520-Q1 Launchpad Evaluation Module User's Guide

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2019–2020, Texas Instruments Incorporated



# PACKAGE OPTION ADDENDUM

5-.lun-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan    | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|-------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)         | (6)              | (3)                 |              | (4/5)          |         |
| TPS92520QDADRQ1  | ACTIVE | HTSSOP       | DAD     | 32   | 2000 | Green (RoHS | NIPDAU           | Level-3-260C-168 HR | -40 to 125   | TPS            | Samples |
|                  |        |              |         |      |      | & no Sb/Br) |                  |                     |              | 92520Q         | Damples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 28-May-2020

# TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS92520QDADRQ1 | HTSSOP          | DAD                | 32 | 2000 | 330.0                    | 24.4                     | 8.8        | 11.8       | 1.8        | 12.0       | 24.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 28-May-2020



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS92520QDADRQ1 | HTSSOP       | DAD             | 32   | 2000 | 367.0       | 367.0      | 45.0        |  |

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073258-2/G



# PowerPAD ™TSSOP - 1.15 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations
- design recommendations.

  8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated