



#### **Features**

- Simple Direct Lux Output
- Approximates Human Eye Response in Diverse Lighting Conditions
- Three User-Selectable Integration Times (400 ms, 200 ms, and 100 ms)
- Wide Dynamic Range 3 lux to 220k lux
- Rejects 50 Hz/60 Hz Lighting Ripple
- Low Active Current (110 μA typical) with Power Down Mode (2.2 μA typical) Enables Green Products
- 16-bit Digital Output with I<sup>2</sup>C Compatibility
- Ultra-Small 2 mm × 2 mm ChipLED package
- 2.5-V Supply Voltage with 1.8-V Logic Interface



Package Drawing Not to Scale

# **Applications**

- Outdoor Lighting Control
  - Street Lights
  - Security Lights
  - Traffic Signals
  - Commercial Billboards
- Display Backlight Control
  - Automotive Instrumentation
    - Cell Phones
  - Tablets and Notebooks
- Solid-State and General Lighting and Daylight Harvesting
  - Commercial Lighting
  - Industrial Lighting

# Description

The TSL4531 family of devices provides ambient light sensing (ALS) that approximates human eye response under a variety of lighting conditions. The devices have three selectable integration times and provide a direct 16-bit lux output via an I<sup>2</sup>C bus interface. The wide dynamic range of the ALS makes it particularly useful in outdoor applications where it is exposed to direct sunlight. The device is ideal for use in automatic control of street lights and security, billboard, and automotive lighting. The TSL4531 devices can also be used in solid state and general lighting for automatic control and daylight harvesting to maximize energy conservation. Other applications include display backlight control to extend battery life and optimize visibility in cell phones, tablets, and notebooks.

# **Functional Block Diagram**



The LUMENOLOGY ® Company

Copyright © 2011, TAOS Inc.

#### **Detailed Description**

The device contains a photodiode array, an integrating analog-to-digital converter (ADC), signal processing circuitry, lux calculation logic, and an I<sup>2</sup>C serial interface on a single CMOS integrated circuit to provide lux data with a 16-bit output. No external circuitry is required for signal conditioning. The device features power management modes where the user can select continuous operation, power save mode in which the device inserts a power saving state between each acquisition, or single-cycle operation in which the device enters a power-down state after data acquisition. The device has three user-selectable integration times of 100 ms, 200 ms, or 400 ms, allowing the user to adjust the sensitivity of the device.

#### **Terminal Functions**

| TERMII   | NAL | <b>-</b> >/- | DECODINE CO.                                               |  |  |  |  |  |
|----------|-----|--------------|------------------------------------------------------------|--|--|--|--|--|
| NAME     | NO. | TYPE         | DESCRIPTION                                                |  |  |  |  |  |
| GND      | 2   |              | Power supply ground. All voltages are referenced to GND.   |  |  |  |  |  |
| SCL      | 4   | I            | I <sup>2</sup> C serial clock input terminal.              |  |  |  |  |  |
| SDA      | 3   | I/O          | I <sup>2</sup> C serial data I/O terminal — bidirectional. |  |  |  |  |  |
| $V_{DD}$ | 1   |              | Supply voltage.                                            |  |  |  |  |  |

# **Available Options**

| DEVICE                | ADDRESS | PACKAGE – LEADS | INTERFACE DESCRIPTION                             | ORDERING NUMBER |
|-----------------------|---------|-----------------|---------------------------------------------------|-----------------|
| TSL45311 <sup>†</sup> | 0x39    | CL-4            | I <sup>2</sup> C Vbus = V <sub>DD</sub> Interface | TSL45311CL      |
| TSL45313 <sup>†</sup> | 0x39    | CL-4            | I <sup>2</sup> C Vbus = 1.8 V Interface           | TSL45313CL      |
| TSL45315 <sup>†</sup> | 0x29    | CL-4            | I <sup>2</sup> C Vbus = V <sub>DD</sub> Interface | TSL45315CL      |
| TSL45317              | 0x29    | CL-4            | I <sup>2</sup> C Vbus = 1.8 V Interface           | TSL45317CL      |

<sup>†</sup> Contact TAOS for availability.

# Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>DD</sub> (Note 1)    | 4.5 V          |
|---------------------------------------------|----------------|
| Input terminal voltage                      | 0.5 V to 4.5 V |
| Output terminal voltage                     | 0.5 V to 4.5 V |
| Output terminal current                     | –1 mA to 20 mA |
| Storage temperature range, T <sub>stg</sub> | 40°C to 85°C   |
| ESD tolerance, human body model             | 2000 V         |

<sup>&</sup>lt;sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to GND.

#### **Recommended Operating Conditions**

|                                                | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-----|-----|-----|------|
| Supply voltage, V <sub>DD</sub>                | 2.3 | 2.5 | 3.3 | V    |
| Operating free-air temperature, T <sub>A</sub> | -15 |     | 70  | °C   |



# Operating Characteristics, $V_{DD}$ = 2.5 V, $T_A$ = 25°C (unless otherwise noted)

|                                | PARAMETER                         | TEST CONDITIONS                           | MIN                 | TYP | MAX                 | UNIT |  |
|--------------------------------|-----------------------------------|-------------------------------------------|---------------------|-----|---------------------|------|--|
|                                | Overally symmet                   | Active (Note 1)                           |                     | 110 | 130                 |      |  |
| I <sub>DD</sub> Supply current |                                   | Power down — no I <sup>2</sup> C activity |                     | 2.2 | 4                   | μΑ   |  |
| I <sub>LEAK</sub>              | Leakage current, SDA and SCL pins |                                           | -5                  |     | 5                   | μΑ   |  |
| ,,                             | OOL OD A franch blink coally are  | TSL45311, TSL45315                        | 0.7 V <sub>DD</sub> |     |                     | V    |  |
| V <sub>IH</sub>                | SCL, SDA input high voltage       | TSL45313, TSL45317                        | 1.25                |     |                     | V    |  |
| ,,                             | OOL ODA investigation             | TSL45311, TSL45315                        |                     |     | 0.3 V <sub>DD</sub> | .,   |  |
| $V_{IL}$                       | SCL, SDA input low voltage        | TSL45313, TSL45317                        |                     |     | 0.54                | V    |  |

NOTE 1: The average supply current will be slightly lower when PSAVESKIP = 0.

# ALS Characteristics, $V_{DD}$ = 2.5 V, $T_A$ = 25°C, TCNTRL = 1× (Tint = 400 ms) (unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                                      | MIN   | TYP  | MAX   | UNIT      |  |
|----------------------------|--------------------------------------------------------------------------------------|-------|------|-------|-----------|--|
| ADC count value            |                                                                                      | 0     |      | 65535 | counts    |  |
|                            | $\lambda_p$ = white LED, CCT = 4000K, E <sub>V</sub> = 1000 lux                      |       | 1000 |       |           |  |
| ADC count value            | $\lambda_p$ = 880 nm + 940 nm, E <sub>e</sub> = 345 $\mu$ W/cm <sup>2</sup> (Note 1) |       |      | 3     | counts    |  |
| ADC count value ratio      | Inc std A/Fluorescent F12 (Notes 2 & 4)                                              | 80    |      | 120   | %         |  |
| Sensor output responsivity | $\lambda_p$ = white LED, CCT = 4000K                                                 | 0.8   | 1    | 1.2   | count/lux |  |
| Dynamic range              | Incandescent light source: STD A (Notes 3 & 4)                                       | 3     |      | 220k  | lux       |  |
|                            | –15°C to 0°C                                                                         | -0.25 |      | 0     | 0/ /00    |  |
| Temperature coefficient    | 0°C to 70°C                                                                          | -0.20 |      | 0     | % / °C    |  |
|                            | TCNTRL = 10                                                                          | 96    | 100  | 104   |           |  |
| Integration time           | TCNTRL = 01                                                                          | 192   | 200  | 208   | ms        |  |
|                            | TCNTRL = 00                                                                          | 384   | 400  | 416   |           |  |
|                            | TCNTRL = 10, PSAVESKIP = 0 (Note 5)                                                  | 110.4 | 115  | 119.6 |           |  |
| Total cycle time           | TCNTRL = 01, PSAVESKIP = 0 (Note 5)                                                  | 220.8 | 230  | 239.2 | ms        |  |
|                            | TCNTRL = 00, PSAVESKIP = 0 (Note 5)                                                  | 441.6 | 460  | 478.4 |           |  |

NOTES: 1. Combination of IR LEDs used with peak wavelengths of 880 nm and 940 nm for IR rejection production test.

- 2. Incandescent STD A light source at 300 lux. Fluorescent F12 light source at 300 lux.
- 3. 220,000 lux reading possible with TCNTRL set to 4× MULTIPLIER (Tint = 100 ms).
- 4. Not tested in production.
- 5. When PSAVESKIP = 1, total cycle time equals integration time.



# AC Electrical Characteristics, $V_{DD}$ = 2.5 V, $T_A$ = 25°C (unless otherwise noted)

|                        | PARAMETER†                                                                                   | TEST CONDITIONS | MIN | TYP | MAX  | UNIT |
|------------------------|----------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| f <sub>(SCL)</sub>     | Clock frequency                                                                              |                 |     |     | 400  | kHz  |
| t <sub>(BUF)</sub>     | Bus free time between start and stop condition                                               |                 | 4.7 |     |      | μs   |
| t <sub>(HDSTA)</sub>   | Hold time after (repeated) start condition. After this period, the first clock is generated. |                 | 4   |     |      | μs   |
| t <sub>(SUSTA)</sub>   | Repeated start condition setup time                                                          |                 | 4.7 |     |      | μs   |
| t <sub>(SUSTO)</sub>   | Stop condition setup time                                                                    |                 | 4   |     |      | μs   |
| t <sub>(HDDAT)</sub>   | Data hold time                                                                               |                 | 300 |     |      | ns   |
| t(SUDAT)               | Data setup time                                                                              |                 | 250 |     |      | ns   |
| t <sub>(LOW)</sub>     | SCL clock low period                                                                         |                 | 4.7 |     |      | μs   |
| t <sub>(HIGH)</sub>    | SCL clock high period                                                                        |                 | 4   |     |      | μs   |
| t <sub>(TIMEOUT)</sub> | Detect clock/data low timeout                                                                |                 | 25  |     | 35   | ms   |
| t <sub>F</sub>         | Clock/data fall time                                                                         |                 |     |     | 300  | ns   |
| t <sub>R</sub>         | Clock/data rise time                                                                         |                 |     |     | 1000 | ns   |
| C <sub>i</sub>         | Input pin capacitance                                                                        |                 |     |     | 10   | pF   |

<sup>&</sup>lt;sup>†</sup> Specified by design and characterization — not production tested.

# PARAMETER MEASUREMENT INFORMATION



Figure 1. Timing Diagrams

90

60

#### **TYPICAL CHARACTERISTICS**

0.2

-90

-60

# NORMALIZED SPECTRAL RESPONSIVITY 100 90 80 70 70 4531 50 20 10

# ANGULAR DISPLACEMENT — CL PACKAGE 1.0 0.8 0.6 0.4 0.4

NORMALIZED RESPONSIVITY

Figure 2

700

 $\lambda$  – Wavelength – nm

900

1100

500

300

Figure 3

0

 $\Theta$  - Angular Displacement -  $^{\circ}$ 

30

-30





www.taosinc.com

#### PRINCIPLES OF OPERATION

#### **Analog-to-Digital Converter**

The TSL4531 contains one integrating analog-to-digital converter (ADC) that integrates the current from the photodiode array. Upon completion of the conversion cycle, the conversion result is transferred to the data registers. Transfers are double-buffered to ensure that invalid data is not read during the transfer. After the transfer, the device will either automatically begin another integration cycle, or enter power-down mode, depending upon the mode setting in the control register.

The device features several key power management features. The mode of operation can be controlled to provide either continuous operation or single acquisition operation followed by a power-down state. In the continuous operation, a secondary mode can be enabled allowing the device to go into a low-power state in between each acquisition cycle.

The device allows the user to control the integration time. This enables the user to control the sensitivity of the device to allow for the greater dynamic range needed in bright lighting conditions such as sunlight. Integration times of 400 ms, 200 ms, or 100 ms are available. All integration times are multiples of 50 ms, allowing rejection of 50/60-Hz ripple present in a typical fluorescent lights. The lux output needs to be scaled depending on the integration time as shown in the calculating lux section.

#### Calculating Lux

The ADC output is a 16-bit number that is directly proportional to the value that approximates the human eye response in the commonly used illuminance unit of lux. The light level can be calculated using the following expression.

```
Light Level (lux) = MULTIPLIER × [ (DATAHIGH << 8) + DATALOW ]
```

Where: MULTIPLIER = 1 for TCNTRL = 00 (Tint = 400 ms),

MULTIPLIER = 2 for TCNTRL = 01 (Tint = 200 ms), and MULTIPLIER = 4 for TCNTRL = 10 (Tint = 100 ms), and << 8 indicates a logical 8-bit shift left operation, and TCNTRL is a 2-bit field in the configuration register (0x01)

#### Example:

MULTIPLIER = 1 DATALOW = 0x9C DATAHIGH = 0x63

Illuminance =  $1 \times [(DATAHIGH << 8) + DATALOW] lux$ 

= (0x63 << 8) + 0x9C lux

= 0x639C lux = 25,500 lux



#### I<sup>2</sup>C Protocol

Interface and control are accomplished through an I<sup>2</sup>C serial compatible interface (standard or fast mode) to a set of registers that provide access to device control functions and output data. The devices support the 7-bit I<sup>2</sup>C addressing protocol.

The I<sup>2</sup>C standard provides for three types of bus transaction: read, write, and a combined protocol (Figure 6). During a write operation, the first byte written is a command byte followed by data. In a combined protocol, the first byte written is the command byte followed by reading a series of bytes. If a read command is issued, the register address from the previous command will be used for data access. Likewise, if the MSB of the command is not set, the device will write a series of bytes at the address stored in the last valid command with a register address. The command byte contains either control information or a 5-bit register address. The control commands can also be used to clear interrupts.

The I<sup>2</sup>C bus protocol was developed by Philips (now NXP). For a complete description of the I<sup>2</sup>C protocol, please review the NXP I<sup>2</sup>C design specification at http://www.i2c-bus.org/references/.



I<sup>2</sup>C Read Protocol — Combined Format

Figure 6. I<sup>2</sup>C Protocols

# **Register Set**

The device is controlled and monitored by data registers and a command register accessed through the serial interface. These registers provide for a variety of control functions and can be read to determine results of the ADC conversions.

**Table 1. Register Set** 

| ADDRESS | RESISTER NAME | R/W | R/W REGISTER FUNCTION               |      |
|---------|---------------|-----|-------------------------------------|------|
|         | COMMAND       | W   | Specifies register address          | 0x00 |
| 0x00    | CONTROL       | R/W | Power on/off and single cycle       | 0x00 |
| 0x01    | CONFIG        | R/W | Powersave Enable / Integration Time | 0x00 |
| 0x04    | DATALOW       | R   | ALS Data LOW Register               | 0x00 |
| 0x05    | DATAHIGH      | R   | ALS Data HIGH Register              | 0x00 |
| 0x0A    | ID            | R   | Device ID                           | ID   |

The mechanics of accessing a specific register depends on the specific protocol used. See the section on I<sup>2</sup>C protocols on the previous pages. In general, the COMMAND register is written first to specify the specific control/status register for following read/write operations.

There are 16 register locations, but only 5 registers are implemented. To make the register read process more efficient when reading multiple bytes of data as in the combined format protocol, the address index pointer is automatically incremented to skip over the unused registers, as shown in Figure 7.

#### Address in hex

Address increments by 1 except where noted:

Cycle is 0h, Ah, Bh, Ch, Dh, 0h



Figure 7. Combined Format Read Cycle Pattern

# **Command Register**

The command register specifies the address of the target register for future write and read operations. It contains two user fields as described below and defaults to 0x00 at power-on.

**Table 2. Command Register** 

|         | 1       | 6 | 5        | 4 | 3 | 2    | 1   | 0 |
|---------|---------|---|----------|---|---|------|-----|---|
| COMMAND | COMMAND |   | Reserved |   |   | ADDR | ESS |   |

| FIELD    | BITS | DESCRIPTION                                                                                  |
|----------|------|----------------------------------------------------------------------------------------------|
| COMMAND  | 7    | Select Command Register. Must write as 1.                                                    |
| Reserved | 6:4  | Reserved. Write as 0.                                                                        |
| ADDRESS  | 3:0  | Address register. Selects the specific register for write and read transactions that follow. |



# **Control Register (0x00)**

The CONTROL register is used to power the device on/off and single cycle.

# **Table 3. Control Register**

|         |          | 7        | 6 | 5 | 4 | 3   | 2        | 1 | 0   |               |
|---------|----------|----------|---|---|---|-----|----------|---|-----|---------------|
| CONTROL |          | Reserved |   |   |   |     |          |   | DDE | Reset<br>0x00 |
| FIELD   | <u> </u> | RITS     |   |   |   | DES | CRIPTION |   |     |               |

| FIELD    | BITS |                 | DESCRIPTION                                                        |  |  |  |  |  |
|----------|------|-----------------|--------------------------------------------------------------------|--|--|--|--|--|
| Reserved | 7:2  | Reserved. Write | Reserved. Write as 0.                                              |  |  |  |  |  |
| MODE     | 1:0  | Operating Mode. | perating Mode. This two-bit field controls the mode of the device: |  |  |  |  |  |
|          |      | FIELD VALUE     | FIELD VALUE FUNCTION                                               |  |  |  |  |  |
|          |      | 00              | Power Down                                                         |  |  |  |  |  |
|          |      | 01              | Reserved                                                           |  |  |  |  |  |
|          |      | 10              | Run a single ADC cycle and return to PowerDown                     |  |  |  |  |  |
|          |      | 11              | Normal Operation                                                   |  |  |  |  |  |

# **Configuration Register (0x01)**

The configuration register controls the integration timer and power saving enabling through two user fields.

# **Table 4. Configuration Register**

7 6 5 4 3 2 1 0

CONFIG Reserved PSAVESKIP Reserved TCNTRL Reset 0x00

| FIELD     | BITS | DESCRIPTION                                                                                                                               |                       |                           |  |  |
|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|--|--|
| Reserved  | 7:4  | Reserved. Writ                                                                                                                            | Reserved. Write as 0. |                           |  |  |
| PSAVESKIP | 3    | PowerSave Mode. When asserted, the power save states are skipped following a light integration cycle for shorter sampling rates (Note A). |                       |                           |  |  |
| Reserved  | 2    | Reserved. Write as 0.                                                                                                                     |                       |                           |  |  |
| TCNTRL    | 1:0  | Timer Control sets the integration time.                                                                                                  |                       |                           |  |  |
|           |      | FIELD VALUE MULTIPLIER PURPOSE                                                                                                            |                       |                           |  |  |
|           |      | 00                                                                                                                                        | 1 ×                   | T <sub>int</sub> = 400 ms |  |  |
|           |      | 01 2× T <sub>int</sub> = 200 ms                                                                                                           |                       | T <sub>int</sub> = 200 ms |  |  |
|           |      | 10                                                                                                                                        | 4 ×                   | T <sub>int</sub> = 100 ms |  |  |
|           |      | 11                                                                                                                                        |                       | Reserved                  |  |  |

NOTES: A. When PSAVESKIP = 0, the typical total cycle time is  $T_{int}$  + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is  $T_{int}$ .

# ALS Data Registers (0x04 – 0x05)

The ADC data is expressed as a 16-bit word stored in two 8-bit registers. The read-only ADC data registers DATALOW and DATAHIGH provide the low and high bytes, respectively, of the 16-bit ADC conversion value. The conversion value translates directly to units of lux.

**Table 5. ALS Data Registers** 

| REGISTER ADDRESS BITS |                  | BITS | DESCRIPTION              |  |  |
|-----------------------|------------------|------|--------------------------|--|--|
| DATALOW               | DATALOW 0x04 7:0 |      | ADC conversion low byte  |  |  |
| DATAHIGH              | AHIGH 0x05 7:0   |      | ADC conversion high byte |  |  |

# ID Register (0x0A)

The ID register is a read-only register that provides the value for the part number. The PARTNO field indicates the part number of each device given in the Available Options section and will remain constant.

Table 6. ID Register

|         | 7 | 6    | 5   | 4 | 3 | 2   | 1     | 0 |             |
|---------|---|------|-----|---|---|-----|-------|---|-------------|
| CONTROL |   | PART | ΓΝΟ |   |   | Res | erved |   | Reset<br>ID |

| FIELD    | BITS | DESCRIPTION |                    |  |  |
|----------|------|-------------|--------------------|--|--|
|          |      | FIELD VALUE | DEVICE PART NUMBER |  |  |
|          |      | 1000        | TSL45317           |  |  |
| PARTNO   | 7:4  | 1001        | TSL45313           |  |  |
|          |      | 1010        | TSL45315           |  |  |
|          |      | 1011        | TSL45311           |  |  |
| Reserved | 3:0  | Reserved    |                    |  |  |

The ID register is useful for validating the device type and for verifying the functionality of the interface. When used for this purpose, it is recommended that the Reserved field be masked out as follows:

Value = ID AND 0xF0, where AND represents a bit-wise AND function

#### HARDWARE APPLICATION INFORMATION

# **Power Supply Decoupling**

The power supply lines must be decoupled with a  $0.1-\mu F$  capacitor placed as close to the device package as possible. The bypass capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents caused by internal logic switching.

# **PCB Pad Layout**

Suggested PCB pad layout guidelines for the CL package is shown in Figure 8.



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Figure 8. Suggested CL Package PCB Layout

#### **PACKAGE INFORMATION**

PACKAGE CL ChipLED







- NOTES: A. All linear dimensions are in millimeters.
  - B. The die is offset within the package to center the photodiode array to the solder contacts within a tolerance of  $\pm$  50  $\mu$ m.
  - C. Package top surface is molded with an electrically nonconductive yellow clear plastic compound having an index of refraction of 1.55.
  - D. Contact finish is copper alloy A194 with pre-plated NiPdAu lead finish.
  - E. Bottom pin 1 indicator is electrically connected to pin 1.
  - F. This package contains no lead (Pb).
  - G. This drawing is subject to change without notice.

Figure 9. Package CL — ChipLED Packaging Configuration



#### **CARRIER TAPE AND REEL INFORMATION**

# **TOP VIEW**





NOTES: A. All linear dimensions are in millimeters. Dimension tolerance is  $\pm$  0.10 mm unless otherwise noted.

- B. The dimensions on this drawing are for illustrative purposes only. Dimensions of an actual carrier may vary slightly.
- C. Symbols on drawing  $A_0$ ,  $B_0$ , and  $K_0$  are defined in ANSI EIA Standard 481–B 2001.
- D. Each reel is 178 millimeters in diameter and contains 3500 parts.
- E. TAOS packaging tape and reel conform to the requirements of EIA Standard 481-B.
- F. In accordance with EIA standard, device pin 1 is located next to the sprocket holes in the tape.
- G. This drawing is subject to change without notice.

Figure 10. Package CL Carrier Tape

#### **SOLDERING INFORMATION**

The CL package has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate.

The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile.

| Table 7. So | lder | Reflow | <b>Profile</b> |
|-------------|------|--------|----------------|
|-------------|------|--------|----------------|

| PARAMETER                                  | REFERENCE         | DEVICE         |
|--------------------------------------------|-------------------|----------------|
| Average temperature gradient in preheating |                   | 2.5°C/sec      |
| Soak time                                  | t <sub>soak</sub> | 2 to 3 minutes |
| Time above 217°C (T1)                      | t <sub>1</sub>    | Max 60 sec     |
| Time above 230°C (T2)                      | t <sub>2</sub>    | Max 50 sec     |
| Time above T <sub>peak</sub> -10°C (T3)    | t <sub>3</sub>    | Max 10 sec     |
| Peak temperature in reflow                 | T <sub>peak</sub> | 260° C         |
| Temperature gradient in cooling            |                   | Max -5°C/sec   |



Figure 11. Solder Reflow Profile Graph

#### STORAGE INFORMATION

# **Moisture Sensitivity**

Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping. Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use.

#### Shelf Life

The calculated shelf life of the device in an unopened moisture barrier bag is 12 months from the date code on the bag when stored under the following conditions:

Shelf Life: 12 months Ambient Temperature: < 40°C Relative Humidity: < 90%

Rebaking of the devices will be required if the devices exceed the 12 month shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region.

#### Floor Life

The CL package has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions:

Floor Life: 168 hours Ambient Temperature: < 30°C Relative Humidity: < 60%

If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing.

#### Rebaking Instructions

When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours.



**PRODUCTION DATA** — information in this document is current at publication date. Products conform to specifications in accordance with the terms of Texas Advanced Optoelectronic Solutions, Inc. standard warranty. Production processing does not necessarily include testing of all parameters.

# LEAD-FREE (Pb-FREE) and GREEN STATEMENT

**Pb-Free** (RoHS) TAOS' terms *Lead-Free* or *Pb-Free* mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TAOS Pb-Free products are suitable for use in specified lead-free processes.

**Green (RoHS & no Sb/Br)** TAOS defines *Green* to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

Important Information and Disclaimer The information provided in this statement represents TAOS' knowledge and belief as of the date that it is provided. TAOS bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TAOS has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TAOS and TAOS suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

#### NOTICE

Texas Advanced Optoelectronic Solutions, Inc. (TAOS) reserves the right to make changes to the products contained in this document to improve performance or for any other purpose, or to discontinue them without notice. Customers are advised to contact TAOS to obtain the latest product information before placing orders or designing TAOS products into systems.

TAOS assumes no responsibility for the use of any products or circuits described in this document or customer product design, conveys no license, either expressed or implied, under any patent or other right, and makes no representation that the circuits are free of patent infringement. TAOS further makes no claim as to the suitability of its products for any particular purpose, nor does TAOS assume any liability arising out of the use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages.

TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS, INC. PRODUCTS ARE NOT DESIGNED OR INTENDED FOR USE IN CRITICAL APPLICATIONS IN WHICH THE FAILURE OR MALFUNCTION OF THE TAOS PRODUCT MAY RESULT IN PERSONAL INJURY OR DEATH. USE OF TAOS PRODUCTS IN LIFE SUPPORT SYSTEMS IS EXPRESSLY UNAUTHORIZED AND ANY SUCH USE BY A CUSTOMER IS COMPLETELY AT THE CUSTOMER'S RISK.

LUMENOLOGY, TAOS, the TAOS logo, and Texas Advanced Optoelectronic Solutions are registered trademarks of Texas Advanced Optoelectronic Solutions Incorporated.

