# TSPC750A/740A # PowerPC750A/740A RISC MICROPROCESSOR Family Pid8t-750A/740A Specification #### **DESCRIPTION** The TSPC750A and TSPC740A microprocessor (after named 750A/740A) are low–power implementations of the PowerPC Reduced Instruction Set Computer (RISC) architecture. The 750A/740A microprocessors designs are superscalar, capable of issuing three instructions per clock cycle into six independent execution units The 740A/750A microprocessors uses a 2,6/3,3–volts CMOS process technology and maintains full interface compatibility with TTL devices. The 750A/740A provides four software controlable power–saving modes and a thermal assist unit management. The 750A/740A microprocessors have separate 32–Kbyte, physically–addressed instruction and data caches and differ only in that the 750A features a dedicated L2 cache interface with on–chip L2 tags. Both are software and bus-compatible with the PowerPC603 and PowerPC604 families, and are fully JTAG compliant. The TSPC740A microprocessor is pin compatible with the TSPC603e family. #### **MAIN FEATURES** - 12.4SPECint95,8.4SPECfp95 @266Mhz (TSPC750A) w/1MB L2 @133Mhz - 11.5SPECint95,6.9SPECfp95 @266Mhz (TSPC740A) - 488 MIPS @ 266Mhz - Selectable bus clock (11 CPU bus dividers up to 8x) - P<sub>D</sub> typical 4,2W @ 200Mhz, full operating conditions. - Nap, doze and sleep modes for power savings - Superscalar (3 instructions per clock cycle) - 4G-Byte direct addressing range. - 64-bit data and 32-bit address bus interface. - 32KB instruction and data cache. - Six independent execution units and two register files. - Write-back and write-through operations. - f<sub>int</sub> max = 266Mhz - $f_{bus}$ max = 83,3Mhz - Compatible CMOS input / TTL output G suffix CBGA255 and CBGA360 Ceramic Ball Grid Array GS suffix CI-CGA255 and CI-CGA360 Ceramic Ball Grid Array with Solder Column Interposer (SCI) #### **SCREENING** This product is manufactured in full compliance wtih: - ■CBGA upscreenings based upon TCS standards - ■Full military temperature range (Tc=-55°C,+125°C) industrial temperature range (Tc=-40°C,+110°C) - ■CI–CGA versions of TSPC740A and TSPC750A (planned) - ■CI–CGA packages: MIL–STD–883 class Q or according to TCS standards (planned) March 2000 1/42 # **SUMMARY** | | _ | AL DESCRIPTION | | |-----|---------------|-------------------------------------------|----| | 1. | SIMPLIFIED | BLOCK DIAGRAM | ; | | | 1.1. | Generalparameters3 | | | | 1.2. | Features | 4 | | 2. | PIN ASSIGN | EMENTS | 6 | | | 2.1. | TSPC740A package | 6 | | | | TSPC750A package | 7 | | | 2.3. | PINOUT LISTINGS | | | 2.3 | | ting for the TSPC740A, 255 CBGA package. | | | | | ting for the TSPC750A, 360 CBGA package | | | | | Signal description | | | | 0 | | | | | DETAILE | ED SPECIFICATION | 14 | | 1. | SCOPE | | 14 | | | | E DOCUMENTS | | | | | ENTS | | | | | General | | | | 3.2. | Design and construction | | | 2 ′ | | connections | | | ٥.، | | | | | | | Absolute maximum rating | | | | | Recommendated operating conditions | | | _ | | Thermal characteristics | | | | - | characteristics | | | | | management assitance | | | 3.5 | | Management Information | | | | | Power consideration | | | | | anagement | | | | | ssipation | | | 4. | ELECTRICA | L CHARACTERISTICS | 21 | | | 4.1. | Static characteristics | 21 | | | 4.2. | Dynamic characteristics | 2 | | 4.2 | 2.1. Clock AC | Specifications | | | | | Input AC Specifications | | | | | Output AC Specifications | | | | | AC Specifications | | | | | nput AC Specifications | | | | | Dutput AC Specifications | | | | | ON FOR DELIVERY | | | ٠. | | Packaging | | | | | | | | 6 | 5.2. | • | | | | _ | chanical Data | | | /. | • | | | | _ | | Parameters for the TSPC740A | | | | | cal Dimensions of TSPC740A CBGA package | | | 7. | | cal Dimensions of TSPC740A CI-CGA package | | | | | Parameters for the TSPC750A | | | | | cal Dimensions of TSPC750A CBGA package | | | 7.2 | 2.2. Mechanio | cal Dimensions of TSPC750A CI–CGA package | 3 | | 8. | CLOCK REL | ATIONSHIPS CHOICE | 3 | | 9. | SYSTEM DE | SIGN INFORMATION | 38 | | | 9.1. | PLL Power Supply Filtering | 38 | | | 9.2. | DecouplingRecommendations | 38 | | | 9.3. | ConnectionRecommendations | | | | | Output Buffer DC Impedance | | | | | Pull-up Resistor Requirements | | | 10 | 9.5. | Pull—up Resistor Requirements | | | | _ | INFORMATION | | | 4 4 | | | 41 | #### A. GENERAL DESCRIPTION #### 1. SIMPLIFIED BLOCK DIAGRAM The TSPC750A is targeted for low power systems and supports the following power management features—doze, nap, sleep, and dynamic power management. The TSPC750A consists of a processor core and an internal L2 Tag combined with a dedicated L2 cache interface and a 60x bus. Figure 1. TSPC750A Block Diagram # 1.1. General parameters The general parameters of the 750A/740A are the following: Technology 0.29 mm CMOS, five—layer metal Die size 7.56 mm x 8.79 mm (67 mm2) Transistor count 6.35 million Logic design Fully-static Packages 740A: Surface mount 255 ceramic ball grid array (CBGA) and column interposer ceramic grid array CI–CGA without interface 750A: Surface mount 360 ceramic ball grid array (CBGA) and column interposer ceramic grid array CI–CGA with L2 interface Core power supply 2.6V $\pm$ 100 mV I/O power supply 3.3V $\pm$ 5% V dc #### 1.2. Features Exept L2 cache interface that is not supported by the PowerPC version, the major features implementated in the PowerPC750A architecture are as follow: # • Level 2 (L2) cache interface (not implemented on TSPC740A) - Internal L2 cache controller and 4K-entry tags; external data SRAMs - 256K, 512K, and 1 Mbyte 2–way set associative L2 cache support - Copy-back or write-through data cache (on a page basis, or for all L2) - Core—to—L2 frequency divisors of ÷1, ÷1.5, ÷2, ÷2.5, and ÷3 supported - 64-byte (256K/512K) and 128-byte (1-Mbyte) sectored line size - Supports flow-through (reg-buf) synchronous burst SRAMs, pipelined (reg-reg) synchronous burst SRAMs, and pipelined (reg-reg) late-write synchronous burst SRAMs #### Branch processing unit - Four instructions fetched per clock - One branch processed per cycle (plus resolving 2 speculations) - Up to 1 speculative stream in execution, 1 additional speculative stream in fetch - 512-entry branch history table (BHT) for dynamic prediction - 64-entry, 4-way set associative branch target instruction cache (BTIC) to minimize branch delay slots #### Dispatch unit - Full hardware detection of dependencies (resolved in the execution units) - Dispatch two instructions to six independent units (system, branch, load/store, fixed-point unit 1, fixed-point unit 2, or floating-point) - Serialization control (predispatch, postdispatch, execution serialization) #### Load/store unit - One cycle load or store cache access (byte, half-word, word, double-word) - Effective address generation - Hits under misses (one outstanding miss) - Single-cycle misaligned access within double word boundary - Alignment, zero padding, sign extend for integer register file - Floating-point internal format conversion (alignment, normalization) - Sequencing for load/store multiples and string operations - Store gathering - Cache and TLB instructions - Big- and little-endian byte addressing supported - Misaligned little-endian support in hardware #### • Fixed-point units - Fixed-point unit 1 (FXU1)—multiply, divide, shift, rotate, arithmetic, logical - Fixed-point unit 2 (FXU2)—shift, rotate, arithmetic, logical - Single-cycle arithmetic, shift, rotate, logical - Multiply and divide support (multi–cycle) - Early out multiply #### Bus interface - Compatible with 60x processor interface - 32-bit address bus - 64-bit data bus - Bus-to-core frequency multipliers of 3x, 3.5x, 4x, 4.5x, 5x, 5.5x, 6x, 6.5x, 7x, 7.5x, 8x supported #### Decode - Register file access - Forwarding control - Partial instruction decode # Floating-point unit - Support for IEEE-754 standard single- and double-precision floating-point arithmetic - 3 cycle latency, 1 cycle throughput, single-precision multiply-add - 3 cycle latency, 1 cycle throughput, double-precision add - 4 cycle latency, 2 cycle throughput, double-precision multiply-add - Hardware support for divide - Hardware support for denormalized numbers - Time deterministic non-IEEE mode #### System unit - Executes CR logical instructions and miscellaneous system instructions - Special register transfer instructions #### Cache structure - 32K, 32-byte line, 8-way set associative instruction cache - 32K, 32-byte line, 8-way set associative data cache - Single-cycle cache access - Pseudo–LRU replacement - Copy-back or write-through data cache (on a page per page basis) - Supports all PowerPC memory coherency modes - Non-blocking instruction and data cache (one outstanding miss under hits) - No snooping of instruction cache # • Memory management unit - 128 entry, 2-way set associative instruction TLB - 128 entry, 2-way set associative data TLB - Hardware reload for TLBs - 4 instruction BATs and 4 data BATs - Virtual memory support for up to 4 exabytes (2<sup>52</sup>) of virtual memory - Real memory support for up to 4 gigabytes (2<sup>32</sup>) of physical memory #### Testability - LSSD scan design - JTAG interface #### Integrated power management - Low-power 2.6/3.3-volt design - Three static power saving modes: doze, nap, and sleep - Automatic dynamic power reduction when internal functional units are idle #### • Integrated Thermal Management Assist Unit - On-chip thermal sensor and control logic - Thermal Managment Interrupt for software regulation of junction temperature. - Reliability and serviceability—Parity checking on 60x and L2 cache buses #### 2. PIN ASSIGNEMENTS #### 2.1. TSPC740A package The pinout of the TSPC740A, 255 CBGA and CI-CGA packages as viewed from the top surface. Figure 2. Pinout of TSPC740A, CBGA and CI-CGA Packages as Viewed from the Top Surface ### 2.2. TSPC750A package The pinout of the TSPC750A, 360 CBGA and CI-CGA packages as viewed from the top surface. Figure 3. Pinout of TSPC750A, CBGA and Cl-BGA Packages as Viewed from the Top Surface # 2.3. PINOUT LISTINGS # 2.3.1.Pinout listing for the TSPC740A, 255 CBGA and CI–CGA packages. | Table 1. Pinout Listing for the TSPC740A, 255 CBGA and CI-CGA Packages | | | | | | | |------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--|--|--| | Signal Name | Pin Number | Active | I/O | | | | | A[0-31] | C16, E4, D13, F2, D14, G1, D15, E2, D16, D4, E13, G2, E15, H1, E16, H2, F13, J1, F14, J2, F15, H3, F16, F4, G13, K1, G15, K2, H16, M1, J15, P1 | High | I/O | | | | | AACK | L2 | Low | Input | | | | | ABB | K4 | Low | I/O | | | | | AP[0-3] | C1, B4, B3, B2 | High | I/O | | | | | ARTRY | J4 | Low | I/O | | | | | AVDD | A10 | _ | _ | | | | | BG | L1 | Low | Input | | | | | BR | B6 | Low | Output | | | | | CI | E1 | Low | Output | | | | | CKSTP_IN | D8 | Low | Input | | | | | CKSTP_OUT | A6 | Low | Output | | | | | CLK_OUT | D7 | _ | Output | | | | | DBB | J14 | Low | I/O | | | | | DBG | N1 | Low | Input | | | | | DBDIS | H15 | Low | Input | | | | | DBWO | G4 | Low | Input | | | | | DH[0-31] | P14, T16, R15, T15, R13, R12, P11, N11, R11, T12, T11, R10, P9, N9, T10, R9, T9, P8, N8, R8, T8, N7, R7, T7, P6, N6, R6, T6, R5, N5, T5, T4 | High | I/O | | | | | DL[0-31] | K13, K15, K16, L16, L15, L13, L14, M16, M15, M13, N16, N15, N13, N14, P16, P15, R16, R14, T14, N10, P13, N12, T13, P3, N3, N4, R3, T1, T2, P4, T3, R4 | High | I/O | | | | | DP[0-7] | M2, L3, N2, L4, R1, P2, M4, R2 | High | I/O | | | | | DRTRY | G16 | Low | Input | | | | | GBL | F1 | Low | I/O | | | | | GND | C5, C12, E3, E6, E8, E9, E11, E14, F5, F7, F10, F12, G6, G8, G9, G11, H5, H7, H10, H12, J5, J7, J10, J12, K6, K8, K9, K11, L5, L7, L10, L12, M3, M6, M8, M9, M11, M14, P5, P12 | _ | _ | | | | | HRESET | A7 | Low | Input | | | | | INT | B15 | Low | Input | | | | | Table 1. Pinout Listing for the TSPC740A, 255 CBGA and CI-CGA Packages | | | | | | |------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------|--------|--|--| | Signal Name | Pin Number | Active | I/O | | | | L1_TSTCLK 1 | D11 | High | Input | | | | L2_TSTCLK 1 | D12 | High | Input | | | | LSSD_MODE 1 | B10 | Low | Input | | | | MCP | C13 | Low | Input | | | | NC (No-Connect) | B7, B8, C3, C6, C8, D5, D6, H4, J16, A4, A5, A2, A3, B1, B5 | _ | _ | | | | OVDD | C7, E5, E7, E10, E12, G3, G5, G12, G14, K3, K5, K12, K14, M5, M7, M10, M12, P7, P10 | _ | _ | | | | PLL_CFG[0-3] | A8, B9, A9, D9 | High | Input | | | | QACK | D3 | Low | Input | | | | QREQ | J3 | Low | Output | | | | RSRV | D1 | Low | Output | | | | SMI | A16 | Low | Input | | | | SRESET | B14 | Low | Input | | | | SYSCLK | C9 | _ | Input | | | | TA | H14 | Low | Input | | | | TBEN | C2 | High | Input | | | | TBST | A14 | Low | I/O | | | | TCK | C11 | High | Input | | | | TDI | A11 | High | Input | | | | TDO | A12 | High | Output | | | | TEA | H13 | Low | Input | | | | TLBISYNC | C4 | Low | Input | | | | TMS | B11 | High | Input | | | | TRST | C10 | Low | Input | | | | TS | J13 | Low | I/O | | | | TSIZ[0-2] | A13, D10, B12 | High | Output | | | | TT[0-4] | B13, A15, B16, C14, C15 | High | I/O | | | | WT | D2 | Low | Output | | | | VDD 2 | F6, F8, F9, F11, G7, G10, H6, H8, H9, H11, J6, J8, J9, J11, K7, K10, L6, L8, L9, L11 | _ | _ | | | | Table 1. Pinout Listing for the TSPC740A, 255 CBGA and CI–CGA Packages | | | | | | | | |------------------------------------------------------------------------|-----------------------------------|------|--------|--|--|--|--| | Signal Name | Signal Name Pin Number Active I/O | | | | | | | | VOLTDET 3 | F3 | High | Output | | | | | #### Notes: - 1. These are test signals for factory use only and must be pulled up to OVdd for normal machine operation. - 2. OVdd inputs supply power to the I/O drivers and Vdd inputs supply power to the processor core. - 3. Internally tied to GND in the TSPC740A CBGA package to indicate to the power supply that a low–voltage processor is present. This signal is not a power supply input. # 2.3.2.Pinout listing for the TSPC750A, 360 CBGA package. | Table 2. Pinout Listing for the TSPC750A, 360 CBGA and CI–CGA Packages | | | | | | | |------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--|--|--| | Signal Name | Pin Number | Active | I/O | | | | | A[0-31] | A13, D2, H11, C1, B13, F2, C13, E5, D13, G7, F12, G3, G6, H2, E2, L3, G5, L4, G4, J4, H7, E1, G2, F3, J7, M3, H3, J2, J6, K3, K2, L2 | | I/O | | | | | AACK | N3 | Low | Input | | | | | ABB | L7 | Low | I/O | | | | | AP[0-3] | C4, C5, C6, C7 | High | I/O | | | | | ARTRY | L6 | Low | I/O | | | | | AVDD | A8 | _ | _ | | | | | BG | H1 | Low | Input | | | | | BR | E7 | Low | Output | | | | | CKSTP_OUT | D7 | High | Output | | | | | CI | C2 | Low | Output | | | | | CKSTP_IN | B8 | High | Input | | | | | CLKOUT | E3 | _ | Output | | | | | DBB | K5 | Low | I/O | | | | | DBDIS | G1 | Low | Input | | | | | DBG | K1 | Low | Input | | | | | DBWO | D1 | Low | Input | | | | | DH[0-31] | W12, W11, V11, T9, W10, U9, U10, M11, M9, P8, W7, P9, W9, R10, W6, V7, V6, U8, V9, T7, U7, R7, U6, W5, U5, W4, P7, V5, V4, W3, U4, R5 | High | I/O | | | | | DL[0-31] | M6, P3, N4, N5, R3, M7, T2, N6, U2, N7, P11, V13, U12, P12, T13, W13, U13, V10, W8, T11, U11, V12, V8, T1, P1, V1, U1, N1, R2, V3, U3, W2 | High | I/O | | | | | DP[0-7] | L1, P2, M2, V2, M1, N2, T3, R1 | High | I/O | | | | | Signal Name | Pin Number | Active | I/O | | |-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|--| | DRTRY | H6 | Low | Input | | | GBL | B1 | Low | I/O | | | GND | D10, D14, D16, D4, D6, E12, E8, F4, F6, F10, F14, F16, G9, G11, H5, H8, H10, H12, H15, J9, J11, K4, K6, K8, K10, K12, K14, K16, L9, L11, M5, M8, M10, M12, M15, N9, N11, P4, P6, P10, P14, P16, R8, R12, T4, T6, T10, T14, T16 | | | | | HRESET | B6 | Low | Input | | | ĪNT | C11 | Low | Input | | | L1_TSTCLK 1 | F8 | High | Input | | | L2ADDR[0–16] | L17, L18, L19, M19, K18, K17, K15, J19, J18, J17, J16, H18, H17, J14, J13, H19, G18 | High | Output | | | L2AVDD | L13 | _ | _ | | | L2CE | P17 | Low | Output | | | L2CLKOUTA | N15 | Low | Output | | | L2CLKOUTB | DUTB L16 | | Output | | | L2DATA[0-63] | DATA[0–63] U14, R13, W14, W15, V15, U15, W16, V16, W17, V17, U17, W18, V18, U18, V19, U19, T18, T17, R19, R18, R17, R15, P19, P18, P13, N14, N13, N19, N17, M17, M13, M18, H13, G19, G16, G15, G14, G13, F19, F18, F13, E19, E18, E17, E15, D19, D18, D17, C18, C17, B19, B18, B17, A18, A17, A16, B16, C16, A14, A15, C15, B14, C14, E13 | | I/O | | | L2DP[0-7] | V14, U16, T19, N18, H14, F17, C19, B15 | High | I/O | | | L2OVDD | D15, E14, E16, H16, J15, L15, M16, P15, R14, R16, T15, F15 | | _ | | | L2SYNC_IN | L14 | High | Input | | | L2SYNC_OUT | M14 | High | Output | | | L2_TSTCLK <sup>1</sup> | F7 | High | Input | | | L2WE | N16 | Low | Output | | | L2ZZ | G17 | High | Output | | | LSSD_MODE <sup>1</sup> | F9 | Low | Input | | | MCP | B11 | Low | Input | | | NC (No-Connect) | B3, B4, B5, A19, W19, W1, K9, K11 <sub>4</sub> ,K19 <sub>4</sub> | <u> </u> | <u> </u> | | | OVDD D5, D8, D12, E4, E6, E9, E11, F5, H4, J5, L5, M4, P5, R4, R6, R9, R11, T5, T8, T12 | | _ | _ | | | PLL_CFG[0-3] | A4, A5, A6, A7 | High | Input | | | Table 2. Pinout Listing for the TSPC750A, 360 CBGA and CI–CGA Packages | | | | | | |------------------------------------------------------------------------|--------------------------------------------------------|--------|--------|--|--| | Signal Name | Pin Number | Active | I/O | | | | QACK | B2 | Low | Input | | | | QREQ | J3 | Low | Output | | | | RSRV | D3 | Low | Output | | | | SMI | A12 | Low | Input | | | | SRESET | E10 | Low | Input | | | | SYSCLK | H9 | _ | Input | | | | TA | F1 | Low | Input | | | | TBEN | A2 | High | Input | | | | TBST | A11 | Low | I/O | | | | TCK | B10 | High | Input | | | | TDI | B7 | High | Input | | | | TDO | D9 | High | Output | | | | TEA | J1 | Low | Input | | | | TLBISYNC | A3 | Low | Input | | | | TMS | C8 | High | Input | | | | TRST | A10 | Low | Input | | | | TS | K7 | Low | I/O | | | | TSIZ[0-2] | A9, B9, C9 | High | Output | | | | TT[0-4] | C10, D11, B12, C12, F11 | High | I/O | | | | WT | C3 | Low | Output | | | | VDD 2 | G8, G10, G12, J8, J10, J12, L8, L10, L12, N8, N10, N12 | _ | _ | | | | VOLTDET 3 | K13 | High | Output | | | - 1. These are test signals for factory use only and must be pulled up to OVdd for normal machine operation. - 2. OVdd inputs supply power to the I/O drivers and Vdd inputs supply power to the processor core. - 3. Internally tied to L2OVDD in the TSPC750A CBGA package to indicate the power present at the L2 cache interface. This signal is not a power supply input. Caution: this is different from the TSPC740A CBGA package. - 4. These pins are reserved for potential future use as additional L2 address pins. #### 2.4. Signal description Figure 4. TSPC750A microprocessor signal groups #### **B. DETAILED SPECIFICATION** #### 1. SCOPE This drawing describes the specific requirements for the microprocessor TSPC750A, in compliance with TCS standard screening. #### 2. APPLICABLE DOCUMENTS - 1) MIL-STD-883: Test methods and procedures for electronics. - 2) MIL-PRF-38535 appendix A: General specifications for microcircuits. #### 3. REQUIREMENTS #### 3.1. General The microcircuits are in accordance with the applicable documents and as specified herein. # 3.2. Design and construction #### 3.2.1. Terminal connections Depending on the package, the terminal connections shall be is shown in table1, table2 and Figure4. # 3.3. Absolute maximum rating | Table 3. Absolute Maximum Ratings | | | | | | | |-----------------------------------|------------------|-------------------|------|--|--|--| | Characteristic | Symbol | Value | Unit | | | | | Core supply voltage | Vdd | -0.3 to 2.75 (4) | V | | | | | PLL supply voltage | AVdd | -0.3 to 2.75 (4) | V | | | | | L2 DLL supply voltage | L2AVdd | -0.3 to 2.75 (4) | V | | | | | 60x bus supply voltage | OVdd | -0.3 to 3.6 (3.5) | V | | | | | L2 bus supply voltage | L2OVdd | -0.3 to 3.6 (3.5) | V | | | | | Input voltage | V <sub>in</sub> | -0.3 to 3.6 (2) | V | | | | | Storage temperature range | T <sub>stg</sub> | -55 to 150 | °C | | | | - 1. Functional and tested operating conditions are given in Table 4. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. Caution: Vin must not exceed OVdd by more than 0.3V at any time including during power–on reset. - 3. Caution: OVdd must not exceed Vdd/AVdd by more than 1.2V at any time including during power–on reset. - 4. Caution: Vdd/AVdd must not exceed OVdd by more than 0.4V at any time including during power–on reset - 5. Caution: Vin may overshoot/undershoot to a voltage and for a maximum duration as shown in figure 4 bis. Figure 4 bis shows the allowable undershoot and overshoot voltage on the TSPC750A and TSPC740A Figure 4 bis Overshoot/Undershoot Voltage # 3.4. Recommendated operating conditions | Table 4. Recommended Operating Conditions | | | | | | | |-------------------------------------------|-----------------|----------------|------|--|--|--| | Characteristic | Symbol | Value | Unit | | | | | Core supply voltage | Vdd | 2.5 to 2.7 | V | | | | | PLL supply voltage | AVdd | 2.5 to 2.7 | V | | | | | L2 DLL supply voltage | L2AVdd | 2.5 to 2.7 | V | | | | | 60x bus supply voltage | OVdd | 3.135 to 3.465 | V | | | | | L2 bus supply voltage | L2OVdd | 3.135 to 3.465 | V | | | | | Input voltage | V <sub>in</sub> | GND to OVdd | V | | | | | Case temperature | T <sub>c</sub> | -55 to+125 | °C | | | | Note: These are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. #### 3.5. Thermal characteristics #### 3.5.1. Package characteristics | Table 5. Package Thermal Characteristics | | | | | | | |--------------------------------------------------------------------------------------------|-----------------|-------|--------|--|--|--| | Characteristic | Symbol | Value | Rating | | | | | CBGA and CI–CGA packages thermal resistance, junction–to–case thermal resistance (typical) | θ <sub>JC</sub> | 0.03 | °C/W | | | | | CBGA package thermal resistance, die junction-to-lead thermal resistance (typical) | $\theta_{JB}$ | 3.8 | °C/W | | | | | CI–CGA package thermal resistance, die junction–to–lead thermal resistance (typical) | $\theta_{JB}$ | 4 | °C/W | | | | The board designer can choose between several types of heat sinks to place on the TSPC750A. There are several commercially—available heat sinks for the TSPC750A provided by the following vendors: For the exposed-die packaging technology, shown in Table 5, the intrinsic conduction thermal resistance paths are as follows: - The die junction-to-case (or top-of-die for exposed silicon) thermal resistance - The die junction-to-ball thermal resistance Figure 5 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board. Heat generated on the active side of the chip is conducted through the silicon, then through the heat sink attach material (or thermal interface material), and finally to the heat sink where it is removed by forced—air convection. Since the silicon thermal resistance is quite small, for a first—order analysis, the temperature drop in the silicon may be neglected. Thus, the heat sink attach material and the heat sink conduction/convective thermal resistances are the dominant terms. (Note the internal versus external package resistance) Figure 5. C4 Package with Heat Sink Mounted to a Printed-Circuit Board #### 3.5.2. Thermal management assitance The TSPC750A incorporates a thermal management assist unit (TAU) composed of a thermal sensor, digital—to—analog converter, comparator, control logic, and dedicated special—purpose registers (SPRs). Specifications for the thermal sensor portion of the TAU are found in Table 6. More information on the use of this feature is given in the MPC750A RISC Microprocessor User's manual. #### **Table 6. Thermal Sensor Specifications** Vdd = AVdd = L2AVdd = 2.6 Vdc $\pm$ 100 mV, OVdd = L2OVdd = 3.3 $\pm$ 5% Vdc, GND = 0 Vdc, 0 $\leq$ $T_{c}$ < +125 $^{\circ}$ C | Num | Characteristic | Min | Max | Unit | Notes | |-----|--------------------------|-----|-----|------|-------| | 1 | Temperature range | 0 | 127 | °C | 1 | | 2 | Comparator settling time | 20 | _ | μs | 2 | | 3 | Resolution | 4 | _ | °C | 3 | #### Notes: - 1. The temperature is the junction temperature of the die. The thermal assist unit's raw output does not indicate an absolute temperature, but it must be interpreted by software to derive the absolute junction temperature. For information about the use and calibration of the TAU, see the Motorola application note AN1800/D "programming the thermal Assist Unit in the MPC750A Microprocessor. This specification reflects the temperature span supported by design. - 2. The comparator settling time value must be converted into the number of CPU clocks that need to be written into the THRM3 SPR. - 3. Guaranteed by design and characterization. #### 3.5.3. Thermal Management Information This section provides thermal management information for the ceramic ball grid array (CBGA) package for air—cooled applications. Proper thermal control design is primarily dependent upon the system—level design—the heat sink, airflow and thermal interface material. To reduce the die—junction temperature, heat sinks may be attached to the package by several methods—adhesive, spring clip to holes in the printed—circuit board or package, and mounting clip and screw assembly; see Figure 6. This spring force should not exceed 5.5 pounds of force. Figure 6. Package Exploded Cross-Sectional View with Several Heat Sink Options Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. # 2 Silicone Sheet (0.006 inch) Bare Joint Floroether Oil Sheet (0.007 in n) Graphite/Oil Sheet (0.005 inc) Synthetic Grease 1.5 0.5 0.5 #### 1.1.1.1 Adhesives and Thermal Interface Materials Figure 7. Thermal Performance of Select Thermal Interface Material Contact Pressure (psi) 40 50 60 70 80 30 A thermal interface material is recommended at the package lid—to—heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 7 shows the thermal performance of three thin—sheet thermal—interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. That is, the bare joint results in a thermal resistance approximately 7 times greater than the thermal grease joint. Heat sinks are attached to the package by means of a spring clip to holes in the printed—circuit board (see Figure 6). This spring force should not exceed 5.5 pounds of force. Therefore, the synthetic grease offers the best thermal performance, considering the low interface pressure. The board designer can choose between several types of thermal interface. Heat sink adhesive materials should be selected based upon high conductivity, yet adequate mechanical strength to meet equipment shock/vibration requirements. # 1.1.1.2 Heat Sink Selection Example 0 10 20 For preliminary heat sink sizing, the die-junction temperature can be expressed as follows: $$T_j = T_a + T_r + (\theta_{jc} + \theta_{int} + \theta_{sa}) * P_d$$ Where: T<sub>i</sub> is the die-junction temperature T<sub>a</sub> is the inlet cabinet ambient temperature T<sub>r</sub> is the air temperature rise within the computer cabinet $\theta_{\text{ic}}$ is the junction–to–case thermal resistance $\theta_{\text{int}}$ is the adhesive or interface material thermal resistance $\theta_{\text{sa}}$ is the heat sink base–to–ambient thermal resistance P<sub>d</sub> is the power dissipated by the device During operation the die–junction temperatures $(T_j)$ should be maintained less than the value specified in Table 4. The temperature of the air cooling the component greatly depends upon the ambient inlet air temperature and the air temperature rise within the electronic cabinet. An electronic cabinet inlet–air temperature $(T_a)$ may range from 30 to 40 $_i$ C. The air temperature rise within a cabinet $(T_r)$ may be in the range of 5 to 10 $_i$ C. The thermal resistance of the thermal interface material $(\theta_{int})$ is typically about 1 $_i$ C/W. Assuming a $T_a$ of 30 $_i$ C, a $T_r$ of 5 $_i$ C, a CBGA package $\theta_{ic}$ = 2.2, and a power consumption $(P_d)$ of 4.5 watts, the following expression for $T_i$ is obtained: Die-junction temperature: $T_i = 30 \text{ jC} + 5 \text{ jC} + (2.2 \text{ jC/W} + 1.0 \text{ jC/W} + \theta_{sa}) * 4.5 \text{ W}$ For a Thermalloy heat sink #2328B, the heat sink-to-ambient thermal resistance ( $\theta_{sa}$ ) versus airflow velocity is shown in Figure 8. Figure 8. Thermalloy #2328B Heat Sink-to-Ambient Thermal Resistance Versus Airflow Velocity Assuming an air velocity of 0.5 m/s, we have an effective $R_{sa}$ of 7 jC/W, thus $T_i = 30$ jC + 5 jC + (2.2 jC/W +1.0 jC/W + 7 jC/W) \* 4.5 W, resulting in a die–junction temperature of approximately 81 ¡C which is well within the maximum operating temperature of the component. Other heat sinks offered by Chip Coolers, IERC, Thermalloy, Wakefield Engineering, and Aavid Engineering offer different heat sink—to—ambient thermal resistances, and may or may not need air flow. Though the die junction—to—ambient and the heat sink—to—ambient thermal resistances are a common figure—of—merit used for comparing the thermal performance of various microelectronic packaging technologies, one should exercise caution when only using this metric in determining thermal management because no single parameter can adequately describe three—dimensional heat flow. The final die—junction operating temperature, is not only a function of the component—level thermal resistance, but the system—level design and its operating conditions. In addition to the component's power consumption, a number of factors affect the final operating die—junction temperature—airflow, board population (local heat flux of adjacent components), heat sink efficiency, heat sink attach, heat sink placement, next—level interconnect technology, system air temperature rise, altitude, etc. Due to the complexity and the many variations of system—level boundary conditions for today's microelectronic equipment, the combined effects of the heat transfer mechanisms (radiation, convection and conduction) may vary widely. For these reasons, we recommend using conjugate heat transfer models for the board, as well as, system—level designs. To expedite system—level thermal analysis, several "compact" thermal—package models are available within FLOTHERM®. These are available upon request. #### 3.6. Power consideration # 3.6.1.Power management The TSPC750A provides four power modes, selectable by setting the appropriate control bits in the MSR and HIDO registers. The four power modes are as follows: - Full–power: This is the default power state of the TSPC750A. The TSPC750A is fully powered and the internal functional units are operating at the full processor clock speed. If the dynamic power management mode is enabled, functional units that are idle will automatically enter a low–power state without affecting performance, software execution, or external hardware. - Doze: All the functional units of the TSPC750A are disabled except for the time base/decrementer registers and the bus snooping logic. When the processor is in doze mode, an external asynchronous interrupt, a system management interrupt, a decrementer exception, a hard or soft reset, or machine check brings the TSPC750A into the full—power state. The TSPC750A in doze mode maintains the PLL in a fully powered state and locked to the system external clock input (SYSCLK) so a transition to the full—power state takes only a few processor clock cycles. Nap: The nap mode further reduces power consumption by disabling bus snooping, leaving only the time base register and the PLL in a powerred state. The TSPC750A returns to the full–power state upon receitp of an external asynchronous interrupt, a system management interrupt, a decrementer exception, a hard or soft reset, or a machine check input ( $\overline{\text{MCP}}$ ). A return to full–powr state from a nap state takes only a few processor clock cycles. When the processor is in nap mode, if $\overline{\text{QACK}}$ is negated, the processor is put in doez mode to support snooping. Sleep: Sleep mode minimizes power consumption by disabling all internl functional units, after which external system logic may disable the PPL and SUSCLK. Returning the TSPC750A to the full–power state requires the enabling of the PPL and SYSCLK, followed by the assertion of an external asynchronous interrupt, a system management interrupt, a hard or soft reset, or a machine check input (MCP) signal after the time required to relock the PPL. #### 3.6.2. Power dissipation | Table 7. Power Consumption | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------|---------|------|---------|--|--|--| | $Vdd = AVdd = L2AVdd = 2.6 \ Vdc \ \pm 100 \ mV, \ OVdd = L2OVdd = 3.3 \ \pm \ 5\% \ Vdc, \ GND = 0 \ Vdc, \ -55 \leq Tc < 125^{\circ}C$ | | | | | | | | | | | Proce | ssor (CPU) Fred | quency | Unit | Notes | | | | | | 200 MHz | 233 MHz | 266 MHz | | | | | | | Full-On Mode | - ' | 1 | 1 | 1 | - 1 | | | | | Typical | 4.2 | 5.0 | 5.7 | W | 1, 3, 4 | | | | | Maximum | 6.0 | 7.0 | 7.9 | W | 1, 2, 4 | | | | | Doze Mode | | | | • | • | | | | | Maximum | 1.6 | 1.8 | 2.1 | W | 1, 2 | | | | | Nap Mode | | | | • | • | | | | | Maximum | 250 | 250 | 250 | mW | 1, 2 | | | | | Sleep Mode | | | | | | | | | | Maximum | 300 | 300 | 300 | mW | 1, 2 | | | | | Sleep Mode—PLL and DLL Disabled | | | | | | | | | | Typical | 30 | 50 | 50 | mW | 1, 3 | | | | | Maximum | 60 | 100 | 100 | mW | 1, 2 | | | | - 1. These values apply for all valid 60x bus and L2 bus ratios. The values do not include I/O Supply Power (OVdd and L2OVdd) or PLL/DLL supply power (AVdd and L2AVdd). OVdd and L2OVdd power is system dependent, but is typically <10% of Vdd power. Worst case power consumption for AVdd = 15 mw and L2AVdd = 15 mW. - 2. Maximum power is measured at Vdd = 2.7V - 3. Typical power is an average value measured at Vdd = AVdd = L2AVdd = 2.6V, OVdd = L2OVdd = 3.3V in a system executing typical applications and benchmark sequences. - 4. Full-On mode is measured using worst-case instruction sequence. #### 4. ELECTRICAL CHARACTERISTICS #### 4.1. Static characteristics #### **Table 8. DC Electrical Specifications** $Vdd = AVdd = L2AVdd = 2.6~Vdc~\pm~100~mV,~OVdd = L2OVdd = 3.3~\pm~5\%~Vdc,~GND = 0~Vdc,~-55 \leq~T_c <~125~^{\circ}C$ | Characteristic | Symbol | Min | Max | Unit | Notes | |----------------------------------------------------------|------------------|-----|-------|------|--------| | Input high voltage (all inputs except SYSCLK) | V <sub>IH</sub> | 2 | 3.465 | V | 1,2 | | Input low voltage (all inputs except SYSCLK) | V <sub>IL</sub> | GND | 0.8 | V | | | SYSCLK input high voltage | CVIH | 2.4 | 3.465 | V | 1 | | SYSCLK input low voltage | CV <sub>IL</sub> | GND | 0.4 | V | | | Input leakage current, V <sub>in</sub> = OVdd | I <sub>in</sub> | _ | 30 | μΑ | 1, 2 | | Hi–Z (off–state) leakage current, V <sub>in</sub> = OVdd | I <sub>TSI</sub> | _ | 30 | μΑ | 1, 2,4 | | Output high voltage, I <sub>OH</sub> = -6 mA | V <sub>OH</sub> | 2.4 | _ | V | | | Output low voltage, I <sub>OL</sub> = 6 mA | V <sub>OL</sub> | _ | 0.4 | V | | | Capacitance, V <sub>in</sub> = 0 V, f = 1 MHz | C <sub>in</sub> | _ | 5.0 | pF | 2, 3 | #### Notes: - 1. For 60x bus signals, the reference is OVdd while L2OVdd is the reference for the L2 bus signals. - 2. Excludes test signals (LSSD\_MODE, L1\_TSTCLK, L2\_TSTCLK) and IEEE 1149.1 boundary scan (JTAG) signals. - 3. Capacitance is periodically sampled rather than 100% tested. - 4. The leakage is measured for nominal OVdd and Vdd, or both OVdd and Vdd must vary in the same direction (for example, both OVdd and Vdd vary by either +5% or -5%). ### 4.2. Dynamic characteristics After fabrication, parts are sorted by maximum processor core frequency as shown in Section 4.2.1., "Clock AC Specifications" and tested for conformance to the AC specifications for that frequency. These specifications are for 200, 233, and 266 MHz processor core frequencies. The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG[0–3] signals. Parts are sold by maximum processor core frequency. #### 4.2.1.Clock AC Specifications Table 9 provides the clock AC timing specifications as defined in Figure 9. #### Table 9. Clock AC Timing Specifications $Vdd = AVdd = L2AVdd = 2.6 \ Vdc \ \pm 100 \ mV, \ OVdd = L2OVdd = 3.3 \ \pm 5\% \ Vdc, \ GND = 0 \ Vdc, \ -55 \le T_{C} < 125 \ ^{\circ}C$ | Num | Characteristic | 200 | 200 MHz | | MHz | 266 MHz | | Unit | Notes | |------|------------------------------------|-----|---------|-----|-------|---------|------|------|-------| | | | Min | Max | Min | Max | Min | Max | | | | | Processor frequency | 150 | 200 | 150 | 233 | 150 | 266 | MHz | | | | VCO frequency | 300 | 400 | 300 | 466 | 300 | 533 | MHz | | | | SYSCLK frequency | 25 | 83.3 | 25 | 83.3 | 25 | 83.3 | MHz | 1 | | 1 | SYSCLK cycle time | 12 | 40 | 12 | 40 | 12 | 40 | ns | | | 2, 3 | SYSCLK rise and fall time | _ | 2 | _ | 2 | _ | 2 | ns | 2 | | 4 | SYSCLK duty cycle measured at 1.4V | 40 | 60 | 40 | 60 | 40 | 60 | % | 3 | | | SYSCLK jitter | _ | ±150 | _ | ± 150 | _ | ±150 | ps | 4 | | | Internal PLL relock time | _ | 100 | _ | 100 | _ | 100 | μs | 5 | #### Notes: - Caution: The SYSCLK frequency and PLL\_CFG[0-3] settings must be chosen such that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0-3] signal description in Section AUCUN LIEN , "PLL Configuration," for valid PLL\_CFG[0-3] settings - 2. Rise and fall times for the SYSCLK input are measured from 0.4 to 2.4V. - 3. Timing is guaranteed by design and characterization. - 4. The total input jitter (short term and long term combined) must be under $\pm$ 150 ps. - 5. Relock timing is guaranteed by design and characterization. PLL–relock time is the maximum amount of time required for PLL lock after a stable Vdd and SYSCLK are reached during the power–on reset sequence. This specification also applies when the PLL has been disabled and subsequently re–enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL–relock time during the power–on reset sequence. Figure 9 provides the SYSCLK input timing diagram. VM = Midpoint Voltage (1.4V) Figure 9. SYSCLK Input Timing Diagram #### 4.2.2.60x Bus Input AC Specifications Table 10 provides the 60x bus input AC timing specifications for the TSPC750A as defined in Figure 10 and Figure 11. Input timing specifications for the L2 bus are provided in Section 4.2.5. , "L2 Bus Input AC Specifications. | Table 10 | 60x | Rus | Innut | ΔC | Timing | Specifications <sup>1</sup> | |-----------|-----|-----|--------|---------------|-----------------------------------------|-----------------------------| | Table 10. | OUA | Dus | IIIPUL | $\overline{}$ | 1 1111111111111111111111111111111111111 | opecinications | $Vdd = AVdd = L2AVdd = 2.6 \ Vdc \ \pm 100 \ mV, \ OVdd = L2OVdd = 3.3 \ \pm 5\% \ Vdc, \ GND = 0 \ Vdc, \ -55 \le T_c < 125 \ ^{\circ}C <$ | Num | Characteristic | 200, 233, 266 MHz | | Unit | Notes | |-----|-----------------------------------------------------------------------|-------------------|-----|---------------------|---------| | | | Min | Max | | | | 10a | Address/Data/Transfer Attribute Inputs Valid to SYSCLK (Input Setup) | 2.5 | _ | ns | 2 | | 10b | All Other Inputs Valid to SYSCLK (Input Setup) | 3.0 | _ | ns | 3 | | 10c | Mode select input setup to HRESET (DRTRY, TLBISYNC) | 8 | _ | t <sub>sysclk</sub> | 4,5,6,7 | | 11a | SYSCLK to Address/Data/Transfer Attribute Inputs Invalid (Input Hold) | 1.0 | _ | ns | 2 | | 11b | SYSCLK to All Other Inputs Invalid (Input Hold) | 1.0 | _ | ns | 3 | | 11c | HRESET to mode select input hold (DRTRY, TLBISYNC) | 0 | _ | ns | 4,6,7 | - 1. All input specifications are measured from the TTL level (0.8 to 2.0V) of the signal in question to the 1.4V of the rising edge of the input SYSCLK. Input and output timings are measured at the pin. - 2. Address/Data/Transfer Attribute inputs are composed of the following—A[0–31], AP[0–3], TT[0–4], TBST, TSIZ[0–2], GBL, DH[0–31], DL[0–31], DP[0–7]. - 3. All other signal inputs are composed of the following—TS, ABB, DBB, ARTRY, BG, AACK, DBG, DBWO, TA, DRTRY, TEA, DBDIS, HRESET, SRESET, INT, SMI, MCP, TBEN, QACK, TLBISYNC. - 4. The setup and hold time is with respect to the rising edge of HRESET (see Figure 11). - 5. t<sub>sysclk</sub> is the period of the external clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in nanoseconds) of the parameter in question. - 6. Guaranteed by design and characterization. - 7. This specification is for configuration mode select only. Also note that the HRESET must be held asserted for a minimum of 255 bus clocks after the PLL re–lock time during the power–on reset sequence. Figure 10 provides the input timing diagram for the TSPC750A. Figure 10. Input Timing Diagram Figure 11 provides the mode select input timing diagram for the TSPC750A. Figure 11. Mode Select Input Timing Diagram # 4.2.3.60x Bus Output AC Specifications Table 11 provides the 60x bus output AC timing specifications for the TSPC750A as defined in Figure 12. Output timing specifications for the L2 bus are provided in Section 4.2.6. , "L2 Bus Output AC Specifications." | Table 11. 60x Bus Output AC Timing Specifications <sup>1</sup> | |----------------------------------------------------------------------------------------------------------------------------------| | Vdd = AVdd = L2AVdd = 2.6 Vdc $\pm$ 100 mV. OVdd = L2OVdd = 3.3 $\pm$ 5% Vdc. GND = 0 Vdc. $-55 \le T_c < 125$ °C. CL = 50 pF(2) | | Num | Characteristic | 200, 233, 2 | 266 MHz | Unit | Notes | |-----|--------------------------------------------------------------------|-------------|---------|---------------------|-------| | | | Min | Max | | | | 12 | SYSCLK to Output Driven (Output Enable Time) | 0.5 | _ | ns | | | 13 | SYSCLK to Output Valid (TS, ABB, ARTRY, DBB) | _ | 6.5 | ns | 5 | | 14 | SYSCLK to all other Outputs Valid (all except TS, ABB, ARTRY, DBB) | _ | 6.5 | ns | 5 | | 15 | SYSCLK to Output Invalid (Output Hold) | 1.0 | _ | ns | 3 | | 16 | SYSCLK to Output High Impedance (all except ABB, ARTRY, DBB) | _ | 6.0 | ns | 8 | | 17 | SYSCLK to ABB, DBB High Impedance after precharge | _ | 1.0 | t <sub>sysclk</sub> | 4,6,8 | | 18 | SYSCLK to ARTRY High Impedance before precharge | _ | 5.5 | ns | 8 | # Table 11. 60x Bus Output AC Timing Specifications<sup>1</sup> $Vdd = AVdd = L2AVdd = 2.6 \ Vdc \ \pm 100 \ mV, \ OVdd = L2OVdd = 3.3 \ \pm \ 5\% \ Vdc, \ GND = 0 \ Vdc, \ -55 \ \leq \ T_{c} < 125 \ ^{\circ}C, \ CL = 50 \ pF(2) \ + 100 \ mV$ | | | Min | Max | | | |----|------------------------------------------------|---------------------------------|-----|---------------------|-------| | 19 | SYSCLK to ARTRY Precharge Enable | 0.2*t <sub>sysclk</sub><br>+1.0 | _ | ns | 3,4,7 | | 20 | Maximum Delay to ARTRY Precharge | | 1 | t <sub>sysclk</sub> | 4,7 | | 21 | SYSCLK to ARTRY High Impedance After Precharge | _ | 2 | t <sub>sysclk</sub> | 4,7,8 | - 1. All output specifications are measured from the 1.4V of the rising edge of SYSCLK to TTL level (0.8 V or 2.0 V) of the signal in question. Both input and output timing are measured at the pin. - 2. All maximum timing specifications assume $C_L = 50$ pF. - 3. This minimum parameter assumes $C_L = 0$ pF. - 4. t<sub>sysclk</sub> is the period of the external bus clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration of the parameter in question. - 5. Output signal transitions from GND to 2.0V or OVdd to 0.8V. - 6. Nominal precharge width for ABB and DBB is 0.5 t<sub>sysclk</sub>. - 7. Nominal precharge width for $\overline{\text{ARTRY}}$ is 1.0 $t_{\text{sysclk}}$ . - 8. Guaranteed by design and characterization. Figure 12. Output Timing Diagram #### 4.2.4.L2 Clock AC Specifications #### Table 12. L2CLK Output AC Timing Specifications $Vdd = AVdd = L2AVdd = 2.6 \ Vdc \ \pm 100 \ mV, \ OVdd = L2OVdd = 3.3 \ \pm \ 5\% \ Vdc, \ GND = 0 \ Vdc, -55 \ \leq \ T_{c} \ < 125 \ ^{\circ}C$ | Num | Characteristic | Min | Max | Unit | Notes | |-----|--------------------------|-----|------|-------|-------| | | L2CLK frequency | 80 | 133 | MHz | 1, 5 | | 22 | L2CLK cycle time | 7.5 | 12.5 | ns | | | 23 | L2CLK duty cycle | 50 | | % | 2 | | | L2CLK jitter | | ±150 | ps | 3 | | | Internal DLL-relock time | 640 | _ | L2CLK | 4 | - 1. L2CLK outputs are L2CLK\_OUTA, L2CLK\_OUTB and L2SYNC\_OUT pins. The L2 cache interface supports higher frequencies when appropriate load conditions have been considered. The L2 I/O drivers have been designed to support a 133 MHz L2 bus loaded with 4 off-the-shelf pipelined synchronous burst SRAMs. Running the L2 bus beyond 133 MHz requires tightly coupled customized SRAMs or a multi-chip module (MCM) implementation. The L2CLK frequency to core frequency settings must be chosen such that the resulting L2CLK frequency and core frequency do not exceed their respective maximum or minimum operating frequencies. L2CLK\_OUTA and L2CLK\_OUTB must have equal loading. - 2. The nominal duty cycle of the L2CLK is 50% measured at midpoint voltage. - 3. The total input jitter (short term and long term combined) must be under $\pm 150$ ps. - 4. The DLL re–lock time is specified in terms of L2CLKs. The number in the table must be multiplied by the period of L2CLK to compute the actual time duration in nanoseconds. Re–lock timing is guaranteed by design and characterization. - 5. The L2CR[L2SL] bit should be set for L2CLK frequencies less than 110 MHz. The L2CLK\_OUT timing diagram is shown in Figure 13. VM = Midpoint Voltage (L2OVdd/2) Figure 13. L2CLK\_OUT Output Timing Diagram Table 13 shows the L2 bus input timing diagrams for the TSPC750A. Figure 14. L2 Bus Input Timing Diagrams #### 4.2.5.L2 Bus Input AC Specifications The L2 bus input interface AC timing specifications are found in Table 13. # Table 13. L2 Bus Input Interface AC Timing Specifications1 $Vdd = AVdd = L2AVdd = 2.6~Vdc~\pm~100~mV,~OVdd = L2OVdd = 3.3~\pm~5\%~Vdc,~GND = 0~Vdc,~-55 \leq T_c~<125~^{\circ}C$ | Num | Characteristic | Processor Frequency<br>200–266 MHz | | Unit | Notes | |-------|------------------------------------------|------------------------------------|-----|------|-------| | | | Min Max | | | | | 29,30 | L2SYNC_IN rise and fall time | _ | 1.0 | ns | 2 | | 24 | Data and parity input setup to L2SYNC_IN | 2.0 | _ | ns | | | 25 | L2SYNC_IN to data and parity input hold | 0.5 | _ | ns | | #### Notes: - 1. All intput specifications are measured from the TTL level (0.8V or 2.0V) of the signal in question to the midpoint voltage of the rising edge of the input L2SYNC\_IN. Input timings are measured at the pins (see Figure 14). - 2. Rise and fall times for the L2SYNC\_IN input are measured from 0.4 to 2.4V. #### 4.2.6.L2 Bus Output AC Specifications Table 14 provides the L2 bus output interface AC timing specifications for the TSPC750A as defined in Figure 15. #### Table 14. L2 Bus Output Interface AC Timing Specifications<sup>1</sup> $Vdd = AVdd = L2AVdd = 2.6 \ Vdc \ \pm 100 \ mV, \ OVdd = L2OVdd = 3.3 \ \pm \ 5\% \ Vdc, \ GND = 0 \ Vdc, -55 \ \leq \ T_C \ < 125 \ ^{\circ}C, \ CL = 20 \ pF(3) \ = 120 \ ^{\circ}C$ | Num | Characteristic | | L2CR[14-15] is equivalent to: | | | | | | | Unit | Notes | | | |-----|-----------------------------|-----|-------------------------------|-----|--------|-----|-----|-----|-----|------|-------|--|--| | | | 0 | 002 | | 002 04 | | )1 | 1 | 10 | | 1 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | | | 26 | L2SYNC_IN to output valid | _ | 5.0 | _ | 5.5 | _ | 5,7 | _ | 6 | ns | | | | | 27 | L2SYNC_IN to output hold | 0.5 | _ | 1.0 | _ | 1,2 | _ | 1,5 | _ | ns | 4 | | | | 28 | L2SYNC_IN to high impedance | _ | 4.0 | _ | 4.5 | _ | 4,7 | _ | 5 | ns | | | | - 1. All outputs are measured from the midpoint voltage of the rising edge of L2SYNC\_IN to the TTL level (0.8V or 2.0V) of the signal in question. The output timings are measured at the pins. - 2. The outputs are valid for both single—ended and differential L2CLK modes. For flow—thru and pipelined reg—reg synchronous burst RAMs, L2CR[14–15] = 00 is recommended. For pipelined delay—write synchronous burst SRAMs, L2CR[14–15] = 01 is recommended. - 3. All maximum timing specifications assume $C_L$ =20 pF. - 4. This measurement assumes $C_L = 5 pF$ . - 5. Reserved for future use. Figure 15 shows the L2 bus output timing diagrams for the TSPC750A. v W = Whapoline voltage (1.4 v) Figure 15. L2 Bus Output Timing Diagrams # 1.1.2 IEEE 1149.1 AC Timing Specifications Table 15 provides the IEEE 1149.1 (JTAG) AC timing specifications as defined in Figure 16, Figure 17, Figure 18, and Figure 19. | Num | Characteristic | Min | Max | Unit | Notes | |-----|-----------------------------------------------|-----|------|------|-------| | | TCK frequency of operation | 0 | 33.3 | MHz | | | 1 | TCK cycle time | 30 | _ | ns | | | 2 | TCK clock pulse width measured at 1.4V | 15 | _ | ns | | | 3 | TCK rise and fall times | 0 | 2 | ns | | | 4 | Specification obsolete, intentionally omitted | | | | | | 5 | TRST assert time | 25 | _ | ns | 1 | | 6 | Boundary-scan input data setup time | 4 | _ | ns | 2 | | 7 | Boundary-scan input data hold time | 15 | _ | ns | 2 | | 8 | TCK to output data valid | 4 | 20 | ns | 3 | | 9 | TCK to output high impedance | 3 | 19 | ns | 3, 4 | | 10 | TMS, TDI data setup time | 0 | _ | ns | | | 11 | TMS, TDI data hold time | 12 | _ | ns | | |----|---------------------------|----|----|----|---| | 12 | TCK to TDO data valid | 4 | 12 | ns | | | 13 | TCK to TDO high impedance | 3 | 9 | ns | 4 | #### Notes: - 1. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 2. Non–JTAG signal input timing with respect to TCK. - 3. Non–JTAG signal output timing with respect to TCK. - 4. Guaranteed by design and characterization. Figure 16 provides the JTAG clock input timing diagram. Figure 16. JTAG Clock Input Timing Diagram Figure 17 provides the $\overline{TRST}$ timing diagram. Figure 17. TRST Timing Diagram Figure 18 provides the boundary–scan timing diagram. Figure 18. Boundary-Scan Timing Diagram Figure 19 provides the test access port timing diagram. Figure 19. Test Access Port Timing Diagram #### 5. PREPARATION FOR DELIVERY # 5.1. Packaging Microcircuits are prepared for delivery in accordance with MIL-PRF-38535. #### 5.2. Certificate of compliance TCS offers a certificate of compliances with each shipment of parts, affirming the products are in compliance either with MIL-PRF-883 and guarantiyng the parameters not tested at temperature extremes for the entire temperature range. # 6. HANDLING MOS devices must be handled with certain precautions to avoid damage due to accumulation of static charge. Input protection devices have been designed in the chip to minimize the effect of static buildup. However, the following handling practices are recomended: - a) Devices should be handled on benches with conductive and grounded surfaces. - b) Ground test equipment, tools and operator. - c) Do not handle devices by the leads. - d) Store devices in conductive foam or carriers. - e) Avoid use of plastic, rubber, or silk in MOS areas. - f) Maintain relative humidity above 50 percent if practical. - g) For CI-CGA packages, use specific tray to take care of the highest height of the package compared with the normal CBGA. #### 7. PACKAGE MECHANICAL DATA #### 7.1. Parameters for the TSPC740A The package parameters are as provided in the following list. The package types are 21 x 21 mm, 255-lead CBGA and CI-CGA. Package outline 21 x 21 mm Interconnects 255 (16 x 16 ball array – 1) Pitch 1.27 mm (50 mil) Minimum module height 2.45 mm (CBGA), 3,45 mm (CI–CGA) Maximum module height 3.00 mm (CBGA), 4.00 mm (CI–CGA Ball or column diameter 0.89 mm (35 mil) # 7.1.1.Mechanical Dimensions of the TSPC740A CBGA package Figure 20 provides the mechanical dimensions and bottom surface nomenclature of the TSPC740A, 255 CBGA package. Figure 20. Mechanical Dimensions and Bottom Surface Nomenclature of TSPC740A (CBGA) #### 7.1.2.Mechanical Dimensions of the TSPC740A CI-CGA package Figure 21 provides the mechanical dimensions and bottom surface nomenclature of TSPC740A, 255 CI-CGA package Figure 21. Mechanical Dimensions and Bottom Surface Nomenclature of TSPC740A (CI-CGA) #### 7.2. Parameters for the TSPC750A The package parameters are as provided in the following list. The package type is 25 x 25 mm, 360-lead CBGA and CI-CGA. Package outline 25 x 25 mm Interconnects 360 (19 x 19 ball array – 1) Pitch 1.27 mm (50 mil) Minimum module height 2.65 mm (CBGA), 3,65 mm (CI–CGA) Maximum module height 3.20 mm (CBGA), 4,20 mm (CI–CGA) Ball or column diameter 0.89 mm (35 mil) #### 7.2.1.Mechanical Dimensions of the TSPC750A CBGA package Figure 22 provides the mechanical dimensions and bottom surface nomenclature of the TSPC750A, 360 CBGA package. Figure 22. Mechanical Dimensions and Bottom Surface Nomenclature of the TSPC750A #### 7.2.2.Mechanical Dimensions of the TSPC750A CI-CGA package Figure 23 provides the mechanical dimensions and bottom surface nomenclature of TSPC750A, 360 CI-CGA package Figure 23. Mechanical Dimensions and Bottom Surface Nomenclature of TSPC750A (CI-CGA) #### 8. CLOCK RELATIONSHIPS CHOICE The TSPC750A's PLL is configured by the PLL\_CFG[0–3] signals. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation. The PLL configuration for the TSPC750A is shown in Table 16 for nominal frequencies. Table 17 provides sample core—to—L2 frequencies. | Table 16. TSPC750A Microprocessor PLL Configuration | | | | | | | | | | | |-----------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------|--------------------|---------------|---------------|--------------------|---------------|--------------------|-------------------| | PLL_CFG<br>[0-3] | Sample Bus-to-Core Frequency in MHz (VCO Frequency in MHz) | | | | | | | | | | | | Bus-to-<br>Core<br>Multiplier | Core-to<br>VCO<br>Multiplier | Bus<br>25 MHz | Bus<br>33.3<br>MHz | Bus<br>40 MHz | Bus<br>50 MHz | Bus<br>66.6<br>MHz | Bus<br>75 MHz | Bus<br>83.3<br>MHz | Bus<br>100<br>MHz | | 1000 | 3x | 2x | | | | 150<br>(300) | 200<br>(400) | 225<br>(450) | 250<br>(500) | | | 1110 | 3.5x | 2x | | | | 175<br>(350) | 233<br>(466) | 262<br>(525) | | | | 1010 | 4x | 2x | | | 160<br>(320) | 200<br>(400) | 266<br>(533) | | | | | 0111 | 4.5x | 2x | | 150<br>(300) | 180<br>(360) | 225<br>(450) | | | | | | 1011 | 5x | 2x | | 166<br>(333) | 200<br>(400) | 250<br>(500) | | | | | | 1001 | 5.5x | 2x | | 183<br>(366) | 220<br>(440) | | | | | | | 1101 | 6x | 2x | 150<br>(300) | 200<br>(400) | 240<br>(480) | | | | | | | 0101 | 6.5x | 2x | 162<br>(325) | 216<br>(433) | 260<br>(520) | | | | | | | 0010 | 7x | 2x | 175<br>(350) | 233<br>(466) | | | | | | | | 0001 | 7.5x | 2x | 187<br>(375) | 250<br>(500) | | | | | | | | 1100 | 8x | 2x | 200<br>(400) | 266<br>(533) | | | | | | | | 0011 | PLL off | PLL off/bypass PLL off, SYSCLK clocks core circuitry directly, 1x bus-to-core implied | | | | | | | | | | 1111 | PLL off | | PLL off, no core clocking occurs | | | | | | | | - 1. PLL\_CFG[0-3] settings not listed are reserved. - 2. The sample bus—to—core frequencies shown are for reference only. Some PLL configurations may select bus, core, or VCO frequencies which are not useful, not supported, or not tested for by the TSPC750A; see Section 4.2.1. , "Clock AC Specifications," for valid SYSCLK and VCO frequencies. - 3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use only. - Note: The AC timing specifications given in this document do not apply in PLL-bypass mode. - 4. In clock-off mode, no clocking occurs inside the TSPC750A regardless of the SYSCLK input. | Table 17. Sample Core–to–L2 Frequencies | | | | | | |-----------------------------------------|-------|-------|-------|-------|------| | Core Frequency in MHz | ÷1 | ÷1.5 | ÷2 | ÷2.5 | ÷3 | | 200 | 200 | 133.3 | 100 | 80 | _ | | 208.3 | 208 | 138.6 | 104 | 83.3 | _ | | 210 | 210 | 140 | 105 | 84 | _ | | 220 | 220 | 146.6 | 110 | 88 | _ | | 225 | 225 | 150 | 112.5 | 90 | _ | | 233.3 | 233.3 | 155.5 | 116.6 | 93.3 | _ | | 240 | 240 | 160 | 120 | 96 | 80 | | 266 | 266 | 177.3 | 133 | 106.4 | 88.6 | **Note:** The core and L2 frequencies are for reference only. Some configurations may select core or L2 frequencies which are not useful, not supported, or not tested for by the TSPC750A; see Section 4.2.4., "L2 Clock AC Specifications," for valid L2CLK frequencies. The L2CR[L2SL] bit should be set for L2CLK frequencies less than 110 MHz. #### 9. System Design Information #### 9.1. PLL Power Supply Filtering The AVdd and L2AVdd power signals are provided on the TSPC750A to provide power to the clock generation phase–locked loop and L2 cache delay–locked loop respectively. To ensure stability of the internal clock, the power supplied to the AVdd input signal should be filtered using a circuit similar to the one shown in Figure 24. The circuit should be placed as close as possible to the AVdd pin to ensure it filters out as much noise as possible. An identical but separate circuit should be placed as close as possible to the L2AVdd pin. Figure 24. PLL Power Supply Filter Circuit #### 9.2. Decoupling Recommendations Due to the TSPC750A's dynamic power management feature, large address and data buses, and high operating frequencies, the TSPC750A can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the the TSPC750A system, and the TSPC750A itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each Vdd and OVdd pin (and L2OVdd for the 360 CBGA) of the TSPC750A. It is also recommended that these decoupling capacitors receive their power from separate Vdd, OVdd, and GND power planes in the PCB, utilizing short traces to minimize inductance. These capacitors should vary in value from 220 pF to 10 $\mu$ F to provide both high– and low–frequency filtering, and should be placed as close as possible to their associated Vdd or OVdd pins. Suggested values for the Vdd pins—220 pF (ceramic), 0.01 $\mu$ F (ceramic), and 0.1 $\mu$ F (ceramic). Suggested values for the OVdd pins—0.01 $\mu$ F (ceramic), 0.1 $\mu$ F (ceramic), and 10 $\mu$ F (tantalum). Only SMT (surface mount technology) capacitors should be used to minimize lead inductance. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the Vdd and OVdd planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors— $100 \, \mu F$ (AVX TPS tantalum) or $330 \, \mu F$ (AVX TPS tantalum). #### 9.3. Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to Vdd. Unused active high inputs should be connected to GND. All NC (no–connect) signals must remain unconnected. Power and ground connections must be made to all external Vdd, OVdd, and GND pins of the TSPC750A. External clock routing should ensure that the rising–edge of the L2 clock is coincident at the CLK input of all SRAMs and at the L2SYNC\_IN input of the TSPC750A. The L2CLKOUTA network could be used only, or the L2CLKOUTB network could also be used depending on the loading, frequency, and number of SRAMs. #### 9.4. Output Buffer DC Impedance The TSPC750A 60x and L2 I/O drivers were characterized over process, voltage, and temperature. To measure $Z_0$ , an external resistor is connected to the chip pad, either to OVdd or OGND. Then, the value of such resistor is varied until the pad voltage is OVdd/2; see Figure 25. The output impedance is actually the average of two components, the resistances of the pull—up and pull—down devices. When Data is held low, SW1 is closed (SW2 is open), and $R_N$ is trimmed until Pad = OVdd/2. $R_N$ then becomes the resistance of the pull—down devices. When Data is held high, SW2 is closed (SW1 is open), and $R_P$ is trimmed until Pad = OVdd/2. $R_P$ then becomes the resistance of the pull—up devices. With a properly designed driver $R_P$ and $R_N$ are close to each other in value. Then $Z_0 = (R_P + R_N)/2$ . Figure 25. Driver Impedance Measurement Table 18 summarizes the signal impedance results. The driver impedance values were derived by simulation at 65°C. As the process varies, the output impedance will be reduced by several ohms. | Table 18. Impedance Characteristics | | | | | | | | |------------------------------------------|-----|----|----------------|------|--|--|--| | Vdd = 2.6V, $OVdd = 3.3V$ , $Tj = 65 jC$ | | | | | | | | | Process | 60x | L2 | Symbol | Unit | | | | | TYP 43 | | 38 | Z <sub>0</sub> | Ohms | | | | #### 9.5. Pull-up Resistor Requirements The TSPC750A requires high–resistive (weak: $10 \,\mathrm{K}\Omega$ ) pull–up resistors on several control signals of the bus interface to maintain the control signals in the negated state after they have been actively negated and released by the TSPC750A or other bus masters. These signals are $\overline{\text{TS}}$ , $\overline{\text{ABB}}$ , $\overline{\text{DBB}}$ , and $\overline{\text{ARTRY}}$ . In addition, the TSPC750A has one open–drain style output that requires a pull–up resistors (weak or stronger: $4.7 \text{ K}\Omega$ – $10 \text{ K}\Omega$ ) if it is used by the system. This signal is $\overline{\text{CKSTP\_OUT}}$ . During inactive periods on the bus, the address and transfer attributes on the bus are not driven by any master and may float in the high–impedance state for relatively long periods of time. Since the TSPC750A must continually monitor these signals for snooping, this float condition may cause excessive power draw by the input receivers on the TSPC750A or by other receivers in the system. It is recommended that these signals be pulled up through weak (10 $K\Omega$ ) pull–up resistors or restored in some manner by the system. The snooped address and transfer attribute inputs are A[0–31], AP[0–3], TT[0–4], $\overline{TBST}$ , and $\overline{GBL}$ . The data bus input receivers are normally turned off when no read operation is in progress and do not require pull—up resistors on the data bus. Other data bus receivers in the system, however, may require pullups, or that those signals be otherwise driven by the system during inactive periods. The data bus signals are If address or data parity is not used by the system, and the respective parity checking is disabled through HID0, the input receivers for those pins are disabled, and those pins do not require pull—up resistors and should be left unconnected by the system. If all parity generation is disabled through HID0, then all parity checking should also be disabled through HID0, and all parity pins may be left unconnected by the system. No pull-up resistors are normally required for the L2 interface. #### 10. Definitions | | Validity | | | | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--| | Objective specification | This datasheet contains target and goal specification for discussion with customer and application validation. | Before design phase. | | | | Target specification | This datasheet contains target or goal specification for product development. | Valid during the design phase. | | | | Preliminary specification ∞ site | This datasheet contains preliminary data. Additional data may be published later; could include simulation result. | Valid before characterization phase. | | | | Preliminary specification $\beta$ site | This datasheet contains also characterization results. | Valid before the industrialization phase. | | | | Product specification | This datasheet contains final product specification. | Valid for production purpose. | | | # Limiting values Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. # **Application information** Where application information is given, it is advisory and does not form part of the specification. # LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. TCS customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify TCS for any damages resulting from such improper use or sale. #### 11. ORDERING INFORMATION - (1) THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES - (2) For availability of the different versions, contact your TCS sale office Information furnished is believed to be accurate and reliable. However THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES products are not authorized for use as critical components in life support devices or systems without express written approval from THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES. © 1999 THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES - Printed in France - All rights reserved. This product is manufactured by THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES - 38521 SAINT-EGREVE - FRANCE. For further information please contact: THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES - Route Départementale 128 - B.P. 46 - 91401 ORSAY Cedex - FRANCE - Phone +33 (0)1 69 33 00 00 - Fax +33 (0)1 69 33 03 21 - E-mail: lafrique@tcs.thomson.fr