# 4 Channel Video QUAD/MUX Controller # **For Security Applications** Preliminary Data Sheet from Techwell, Inc. Information may change without notice # **Table of Contents** | Introduction | 6 | |-------------------------------------|----| | Features | 6 | | Applications | 7 | | • • | | | Block Diagram | 8 | | Pin Diagram | 9 | | Pin Description | 10 | | Functional Description | | | | | | Video Input | | | Analog Video Input | 16 | | | 17 | | Analog-to-Digital Converter | 17 | | Sync Processing | 18 | | - | 19 | | Luminance Processing | 21 | | | 22 | | Digital Video Input | 24 | | • | 24 | | Channel ID Decoder | 25 | | Cropping and Scaling Function | 28 | | Cropping Function | 28 | | Scaling Function | 30 | | Motion Detection | 34 | | Mask and Detection Region Selection | 35 | | Sensitivity Control | 36 | | | 36 | | Spatial Sensitivity | 36 | | Temporal Sensitivity | 36 | | Velocity Control | 37 | | Blind Detection | 39 | | Video Control | 40 | | | 41 | | Chamier input beleetion | , | | Channel Operation Mode | 43 | |---------------------------------------------|----| | Live Mode | 43 | | Strobe Mode | 44 | | Switch Mode | 46 | | Channel Attribute | 50 | | Background Control | 50 | | Boundary Control | 50 | | Blank Control | 50 | | Freeze Control | | | Last Image Capture | | | Horizontal / Vertical Mirroring | 51 | | Display Path Control | 52 | | Save and Recall Function | | | Image Enhancement | 53 | | Zoom Function | | | Picture Size and Popup Control | 54 | | Dummy Channel Function | 55 | | Record Path Control | 56 | | Normal Record Mode | 57 | | Frame Record Mode | 58 | | DVR Normal Record Mode | | | DVR Frame Record Mode | 60 | | Realtime Record/Playback Mode | 61 | | Playback Path Control | 62 | | Normal Record Mode | 63 | | Frame Record Mode | 64 | | DVR Normal Record Mode | 66 | | DVR Frame Record Mode | 67 | | Real-time Record/playback Mode | 68 | | Real-time Record/Spot Mode | 69 | | Channel ID Encoder | 70 | | Channel ID Information | 70 | | Analog Type Channel ID in VBI | 72 | | Digital Type Channel ID in VBI | 73 | | Digital Type Channel ID in Channel Boundary | 75 | | Active Line number | 75 | | Chin to Chin Cascada Operation | 76 | | Channel Priority Control | 76 | |----------------------------------------|-----| | 120 CIF/Sec Record Mode | 78 | | 240 CIF/Sec Record Mode | 79 | | 480 CIF/Sec Record Mode | 81 | | Realtime Record Mode | 82 | | Infinite Cascade Mode for Display Path | 83 | | OSD (On Screen Display) Control | 84 | | Character/Bitmap Overlay | 86 | | Download Font Group | 86 | | Write Character and Select Font Group | 88 | | Character Attribute | 90 | | Box Overlay | | | Single Box | 91 | | 2Dimensional Arrayed Box | 93 | | Mouse Pointer | | | Video Output | 97 | | Analog Video Output | 98 | | Output Standard Selection | | | Luminance Filter | | | Chrominance Filter | 99 | | Digital-to-Analog Converter | | | Digital Video Output | | | Single Output Mode | 102 | | Dual Output Mode | 103 | | Timing Interface and Control | 104 | | Host Interface | 105 | | | | | Serial Interface | 106 | | Parallel Interface | 108 | | Interrupt Interface | 110 | | Control Register | 111 | | Register Map | 111 | | Recommended Value | 121 | | Register Description | 126 | | Parametric Information | 243 | | COMPRINTER | |------------------| | evision History | | Revision History | | COMFIDERINA | | QQL/V | ### Introduction The TW2834 has four high quality NTSC/PAL video decoders, dual color display controllers and dual video encoders. The TW2834 contains four built-in analog anti-aliasing filters, four 10bit Analog-to-Digital converters, proprietary digital gain/clamp controller, high quality Y/C separator to reduce cross-noise and high performance free scaler. Four built-in motion and blind detectors can increase the feature of security system. The TW2834 has flexible video display controller including basic QUAD and MUX functions. The TW2834 also has excellent graphic overlay function that displays character/bitmap for OSD, single box, 2D array box, and mouse pointer. The built-in channel ID CODEC allows auto decoding and displaying during playback and the additional scaler on the playback supports multi-cropping function of the same field or frame image. The TW2834 contains two video encoders with four 10bit Digital-to-Analog converters for providing 2 composite or S-video. The TW2834 also can be extended up to 8/16 channel video controller using chip-to-chip cascade connection. #### **Features** #### **Four Video Decoders** - Accepts all NTSC/PAL standard formats with auto detection - Integrated four analog anti-aliasing filters and four 10 bit CMOS ADCs - High performance adaptive comb filters for all NTSC/PAL standards - IF compensation filter for improvement of color demodulation - PAL delay lines for correcting PAL phase errors - Programmable hue, saturation, contrast, brightness and sharpness - High performance horizontal and vertical scaler for each path including playback input - Fast video locking system for non-realtime application - Four built-in motion detectors with 16X12 cells and blind detectors - Additional digital input for playback with ITU-R BT.656 standard - Auto cropping / strobe for playback input with Channel ID decoder - Supports four channel full D1 record and playback mode #### **Dual Video Controllers** - Full Live/Strobe/Switch function - Various channel attribute control - Supports pseudo 8 Channel or Dual page mode - Horizontal / Vertical Mirroring for each channel - Last image capture when video-loss detected - Auto sequence switch with 128 queues and/or manual switch by interrupt for record path - Channel skip in Auto sequence switch for record path when video-loss detected - Image enhancement for zoomed or still image in display path - High performance 2X zoom to horizontal and vertical direction for display path - Supports save and recall function for display path - Extendable up to 8/16 channel video controller using cascade connection - Quad MUX switch with 32 queues and/or manual control by interrupt for record path - Character/Bitmap overlay for OSD with 720x480 resolution in NTSC / 720x588 in PAL - Sixteen programmable single boxes overlay - Four 2D arrayed boxes overlay with dual color for motion result or table display - Mouse pointer overlay - Analog/Digital Channel ID Encoder ### **Dual Video Encoders** - Dual path digital outputs with ITU-R BT.656 standard - Dual path analog outputs with all analog NTSC/PAL standards - Programmable bandwidth of luminance and chrominance signal for each path - Four 10bit video CMOS DACs # **Applications** - Analog QUAD/MUX System - 4/8/16 Channel DVR System - Car Rear Vision System - Hair Shop System - Dental Care System # **Block Diagram** # **Pin Diagram** # **Pin Description** # **Analog Interface Pins** | Name | Number | Туре | Description | |--------|--------|------|----------------------------------------------------------------------| | VIN0A | 169 | Α | Composite video input 0A. Must be connected through 2.2uF to input. | | VIN0B | 171 | Α | Composite video input 0B. Must be connected through 2.2uF to input. | | VIN1A | 173 | Α | Composite video input 1A. Must be connected through 2.2uF to input. | | VIN1B | 175 | Α | Composite video input 1B. Must be connected through 2.2uF to input. | | VIN2A | 177 | Α | Composite video input 2A. Must be connected through 2.2uF to input. | | VIN2B | 179 | Α | Composite video input 2B. Must be connected through 2.2uF to input. | | VIN3A | 181 | Α | Composite video input 3A. Must be connected through 2.2uF to input. | | VIN3B | 183 | Α | Composite video input 3B. Must be connected through 2.2uF to input. | | VOUTYX | 189 | Α | Analog video output | | VOUTCX | 187 | Α | Analog video output | | VOUTYY | 197 | Α | Analog video output | | VOUTCY | 195 | Α | Analog video output | | COMPX | 190 | Α | Compensation capacitance. | | COMPY | 194 | Α | Compensation capacitance. | | ISETX | 191 | Α | Current setting resistor for display path. | | ISETY | 193 | Α | Current setting resistor for record path. | | VREF | 192 | Α | Voltage reference. Must be connected though 0.1uF to VSSDAC. | # **Digital Video Interface Pins** | Name | Number | Туре | Description | |------------------------------|-----------------------------------------|------|------------------------------------------------------------------------------------| | VDOUTX [7:0] | 11,12,14,<br>15,16,18,<br>19,20, | 0 | Digital video data output for display path or Chip-to-chip cascade connection pin. | | VDOUTY [7:0] | 201,202,203,<br>205,206,207,<br>2,3 | I/O | Digital video data output for record path or Playback input 1 | | CLK27ENCX | 22 | 0 | Clock of VDOUTX. Clock phase/frequency is controlled via register. | | CLK27ENCY | 4 | 0 | Clock of VDOUTY. Clock phase/frequency is controlled via register. | | HSENC | 7 | I/O | Encoder horizontal sync or Chip-to-chip cascade connection pin. | | VSENC | 10 | I/O | Encoder vertical sync or Chip-to-chip cascade connection pin. | | FLDENC | 8 | I/O | Encoder field flag. | | LINK | 6 | I/O | Chip-to-chip cascade connection pin. | | PBIN[7:0] | 163,162,160,<br>159,158,155,<br>154,153 | I | Video data of playback input 0 | | PBCLK | 151 | 1 | Clock of playback input 0. | | TRIGGER | 150 | | Pin trigger Input for switch operation or Chip-to-chip cascade connection pin. | | MPPDECY[3:0]<br>MPPDECX[3:0] | 149,147,146,<br>145,143,142,<br>141,139 | I/O | Multi-purpose output or Chip-to-chip cascade connection pin. | # **Memory Interface Pins** | Name | Number | Туре | Description | | | | |-------------|----------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | DATAX[15:0] | 50,51,54,<br>55,56,58,<br>59,60,62,<br>63,64,66,<br>67,68,70,<br>71 | I/O | SDRAM data bus of display path. | | | | | ADDRX[12:0] | 23,24,26,<br>27,29,30,<br>31,33,34,<br>35,37,38,<br>39 | 0 | SDRAM address bus of display path. ADDRX[10] is AP. ADDRX[12] can be used for PBIN 2 clock. ADDRX[11] can be used for PBIN 1 clock. | | | | | BA1X | 41 | 0 | SDRAM bank1 selection of display path or Can be used for PBIN 3 clock. | | | | | BA0X | 42 | 0 | SDRAM bank0 selection of display path. | | | | | RASBX | 43 | 0 | SDRAM row address selection of display path. | | | | | CASBX | 45 | 0 | SDRAM column address selection of display path | | | | | WEBX | 46 | 0 | SDRAM write enable of display path. | | | | | DQMX | 47 | 0 | SDRAM write mask of display path. | | | | | CLK54MEMX | 49 | 0 | SDRAM clock of display path. Clock phase/frequency is controlled via register. | | | | | DATAY[15:0] | 97,98,99,<br>101,102,103,<br>106,107,108,<br>110,111,112,<br>114,115,116,<br>118 | 1/0 | SDRAM data bus of record path or PBIN 2 and PBIN 3 input. | | | | | ADDRY[10:0] | 74,75,76,<br>78,79,81,<br>82,83,85,<br>86,87 | 0 | SDRAM address bus of record path. ADDRY[10] is AP. or ADDRY[10:3] is Decoder Bypass output 1/3. ADDRY[2:0] is Decoder Bypass output 0/2 [7:5]. | | | | | BA0Y | 89 | 0 | SDRAM Bank0 Selection of record path or Decoder Bypass output 0/2 [4]. | | | | | RASBY | 90 | О | SDRAM row address selection of record path or Decoder Bypass output 0/2 [3]. | | | | | CASBY | 91 | 0 | SDRAM column address selection of record path or Decoder Bypass output 0/2 [2]. | | | | | WEBY | 93 | 0 | SDRAM write enable of record path or Decoder Bypass output 0/2 [1]. | | | | | DQMY | 94 | 0 | SDRAM write mask of record path or Decoder Bypass output 0/2 [0] | | | | | CLK54MEMY | 95 | 0 | SDRAM clock of record path. Clock phase/frequency is controlled via register. | | | | ### **System Control Pins** | Name | Number | Туре | Description | |-----------|-----------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------| | TEST | 166 | I | Only for the test purpose. Must be connected to VSSO. | | RSTB | 164 | I | System reset. | | NMIRQ | 138 | 0 | Interrupt request signal. | | HDAT[7:0] | 127,128,130,<br>131,133,134,<br>135,137 | I/O | Data bus for parallel interface. HDAT[7] is serial data for serial interface. HDAT[6:1] is slave address[6:1] for serial interface. | | HWRB | 126 | I | Write enable for parallel interface. VSSO for serial interface. | | HRDB | 124 | I | Read enable for parallel interface. VSSO for serial interface. | | HALE | 123 | ı | Address line enable for parallel interface.<br>Serial clock for serial interface. | | HCSB1 | 122 | ı | Chip select 1 for parallel interface.<br>VSSO for serial interface. | | HCSB0 | 120 | I | Chip select 0 for parallel interface. Slave address[0] for serial interface. | | HSPB | 119 | I | Select serial/parallel host interface. | | CLK54I | 72 | 1 | 54MHz system clock. | ## **Power / Ground Pins** | Name | Number | Туре | Description | |---------|----------------------------------------------------------------|------|-----------------------------------------| | VDDO | 204,161,144,<br>125,105,92,<br>65,52,32,<br>13 | Р | Digital power for output driver. 3.3V. | | VSSO | 200,165,148,<br>129,117,104,<br>88,69,53,<br>40,25,9 | G | Digital ground for output driver. | | VDDI | 156,140,132,<br>113,100,84,<br>73,57,44,<br>28,17,1 | Р | Digital power for internal logic. 2.5V. | | VSSI | 208,157,152,<br>136,121,109,<br>96,80,77,<br>61,48,36,<br>21,5 | G | Digital ground for internal logic. | | VDDADAC | 199,196,188 | Р | Analog power for DAC. 2.5V. | | VSSADAC | 198,186,185 | G | Analog ground for DAC. | | VDDAADC | 180,176,172,<br>168, 167 | Р | Analog power for ADC. 2.5V. | | VSSAADC | 184,182,178,<br>174, 170 | G | Analog ground for ADC. | # **Functional Description** # Video Input The TW2834 has 8 input interfaces that consist of 4 digital video inputs and 4 analog composite video inputs. 4 analog video inputs are converted to digital video stream through 10 bits ADC and luminance/chrominance processor in built-in four video decoders. 4 digital video inputs are decoded by internal ITU-R BT656 decoder and then fed to video control part and channel ID decoder. Each built-in video decoder has own motion detector and dual scaler. For playback application, each scaler in display path can receive the digital video data from internal ITU-R BT656 decoder. The structure of video input is shown in the following Fig 1. Fig 1 The structure of video input For the special 4ch real-time record and playback application, the TW2834 supports 4 video decoder output and additional 3 digital video input interfaces via the SDRAM interface in record path. ## **Analog Video Input** The TW2834 supports all NTSC/PAL video standards for analog input and contains automatic standard detection circuit. Automatic standard detection can be overridden by writing the value into the IFMTMAN and IFORMAT (0x01, 0x41, 0x81, 0xC1) registers. Even if video loss is detected, the TW2834 can be forced to free-running in a particular video standard mode by IFORMAT register. The Table 1 shows the video input standards supported by TW2834. Table 1 Video input standards | Format | Line/Fv (Hz) | Fh (KHz) | Fsc (MHz) | |---------------------|--------------|----------|------------| | NTSC-M*<br>NTSC-J | 525/59.94 | 15.734 | 3.579545 | | NTSC-4.43* | 525/59.94 | 15.734 | 4.43361875 | | NTSC-N | 625/50 | 15.625 | 3.579545 | | PAL-BDGHI<br>PAL-N* | 625/50 | 15.625 | 4.43361875 | | PAL-M* | 525/59.94 | 15.734 | 3.57561149 | | PAL-NC | 625/50 | 15.625 | 3.58205625 | | PAL-60 | 525/59.94 | 15.734 | 4.43361875 | Notes: \* 7.5 IRE Setup ## **Anti-aliasing Filter** The TW2834 contains an anti-aliasing filter to prevent out-of-band frequency in analog video input signal. So there is no need of external components in analog input pin except ac coupling capacitor and termination resistor. The anti-aliasing filer can be bypassed via the AFIL\_BYP (0xFC) register. The following Fig 2 shows the frequency response of the anti-aliasing filter. Fig 2. The frequency response of anti-aliasing filter ### **Analog-to-Digital Converter** The TW2834 contains four 10-bit ADC (Analog to Digital Converters) to digitize the analog video inputs. Each ADC has two analog switches that are controlled by the ANA\_SW (0x22, 0x62, 0xA2, and 0xE2) register. The ADC can also be put into power-down mode by the ADC\_PWDN (0x78) register. #### **Sync Processing** The sync processor of the TW2834 detects horizontal and vertical synchronization signals in the composite video signal. The TW2834 utilizes proprietary technology for locking to weak, noisy, or unstable signals such as those from on air signal or fast forward/backward play of VCR system. A digital gain and clamp control circuit restores the ac coupled video signal to a fixed dc level. The clamping circuit provides line-by-line restoration of the video pedestal level to a fixed dc reference voltage. In no AGC mode, the gain control circuit adjusts only the video sync gain to achieve desired sync amplitude so that the active video is bypassed regardless of the gain control. But when AGC mode is enabled, both active video and sync are adjusted by the gain control. The horizontal synchronization processor contains a sync separator, a PLL and the related decision logic. The horizontal sync separator detects the horizontal sync by examining low-pass filtered video input whose level is lower than a threshold. Additional logic is also used to avoid false detection on glitches. The horizontal PLL locks onto the extracted horizontal sync in all conditions to provide jitter free image output. In case of missing horizontal sync, the PLL is on free running status that matches the standard raster frequency. The vertical sync separator detects the vertical synchronization pattern in the input video signals. The field status is determined at vertical synchronization time. When the location of the detected vertical sync is inline with a horizontal sync, it indicates a frame start or the odd field start. Otherwise, it indicates an even field. ### **Color Decoding** The digitized composite video data at 2X pixel clock rate first passes through decimation filter. The decimation filter is required to achieve optimum performance and prevent high frequency components from being aliased back into the video image. Fig 3 shows the frequency characteristic of the decimation filter. Fig 3 The frequency characteristic of the decimation Filter The adaptive comb filter is used for high performance luminance/chrominance separation from NTSC/PAL composite video signals. The comb filter improves the luminance resolution and reduces noise such as cross-luminance and cross-color. The adaptive algorithm eliminates most of errors without introducing new artifacts or noise. To accommodate some viewing preferences, additional chrominance trap filters are also available in the luminance path. Fig 4 and Fig 5 show the frequency response of notch filter for each system NTSC and PAL. Fig 4 The frequency response of luminance notch filter for NTSC Fig 5 The frequency response of luminance notch filter for PAL #### **Luminance Processing** The luminance signal separated by adaptive comb or trap filter is then fed to a peaking circuit. The peaking filter enhances the high frequency components of the luminance signal via the Y\_PEAK (0x14, 0x54, 0x94, 0xD4) register. The following Fig 6 shows the characteristics of the peaking filter for four different gain modes. Fig 6 The frequency characteristic of luminance peaking filter The picture contrast and brightness adjustment is provided through the CONT (0x11, 0x51, 0x91, 0xD1) and BRT (0x12, 0x52, 0x92, 0xD2) registers. The contrast adjustment range is from approximately 0 to 200 percent and the brightness adjustment is in the range of $\pm 25$ IRE. Moreover, a high frequency coring function is also embedded in TW2834 to minimize a high frequency noise. The coring level is adjustable through the Y\_H\_CORE (0xF8) register. ### **Chrominance Processing** The chrominance demodulation is done by first quadrature mixing for NTSC and PAL. The mixing frequency is equal to the sub-carrier frequency of NTSC and PAL. After the mixing, a LPF is used to remove 2X carrier signal and yield chrominance components. The characteristic of LPF can be selected for optimized transient color performance. The Fig 7 is showing the frequency response of chrominance LPF. Fig 7 The frequency response of chrominance LPF In case of a mistuned IF source, IF compensation filter makes up for any attenuation at higher frequencies or asymmetry around the color sub-carrier. The gain for the upper chrominance side band is controlled by the IFCOMP (0x13, 0x53, 0x93, 0xD3) register. The Fig 8 shows the frequency response of IF-compensation filter. Fig 8 The frequency characteristics of IF-compensation filter The ACC (Automatic Color gain Control) compensates for reduced chrominance amplitudes caused by high frequency suppression in video signal. The range of ACC is from –6dB to 30dB approximately. For black & white video or very weak & noisy signals, the internal color killer circuit will turn off the color. The color killing function can also be always enabled or disabled by programming CKIL (0x14, 0x54, 0x94, 0xD4) register. The color saturation can be adjusted by changing SAT (0x10, 0x50, 0x90, 0xD0) register. The Cb and Cr gain can be also adjusted independently by programming UGAIN (0x3C) and VGAIN (0x3D) registers. Likewise, the Cb and Cr offset can be programmed through the U\_OFF (0x3E) and V\_OFF (0x3F) registers. Hue control is achieved with phase shift of the digitally controlled oscillator. The phase shift can be programmed through the HUE (0x0F, 0x4F, 0x8F, 0xCF) register. #### **Digital Video Input** The TW2834 supports digital video input with 8bit ITU-R BT.656 standard for playback. This digital input is decoded in built-in ITU-R BT 656 decoder and fed to the scaler block to display scaled video data. The TW2834 supports error correction code for decoding ITU-R BT.656. The decoded video data are also transferred to channel ID decoder part for auto cropping and strobe function. ### **Digital Video Input Format** The timing of digital video input is illustrated in Fig 9. Fig 9 Timing diagram of ITU-R BT.656 format for digital video input The SAV and EAV sequences are shown in Table 2. Table 2 ITU-R BT.656 SAV and EAV code sequence | | Condition | on | 656 FVH Value | | SAV/EAV Code Sequence | | | | | | | | | | | | | | | |------------|------------|------------|---------------|-----|-----------------------|-------|-----------|-------|--------|------|---|--|-------|---|---|--|--|--|------| | Field | Vertical | Horizontal | F | V | Ι | First | Second | Third | Fourth | | | | | | | | | | | | EVEN | Blank | EAV | 1 | 4 4 | 1 | | | | 0xF1 | | | | | | | | | | | | EVEIN | DIAHK | SAV | | 0 | | | | 0xEC | | | | | | | | | | | | | EVEN | Active | EAV | 1 | 0 | 1 | | 0xFF 0x00 | 0x00 | 0xDA | | | | | | | | | | | | EVEIN | Active | SAV | ı | U | 0 | 0xFF | | | 0xC7 | | | | | | | | | | | | ODD | Blank | EAV | 0 | 1 | 1 | 1 | UXFF | UXUU | UXUU | 0xB6 | | | | | | | | | | | ODD | DIATIK | SAV | | | | | U | ס | U | U | U | | 0 1 | ' | 0 | | | | 0xAB | | ODD | ODD Active | EAV | 0 | 0 | 1 | | | | 0x9D | | | | | | | | | | | | ODD Active | SAV | U | U | 0 | | | | 0x80 | | | | | | | | | | | | To display the playback input in display path, PB\_CH\_EN (0x38) register should be set to "1" and PB\_PATH\_CH (0x39) register should set properly to select playback input for each input path. #### **Channel ID Decoder** The TW2834 provides channel ID CODEC for auto cropping and strobe function. The channel ID includes the channel number, analog switch, event, region enable and field/frame mode information. The TW2834 supports two kinds of channel ID such as User channel ID and Auto channel ID. The User channel ID is used for customized information like system information and date. The auto channel ID is employed for automatic identification of picture configuration. The TW2834 also supports both analog and digital type channel ID during VBI period. The TW2834 can receive 4 playback inputs, but channel ID detection can be supported only in PBIN0 input from PBIN pin. The TW2834 can detect the channel ID automatically, which can be enabled via AUTO\_VBI\_DET (1xC9) register. For automatic channel ID detection mode, the playback input should be included with run-in clock. For manual channel ID detection mode, the playback input can be included with or without run-in clock via VBI\_RIC\_ON (1xC9) register. In manual detection mode, the TW2834 has several related register such as VBI\_PIXEL\_H\_OS (1xCA) to define horizontal start offset, VBI\_FLD\_OS (1xCB) to define line offset between odd and even field, VBI\_PIXEL\_HW to define pulse width for 1 bit data, VBI\_LINE\_SIZE (1xCC) to define channel ID line size and VBI\_LINE\_OS (1xCC) to define line offset for channel ID. The VBI\_MID\_VAL (1xCD) register is used to define the threshold level between high and low. Even in automatic channel ID detection mode, the line size and bit width can be discriminated by reading of VBI\_LINE\_SIZE, VBI\_PIXEL\_HW (1xCB) register. The following Fig 10 shows the relationship between channel ID and register setting. Fig 10 The related register for manual channel ID detection The channel ID type can be discriminated by reading the CHID\_TYPE (1xCF) register, which indicates the Auto channel ID type with "1" value and User channel ID type with "0" value. The CHID\_VALID (1xCE) register indicates whether the detected channel ID type is valid or not. When both Auto and User channel ID are mixed in the same line, the VBI\_MIX\_ON (1xC9) register should be set into "1". The channel ID data can be read through the AUTO\_CHID (1xE0 ~ 1xE3) register for Auto channel ID and the VIS\_MAN0~7 (1xD0 ~ 1xDF) register for User channel ID. Originally the VIS\_MAN0~7 registers are used to insert the user information in the channel ID encoding, but in read mode it indicates the decoded User channel ID information when VBI\_RD\_CTL (1xC9) = "1". This channel ID information is updated as soon as it is detected and decoded during VBI period. For a robust error detection mode, the Auto channel ID can be repeated two times by setting "1" into the VBI\_EC\_ON (1xC9) register. The TW2834 also supports the digital channel ID decoding via the VBI\_CODE\_EN (1xC9) register. The digital channel ID has priority over analog channel ID. The digital channel ID can also be detected automatically in automatic channel ID detection. The digital channel ID also supports the robust error detection for the Auto channel ID type via VBI\_EC\_ON (1xC9) register. Additionally to detect properly the channel ID against noise such as VCR source, the channel ID LPF can be enabled via the VBI\_FLT\_EN (1xC9) register. The detailed auto strobe and cropping function will be described at "Cropping Function" section (page 26) and "Playback Path Control" section (page 59). Normally the channel ID is located in VBI period and auto strobe and cropping is executed after channel ID decoding. But for some case, the channel ID can be placed in vertical active period instead of VBI period. For this mode, the TW2834 also supports the channel ID decoding function within vertical active period via the VAV\_CHK (1xCB) register and manual cropping function via the MAN\_PB\_CROP (0x38) register with proper VDELAY value. #### **Cropping and Scaling Function** The TW2834 provides two methods to reduce the amount of video pixel data, scaling and cropping. The scaling function provides video image at lower resolution while the cropping function supplies only a portion of the video image. The TW2834 also supports an auto cropping function for playback input with channel ID decoding. The TW2834 has a free scaler for a variable image size in display path, but has a limitation of image size in record path like as Full / QUAD / CIF size and has a limitation of image cropping in record path as recommended value on page 115. ## **Cropping Function** The cropping function allows only subsection of a video image to be output. The active video region is determined by the HDELAY, HACTIVE (0x04 ~ 0x07, 0x44 ~ 0x47, 0x84 ~ 0x87, 0xC4 ~ 0xC7), VDELAY and VACTIVE (0x09 ~ 0x0D, 0x49 ~ 0x4D, 0x89 ~ 0x8D, 0xC9 ~ 0xCD) register. The first active line is defined by the VDELAY register and the first active pixel is defined by the HDELAY register. The VACTIVE register can be programmed to define the number of active lines in a video field, and the HACTIVE register can be programmed to define the number of active pixels in a video line. This function is used to implement for panning and tilt. The horizontal delay register HDELAY determines the number of pixel delays between the horizontal reference and the leading edge of the active region. The horizontal active register HACTIVE determines the number of active pixels to be processed. Note that these values are referenced to the pixel number before scaling. Therefore, even if the scaling ratio is changed, the active video region used for scaling remains unchanged as set by the HDEALY and HACTIVE register. In order for the cropping to work properly, the following equation should be satisfied. HDELAY + HACTIVE < Total number of pixels per line Where the total number of pixels per line is 858 for NTSC and 864 for PAL To process full size region, the HDELAY should be set to 32 and HACTIVE set to 720 for both NTSC and PAL system. The vertical delay register (VDELAY) determines the number of line delays from the vertical reference to the start of the active video lines. The vertical active register (VACTIVE) determines the number of lines to be processed. These values are referenced to the incoming scan lines before the vertical scaling. In order for the vertical cropping to work properly, the following equation should be satisfied. VDELAY + VACTIVE < Total number of lines per field Where the total number of lines per field is 262 for NTSC and 312 for PAL To process full size region, the VDELAY should be set to 6 and VACTIVE set to 240 for NTSC and the VDELAY should be also set to 5 and VACTIVE set to 288 for PAL. The TW2834 supports an auto cropping function with channel ID decoding for playback input. Each channel with the multiplexed playback input can be mapped into the desired position with the auto cropping function. If the PB\_AUTO\_EN (1x16) = "0", it is manual cropping mode so that user can control cropping with VDELAY and HDELAY register. If PB\_AUTO\_EN = "1", it is auto cropping mode and the TW2834 has several related registers for this mode such as PB\_CH\_NUM (1x16, 1x1E, 1x26, 1x2E), PB\_CROP\_MD, and PB\_ACT\_MD (0x38) registers. To operate auto cropping function, the playback input should be selected for each path with PB\_CH\_EN (0x38) register and the PB\_AUTO\_EN register should also be set into "1". In this case, the desired channel can be chosen by PB\_CH\_NUM register and it will be cropped automatically to horizontal and vertical direction in playback input. The PB\_CROP\_MD defines the record mode of the playback input such as normal record mode or DVR record mode (refer to Record Path Control section, page 54). The PB\_ACT\_MD defines an active pixel size of horizontal direction such as 720 / 704 / 640 pixels. The following Fig 11 shows the effect of auto cropping function. Fig 11 The effect of auto cropping function CH3: PB\_CH\_NUM3 = 3, (No cropping) CH2: PB\_CH\_NUM2 = 2, (cropping H) ### **Scaling Function** The TW2834 includes a high quality free horizontal and vertical down scaler for display path. But the TW2834 cannot use a free scaler function in record path because channel size definition for record path has a limitation such as Full / QUAD / CIF (Please refer to "Record Path Control" section, page 54). The video images can be downscaled in both horizontal and vertical direction to an arbitrary size. The luminance horizontal scaler includes an anti-aliasing filter to reduce image artifacts in the resized image and a 32 poly-phase filter to accurately interpolate the value of a pixel. This results in more aesthetically pleasing video as well as higher compression ratio in bandwidth-limited application. Fig 12 shows the frequency response of anti-aliasing filter for horizontal scaling. Fig 12 The frequency response of anti-aliasing filter for horizontal scaling Similarly, the vertical scaler also contains an anti-aliasing filter and 16 poly-phase filters for down scaling. The filter characteristics are shown in Fig 13. Fig 13 The characteristics of anti-aliasing filter for vertical scaling 31 Down scaling is achieved by programming the horizontal scaling register HSCALE (0x1C $\sim$ 0x1F, 0x5C $\sim$ 0x5F, 0x9C $\sim$ 0x9F, 0xDC $\sim$ 0xDF) and vertical scaling register VSCALE (0x18 $\sim$ 0x1B, 0x58 $\sim$ 0x5B, 0x98 $\sim$ 0x9B, 0xD8 $\sim$ 0xDB). When no scaled video image, the TW2834 will output the number of pixels per line as specified by the HACTIVE (0x04 $\sim$ 0x07, 0x44 $\sim$ 0x47, 0x84 $\sim$ 0x87, 0xC4 $\sim$ 0xC7) register. If the number of output pixels required is smaller than the number specified by the HACTIVE register, the 16bit HSCALE register is used to reduce the output pixels to the desired number. The following equation is used to determine the horizontal scaling ratio to be written into the 16bit HSCALE register. $$HSCALE = [N_{pixel\_desired} / HACTIVE] * (2^16 - 1)$$ Where N<sub>pixel</sub> desired is the desired number of active pixels per line For example, to scale picture from full size (HACTIVE = 720) to CIF (360 pixels), the HSCALE value can be found as: $$HSCALE = [360/720] * (2^16 - 1) = 0x7FFF$$ The following equation is used to determine the vertical scaling ratio to be written into the 16bit VSCALE register. Where N<sub>line desired</sub> is the desired number of active lines per field For example, to scale picture from full size (VACTIVE = 240 lines for NTSC and 288 lines for PAL) to CIF (120 lines for NTSC and 144 lines for PAL), the VSCALE value can be found as: $$VSCALE = [120 / 240] * (2^16 - 1) = 0x7FFF for NTSC$$ $$VSCALE = [144 / 288] * (2^16 - 1) = 0x7FFF for PAL$$ The scaling ratios of popular case are listed in Table 3. Table 3 HSCALE and VSCALE value for popular video formats | Scaling Ratio | Format | Output Resolution | HSCALE | VSCALE | |---------------|--------|-------------------|--------|--------| | 1 | NTSC | 720x480 | 0xFFFF | 0xFFFF | | l | PAL | 720x576 | 0xFFFF | 0xFFFF | | 1/2 (CIE) | NTSC | 360x240 | 0x7FFF | 0x7FFF | | 1/2 (CIF) | PAL | 360x288 | 0x7FFF | 0x7FFF | | 1/4 (QCIF) | NTSC | 180x120 | 0x3FFF | 0x3FFF | | 1/4 (QCIF) | PAL | 180x144 | 0x3FFF | 0x3FFF | The effect of scaling and cropping is shown in Fig 14. Fig 14 The effect of cropping and scaling ## **Motion Detection** The TW2834 supports motion detector individually for 4 analog video inputs. The built-in motion detection algorithm uses the difference of luminance level between current and reference field. The TW2834 also supports blind input detection for 4 analog video inputs. To detect motion properly according to situation, the TW2834 provides several sensitivity and velocity control parameters for each motion detector. The TW2834 supports manual strobe function to update motion detection so that it is more appropriate for non-realtime application or user-defined motion sensitivity control. When motion or blind is detected in any video inputs, the TW2834 provides the interrupt request to host via NMIRQ pin. The host processor (i.e. Micom or CPU) can take the information of motion or blind by accessing the DET\_MOTION (1x7B), DET\_BLIND (1x7C), MD\_MASK (2x86 ~ 2x9D, 2xA6 ~ 2xBD, 2xC6 ~ 2xDD, 2xE6 ~ 2xFD) register. This status information is updated in the vertical blank period of each input. The TW2834 also provides the motion detection result through MPPDEC pin with the control of MPPSET (1x50) register. The TW2834 supports an overlay function to display the motion detection result in the picture with 2D arrayed box. The MD\_PATH (2x9E) register is used to determine which path is selected to store the motion detection information between display and record path. In case that 64M/128M/256M/512M SDRAM is used for display path and 16M SDRAM for record path, the MD\_PATH should be set into "0" to select the SDRAM of display path. If 16M SDRAM is used for both display and record path, the MD\_PATH should be set into "1" to use the SDRAM of record path for motion information because of OSD page expansion of display path. When 16M SDRAM is used for display path and no SDRAM is for record path to support the special 4ch real-time record and playback application, the MD\_PATH should be set into "0" so that no OSD page expansion for display path can be achieved. #### **Mask and Detection Region Selection** The motion detection algorithm utilizes the full screen video data and detects individual motion of 16x12 cells. This full screen for motion detection consists of 704 pixels and 240 lines for NTSC and 288 lines for PAL. Starting pixel in horizontal direction can be shifted from 0 to 15 pixels using the MD\_ALIGN (2x81, 2xA1, 2xC1, 2xE1) register. Each cell can be masked via the MD\_MASK (2x86 ~ 2x9D, 2xA6 ~ 2xBD, 2xC6 ~ 2xDD, 2xE6 ~ 2xFD) register as illustrated in Fig 15. If the mask bit in specific cell is programmed to high, the related cell is ignored for motion detection. The MD\_MASK register has different function for reading and writing mode. For writing mode, setting "1" to MD\_MASK register inhibits the specific cell from detecting motion. For reading mode, the state of MD\_MASK register has two kinds of information depending on MASK\_MODE (2x82, 2xA2, 2xC2, 2xE2) register. For MASK\_MODE = "1", the state of MD\_MASK register means masking information of cell. For MASK\_MODE = "0", the state of MD\_MASK register means the result of motion detection that "1" indicates detecting motion and "0" denotes no motion detection in the cell. | | 704 Pixels (44 Pixels/Cell) | | | | | | | | | | | | | | | | |------------------------------------------------------------------------|-----------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | 240 Lines for 60Hz (20 Lines/Cell), 288 Lines for 50Hz (24 Lines/Cell) | MD_<br>MASK0<br>[0] | MD_<br>MASK0<br>[1] | MD_<br>MASK0<br>[2] | MD_<br>MASK0<br>[3] | MD_<br>MASK0<br>[4] | MD_<br>MASK0<br>[5] | MD_<br>MASK0<br>[6] | MD_<br>MASK0<br>[7] | MD_<br>MASK0<br>[8] | MD_<br>MASK0<br>[9] | MD_<br>MASK0<br>[10] | MD_<br>MASK0<br>[11] | MD_<br>MASK0<br>[12] | MD_<br>MASK0<br>[13] | MD_<br>MASK0<br>[14] | MD_<br>MASK0<br>[15] | | | MD_<br>MASK1<br>[0] | MD_<br>MASK1<br>[1] | MD_<br>MASK1<br>[2] | MD_<br>MASK1<br>[3] | MD_<br>MASK1<br>[4] | MD_<br>MASK1<br>[5] | MD_<br>MASK1<br>[6] | MD_<br>MASK1<br>[7] | MD_<br>MASK1<br>[8] | MD_<br>MASK1<br>[9] | MD_<br>MASK1<br>[10] | MD_<br>MASK1<br>[11] | MD_<br>MASK1<br>[12] | MD_<br>MASK1<br>[13] | MD_<br>MASK1<br>[14] | MD_<br>MASK1<br>[15] | | | MD_<br>MASK2<br>[0] | MD_<br>MASK2<br>[1] | MD_<br>MASK2<br>[2] | MD_<br>MASK2<br>[3] | MD_<br>MASK2<br>[4] | MD_<br>MASK2<br>[5] | MD_<br>MASK2<br>[6] | MD_<br>MASK2<br>[7] | MD_<br>MASK2<br>[8] | MD_<br>MASK2<br>[9] | MD_<br>MASK2<br>[10] | MD_<br>MASK2<br>[11] | MD_<br>MASK2<br>[12] | MD_<br>MASK2<br>[13] | MD_<br>MASK2<br>[14] | MD_<br>MASK2<br>[15] | | | MD_<br>MASK3<br>[0] | MD_<br>MASK3<br>[1] | MD_<br>MASK3<br>[2] | MD_<br>MASK3<br>[3] | MD_<br>MASK3<br>[4] | MD_<br>MASK3<br>[5] | MD_<br>MASK3<br>[6] | MD_<br>MASK3<br>[7] | MD_<br>MASK3<br>[8] | MD_<br>MASK3<br>[9] | MD_<br>MASK3<br>[10] | MD_<br>MASK3<br>[11] | MD_<br>MASK3<br>[12] | MD_<br>MASK3<br>[13] | MD_<br>MASK3<br>[14] | MD_<br>MASK3<br>[15] | | | MD_<br>MASK4<br>[0] | MD_<br>MASK4<br>[1] | MD_<br>MASK4<br>[2] | MD_<br>MASK4<br>[3] | MD_<br>MASK4<br>[4] | MD_<br>MASK4<br>[5] | MD_<br>MASK4<br>[6] | MD_<br>MASK4<br>[7] | MD_<br>MASK4<br>[8] | MD_<br>MASK4<br>[9] | MD_<br>MASK4<br>[10] | MD_<br>MASK4<br>[11] | MD_<br>MASK4<br>[12] | MD_<br>MASK4<br>[13] | MD_<br>MASK4<br>[14] | MD_<br>MASK4<br>[15] | | | MD_<br>MASK5<br>[0] | MD_<br>MASK5<br>[1] | MD_<br>MASK5<br>[2] | MD_<br>MASK5<br>[3] | MD_<br>MASK5<br>[4] | MD_<br>MASK5<br>[5] | MD_<br>MASK5<br>[6] | MD_<br>MASK5<br>[7] | MD_<br>MASK5<br>[8] | MD_<br>MASK5<br>[9] | MD_<br>MASK5<br>[10] | MD_<br>MASK5<br>[11] | MD_<br>MASK5<br>[12] | MD_<br>MASK5<br>[13] | MD_<br>MASK5<br>[14] | MD_<br>MASK5<br>[15] | | | MD_<br>MASK6<br>[0] | MD_<br>MASK6<br>[1] | MD_<br>MASK6<br>[2] | MD_<br>MASK6<br>[3] | MD_<br>MASK6<br>[4] | MD_<br>MASK6<br>[5] | MD_<br>MASK6<br>[6] | MD_<br>MASK6<br>[7] | MD_<br>MASK6<br>[8] | MD_<br>MASK6<br>[9] | MD_<br>MASK6<br>[10] | MD_<br>MASK6<br>[11] | MD_<br>MASK6<br>[12] | MD_<br>MASK6<br>[13] | MD_<br>MASK6<br>[14] | MD_<br>MASK6<br>[15] | | | MD_<br>MASK7<br>[0] | MD_<br>MASK7<br>[1] | MD_<br>MASK7<br>[2] | MD_<br>MASK7<br>[3] | MD_<br>MASK7<br>[4] | MD_<br>MASK7<br>[5] | MD_<br>MASK7<br>[6] | MD_<br>MASK7<br>[7] | MD_<br>MASK7<br>[8] | MD_<br>MASK7<br>[9] | MD_<br>MASK7<br>[10] | MD_<br>MASK7<br>[11] | MD_<br>MASK7<br>[12] | MD_<br>MASK7<br>[13] | MD_<br>MASK7<br>[14] | MD_<br>MASK7<br>[15] | | | MD_<br>MASK8<br>[0] | MD_<br>MASK8<br>[1] | MD_<br>MASK8<br>[2] | MD_<br>MASK8<br>[3] | MD_<br>MASK8<br>[4] | MD_<br>MASK8<br>[5] | MD_<br>MASK8<br>[6] | MD_<br>MASK8<br>[7] | MD_<br>MASK8<br>[8] | MD_<br>MASK8<br>[9] | MD_<br>MASK8<br>[10] | MD_<br>MASK8<br>[11] | MD_<br>MASK8<br>[12] | MD_<br>MASK8<br>[13] | MD_<br>MASK8<br>[14] | MD_<br>MASK8<br>[15] | | | MD_<br>MASK9<br>[0] | MD_<br>MASK9<br>[1] | MD_<br>MASK9<br>[2] | MD_<br>MASK9<br>[3] | MD_<br>MASK9<br>[4] | MD_<br>MASK9<br>[5] | MD_<br>MASK9<br>[6] | MD_<br>MASK9<br>[7] | MD_<br>MASK9<br>[8] | MD_<br>MASK9<br>[9] | MD_<br>MASK9<br>[10] | MD_<br>MASK9<br>[11] | MD_<br>MASK9<br>[12] | MD_<br>MASK9<br>[13] | MD_<br>MASK9<br>[14] | MD_<br>MASK9<br>[15] | | | MD_<br>MASK10<br>[0] | MD_<br>MASK10<br>[1] | MD_<br>MASK10<br>[2] | MD_<br>MASK10<br>[3] | MD_<br>MASK10<br>[4] | MD_<br>MASK10<br>[5] | MD_<br>MASK10<br>[6] | MD_<br>MASK10<br>[7] | MD_<br>MASK10<br>[8] | MD_<br>MASK10<br>[9] | MD_<br>MASK10<br>[10] | MD_<br>MASK10<br>[11] | MD_<br>MASK10<br>[12] | MD_<br>MASK10<br>[13] | MD_<br>MASK10<br>[14] | MD_<br>MASK10<br>[15] | | 2, | MD_<br>MASK11<br>[0] | MD_<br>MASK11<br>[1] | MD_<br>MASK11<br>[2] | MD_<br>MASK11<br>[3] | MD_<br>MASK11<br>[4] | MD_<br>MASK11<br>[5] | MD_<br>MASK11<br>[6] | MD_<br>MASK11<br>[7] | MD_<br>MASK11<br>[8] | MD_<br>MASK11<br>[9] | MD_<br>MASK11<br>[10] | MD_<br>MASK11<br>[11] | MD_<br>MASK11<br>[12] | MD_<br>MASK11<br>[13] | MD_<br>MASK11<br>[14] | MD_<br>MASK11<br>[15] | Fig 15 Motion mask and detection cell #### **Sensitivity Control** The motion detector has 4 sensitivity parameters to control threshold of motion detection such as level sensitivity via the MD\_LVSENS (2x82, 2xA2, 2xC2, 2xE2) register, spatial sensitivity via the MD\_SPSENS (2x85, 2xA5, 2xC5, 2xE5) and MD\_CELSENS (2x82, 2xA2, 2xC2, 2xE2) register, and temporal sensitivity parameter via the MD\_TMPSENS (2x85, 2xA5, 2xC5, 2xE5) register. #### **Level Sensitivity** In built-in motion detection algorithm, motion is detected when luminance level difference between current and reference field is greater than MD\_LVSENS value. Motion detector is more sensitive for the smaller MD\_LVSENS value and less sensitive for the larger. When the MD\_LVSENS is too small, the motion detector may be weak in noise. #### **Spatial Sensitivity** The TW2834 uses 192 (16x12) detection cells in full screen for motion detection. Each detection cell is composed of 44 pixels and 20 lines for NTSC and 24 lines for PAL. Motion detection from only luminance level difference between two fields is very weak in spatial random noise. To remove the fake motion detection from the random noise, a spatial filter is used. The MD\_SPSENS defines the number of detected cell to decide motion detection in full size image. The large MD\_SPSENS value increases the immunity of spatial random noise. Each detection cell has 4 sub-cells also. Actually motion detection of each cell comes from comparison of sub-cells in it. The MD\_CELSENS defines the number of detected sub-cell to decide motion detection in cell. Likewise, the large MD\_CELSENS value increases the immunity of spatial random noise in small area. #### **Temporal Sensitivity** Similarly, temporal filter is used to remove the fake motion detection from the temporal random noise. The MD\_TMPSENS regulates the number of taps in the temporal filter to control the temporal sensitivity so that the large MD\_TMPSENS value increases the immunity of temporal random noise. # **Velocity Control** Motion has various velocities. That is, in a fast motion an object appears and disappears rapidly between the adjacent fields while in a slow motion it is to the contrary. As the built-in motion detection algorithm uses the only luminance level difference between two adjacent fields, a slow motion is inferior in detection rate to a fast motion. To compensate this weakness, MD\_SPEED (2x83, 2xA3, 2xC3, 2xE3) parameter is used which is controllable up to 64 fields. MD\_SPEED parameter adjusts the field interval in which the luminance level is compared. Thus, for detection of a fast motion a small value is needed and for a slow motion a large value is required. The parameter MD\_SPEED value should be greater than MD\_TMPSENS value. Additionally, the TW2834 has 2 more parameters to control the selection of reference field. The MD\_FLD (2x81, 2xA1, 2xC1, 2xE1) register is a field selection parameter such as odd, even, any field or frame. The MD\_REFFLD (2x80, 2xA0, 2xC0, 2xE0) register is provided to control the updating period of reference field. For MD\_REFFLD = "0", the interval from current field to reference field is always same as the MD\_SPEED. It means that the reference filed is always updated every field. The Fig 16 shows the relationship between current and reference field for motion detection when MD REFFLD is "0". Fig 16 The relationship between current and reference field when MD\_REFFLD = "0" The TW2834 can update the reference field only at the period of MD\_SPEED when MD\_REFFLD is high. For this case, the TW2834 can detect a motion with sense of a various velocity. The Fig 17 shows the relationship between current and reference field for motion detection when MD\_REFFLD = "1". Fig 17 The relationship between current and reference field when MD REFFLD = "1" The TW2834 also supports the update timing control of the reference field/frame via the MD\_STRB\_EN and MD\_STRB (2x83, 2xA3, 2xC3, 2xE3) register. For MD\_STRB\_EN = "0", the reference field/frame is automatically updated and reserved on every reference field/frame. For MD\_STRB\_EN = "1", the reference field/frame is updated and reserved only when MD\_STRB = "1". In this mode, the interval between current and reference field/frame depends on user's strobe timing. This mode is very useful for non-realtime application such as pseudo-8ch application or for a specific purpose like non-periodical velocity control and very slow motion detection. The TW2834 also provides the interrupt period control from the motion detection via the MD\_DET\_PERIOD (2x84, 2xA4, 2xC4, 2xE4) register. Normally, the motion detection information is sent to host by interrupt pin whenever motion is detected. However, if motion is detected very frequently, the host will be burden by too many interrupt requests. In this case, the TW2834 can send one interrupt request during the defined motion interrupt period. # TW2834 ## **Blind Detection** The TW2834 supports a blind input detection individually for 4 analog video inputs and makes an interrupt of blind detection to host. If video level in wide area of field is almost equal to average video level of field due to camera shaded by something, this input is defined as blind input. The TW2834 has two sensitivity parameters to detect blind input such as level sensitivity via the BD\_LVSENS (2x80, 2xA0, 2xC0, 2xE0) register and spatial sensitivity via the BD\_CELSENS (2x80, 2xA0, 2xC0, 2xE0) register. The BD\_LVSENS parameter controls threshold of level between cell and field average. The BD\_CELSENS parameter defines the number of cells to detect blind. The TW2834 uses total 768 (32x24) cells of full screen. For BD\_CELSENS = "0", the number of cell whose level is same as average of field should be over than 60% to detect blind. The large value of BD\_LVSENS and BD\_CELSENS makes blind detector less sensitive. 39 ## **Video Control** The TW2834 has dual video controllers for display and record path. Basically, each path requires only external 16M SDRAM for normal operation. However for display path, external SDRAM can be extended from 16M to 512M bits. This capability is related to save and recall function. The block diagram of video controller is shown in following Fig 18. Fig 18 Block diagram of video controller The TW2834 supports channel blanking, boundary on/off, blink, horizontal/vertical mirroring, and freeze function for each channel. The TW2834 can capture last 4 images automatically for each channel when video loss is detected. The TW2834 has three operating modes such as live, strobe and switch mode. Each channel can be operated in its individual operating mode. That is, the TW2834 can be operated as multi-operating mode if each channel has different operating mode. Live mode is used to display real time video as QUAD or full live display, strobe mode is used to display non-realtime video with strobe signal from host and switch mode is used to display time-multiplexed video from several channels. For switch mode, the TW2834 supports two different types such as switch live and switch still mode. # TW2834 The TW2834 also provides four record picture modes such as normal record mode and frame record mode and DVR normal record mode and DVR frame record mode. For record path, channel size and position have a limitation to half or full size in the horizontal and vertical direction. For display path, the TW2834 can save and recall video through external extended SDRAM and support image enhancement function for non-realtime video such as freezing or playback video and provide high performance 2X zoom function. The TW2834 also supports dummy channel operation for display path. So it is very useful to implement pseudo-8ch display. The TW2834 provides the channel ID encoding in both display and record path. The channel ID of record path contains all current picture configurations while the channel ID of display path has only channel switching information. The TW2834 supports 4ch full D1 record output using SDRAM interface in record path. It's useful for 4ch realtime recording and playback application. In this case, external SDRAM in record path cannot be used. The TW2834 also provides chip-to-chip cascade connection for 8 or 16 channel application. # **Channel Input Selection** The channel for display path can select 8 video inputs including 4 analog video inputs and 4 playback inputs, but the channel for record path can choose 4 analog video inputs. The analog video inputs can be selected via the DEC\_PATH (0x22, 0x62, 0xA2, 0xE2 for display path, 1x60, 1x63, 1x66, 1x69 for record path) register and the playback inputs can be chosen via the PB\_PATH (0x39) register. For display path, the PB\_CH\_EN (0x38) register can control the following video input path. The Fig 19 shows the internal channel input selection. Fig 19 Channel input selection ## **Channel Operation Mode** Each channel can be working with three kinds of operating mode such as live, strobe and switch mode via the FUNC\_MODE (1x10, 1x18, 1x20, 1x28 for display path, 1x60, 1x63, 1x66, 1x69 for record path) register. The operation mode can be selected individually for each channel so that multi-operating mode can be implemented. ## **Live Mode** If FUNC\_MODE is "0", channel is operated in live mode. For the live mode, the video display is updated with real time. This mode is used to display a live video such as QUAD, PIP, and POP. When changing the picture configuration such as input path, popup priority, PIP, POP, and etc, the TW2834 supports anti-rolling sequence by monitoring channel update via the STRB\_REQ register (1x04 for display path, 1x54 for record path) after changing to strobe operation mode (FUNC\_MODE = "1"). The following Fig 20 shows the sequence to change picture configuration. Fig 20 The sequence to change picture configuration The status of STRB\_REQ register can also be read through MPPDEC pin with control of the MPPSET (1x50) register. #### Strobe Mode If FUNC\_MODE is "1", channel is operated in strobe mode. For strobe mode, video display is updated whenever the TW2834 receives strobe command from host like CPU or Micom. If host doesn't send a strobe command to the TW2834 anymore, the channel maintains the last strobe image until getting a new strobe command. This mode is useful to display non-realtime video input such as playback video with multiplexed signal input and to implement pseudo 8 channel application or dual page mode or panorama channel display. Specially, the TW2834 supports easy interface for pseudo 8channel application that will be covered in dummy channel function section. The TW2834 also supports auto strobe function for auto playback display that will be covered later in auto strobe function section. Strobe operation is performed independently for each channel via the STRB\_REQ (1x04, 1x54) register. But the STRB\_REQ register has a different mode for reading and writing. Writing "1" into STRB\_REQ in each channel makes the TW2834 updated by each incoming video. The updating status after strobe command can be known by reading the STRB\_REQ register. If reading value is "1", updating is not completed after getting the strobe command. In that case, this channel cannot accept a new strobe command or a disabling strobe command from host. To send a new strobe command, host should wait until STRB\_REQ state is "0". For freeze or non-strobe channel, the TW2834 can ignore the strobe command even though host sends it. In this case, the STRB\_REQ register is cleared to "0" automatically without any updating video. The status of STRB\_REQ register can also be read through MPPDEC pin with control of the MPPSET (1x50) register. When updating video with a strobe command, the TW2834 supports field or frame updating mode via the STRB\_FLD (1x04, 1x54) register. Odd field of input video can be updated and displayed for STRB\_FLD = "0", even field for "1". For "2" of STRB\_FLD register, the TW2834 doesn't care for even or odd field, and updates video by next any field. If the STRB\_FLD register is "3", the strobe command updates video by frame. The following Fig 21 shows the example of strobe sequence for various STRB\_FLD value. Fig 21 The example of strobe sequence for various STRB FLD setting The timing of strobe operation is related only with input video timing and strobe operation can be performed independently for each channel. So each channel is updated with different timing. The TW2834 provides a special feature as dual page mode using the DUAL\_PAGE (1x04, 1x54) register. Although each channel is updated with different time, all channels can be displayed simultaneously in dual page mode. This means that the TW2834 waits until all channels are updated and then displays all channels with updated video at the same time. When dual page mode is enabled, host should send a strobe command for all channels and host should wait until all channels complete their strobe operations to send a new strobe command. The Fig 22 shows the example of 4 channel strobe sequences for dual page. Fig 22 The example of 4 channel strobe sequences for dual page mode 45 #### **Switch Mode** If FUNC\_MODE is "2", channel is operated in switch mode. The TW2834 supports 2 different types of switching mode such as still switching and live switching mode via the MUX\_MODE (1x06, 1x56) register. For still switching mode, the TW2834 maintains the switched channel video as still image until next switching request, but for live switching mode the TW2834 updates every field of switched channel until next switching request. The live switching mode is used for channel sequencer without any timing loss or disturbing. In switch mode, there is a constraint that the picture size of all switched channel should be same even though their size can be varied. The TW2834 can switch the channel by fields or frames that can be programmed up to 1 field or 1 frame rate. But if the channel is on freeze state or disabled, the TW2834 ignores the request for switch mode. The TW2834 contains 128 depth internal queues that have channel sequence information with internal or external triggering. Actual queue size can be defined by the QUE\_SIZE (1x57) register. The channel switching sequence in the internal queue is changed by setting "1" to QUE\_WR (1x5A) register after defining the queue address with the QUE\_ADDR (1x5A) register and the channel switching information with the MUX\_WR\_CH (1x59) register. The QUE\_WR register will be cleared automatically after updating queue. The channel sequence information can be read via the CHID\_MUX\_OUT (1x0A for display path, 1x5E for record path) register. To operate the switching function properly, the channel switching should be requested with triggering that has three kinds of mode such as internal triggering from internal field counter, external triggering from external host or pin and interrupted triggering like alarm. The triggering mode can be selected by the TRIG\_MODE (1x56) register. The TW2834 supports all triggering mode in record path, but provides only interrupt triggering mode in display path. The Fig 23 shows the structure of switching operation. Fig 23 The structure of switching operation when QUE\_SIZE = 7 For internal triggering mode, the switching period can be specified in the QUE\_PERIOD (1x58) register that has 1 ~ 1024 field range. The internal field counter can be reset at anytime using the QUE\_CNT\_RST (1x5B) register and restarted automatically after reset. To reset an internal queue position, set "1" to QUE\_POS\_RST (1x5B) register and then the queue position will be restarted after reset. Both QUE\_CNT\_RST and QUE\_POS\_RST register can be cleared automatically after set to "1". The following Fig 24 shows an illustration of QUE\_POS\_RST and QUE\_CNT\_RST. The next queue position can be read via the QUE\_ADDR (1x5A) register. Fig 24 The illustration of QUE\_POS\_RST and QUE\_CNT\_RST For external triggering mode, the request of channel switching comes from the EXT\_TRIG (1x59) register or TRIGGER pin that is controlled by the PIN\_TRIG\_MD (1x56) register. Like internal triggering mode, writing "1" to the QUE\_POS\_RST register can reset the queue position in external triggering mode. For interrupt triggering, host can request the channel switching at anytime via the INTR\_REQ (1x07, 1x59) register. The switching channel is defined by the INTR\_CH (1x07 for display path) or MUX\_WR\_CH (1x59 for record path) registers. Because the interrupted trigger has a priority over internal or external triggering in record path, the channel defined by the MUX\_WR\_CH can be inserted into the programmed channel sequence immediately. The TW2834 also provides various switching types as odd field, even field or frame switching via the MUX\_FLD (1x06, 1x56) register. For MUX\_FLD = "0", it is working as field switching mode with only odd field, but with only even field for MUX\_FLD = "1". For MUX\_FLD = "2" or "3", it is working as frame switching with both odd and even field. But in the frame record mode (it will be covered in "Frame Record Mode" section, page 55), the switching type is defined by the FRAME\_FLD (1x01, 1x51) register. Actually the channel switching is executed just before vertical sync of video output in field switching mode or before vertical sync of only odd field in frame switching mode. So all registers for switching should be set before that timing. Otherwise, the control values will be applied to the next field or frame. For the reference timing of switching, the TW2834 provides the LINK pin whose represents the field transition with "1" for even field. Likewise, the switching channel information is updated just before vertical sync of video output in field switching or before vertical sync of only odd field in frame switching mode. Basically it takes 4 field duration to display the switching channel from any triggering (field or frame). The host can read the current switching channel information through the MUX\_OUT\_CH (1x08, 1x6E) register. The TW2834 also support external pin output for this channel information with MPPDEC pin via the MPPSET (1x50) register. The switching channel information can also be discriminated by the channel ID in the video stream. The illustration of channel switching is shown in the Fig 25 and Fig 26. Fig 25 The illustration of switching sequence when QUE SIZE = 3, QUE PERIOD = 1 Fig 26 The interrupted switching sequence when QUE\_SIZE = 3, QUE\_PERIOD = 1 The TW2834 supports the skip function of the switching queue for switch mode in record path. In single chip application, the auto skip function of the switching queue can be supported if the MUX\_SKIP\_EN (1x5B) register is "1" and the NOVID\_MODE is "1" or "3". But in the chip-to-chip cascaded application, the skip function should be forced with the MUX\_SKIP\_CH (1x5C, 1x5D) register because the switching queue for whole channels is located in the lowest slaver device but cannot get the no-video information from the other chips. The QUAD MUX function in chip-to-chip cascade application will be covered in the "Chip-to-Chip Cascade Operation (page 72)". #### **Channel Attribute** The TW2834 provides various channel attributes such as channel enable, boundary selection, blank enable, freeze, horizontal/vertical mirroring for both display and record path. As special feature, the TW2834 supports the last image capture function, save/recall function, image enhancement and dummy channel display function for display path. For last image capture mode, channel can be blanked or boundary can be blinked automatically on no-video state. ## **Background Control** Summation of all active channel regions can be called as active region and the rest region except active region is defined as background region. The TW2834 supports background overlay and the overlay color is controlled via the BGDCOL (1x0F, 1x5F) register. ## **Boundary Control** The TW2834 can overlay channel boundary on each channel region using the BOUND (1x11, 1x13, 1x19, 1x1B, 1x21, 1x23, 1x29, 1x2B for display path, 1x61, 1x64, 1x67, 1x6A for record path) register and it can be blinked via the BLINK (1x11, 1x13, 1x19, 1x1B, 1x21, 1x23, 1x29, 1x2B for display path, 1x61, 1x64, 1x67, 1x6A for record path) register when BOUND is high. The boundary color can be selected through the BNDCOL (1x0F, 1x5F) register. The blink period can be also controlled through the TBLINK (1x02, 1x52) register. ## **Blank Control** Each channel can be blanked with specified color using the BLANK (1x11, 1x13, 1x19, 1x1B, 1x21, 1x23, 1x29, 1x2B for display path, 1x61, 1x64, 1x67, 1x6A for record path) register and the blank color can be specified via the BLKCOL (1x0F, 1x3F) register. # **Freeze Control** Each channel can capture last 4 field images whenever freeze function is enabled and display 1 field image out of the captured 4 field images using the FRZ\_FLD (1x0F, 1x3F) register. The freeze function can be enabled or disabled independently for each channel via the FREEZE (1x11, 1x13, 1x19, 1x1B, 1x21, 1x23, 1x29, 1x2B for display path, 1x61, 1x64, 1x67, 1x6A for record path) register. # TW2834 ## **Last Image Capture** When video loss has occurred or gone, the TW2834 provides 4 kinds of indication such as bypass of incoming video, channel blank, capture of last image, and capture of last image with blinking channel boundary depending on the NOVID\_MODE (1x05, 1x55) register. This function is working automatically on video loss. The capturing last image is same as freeze function described above. User can select 1 field image out of captured 4 filed images via the FRZ\_FLD (1x0F, 1x5F) register which is shared with freeze function. # **Horizontal / Vertical Mirroring** The TW2834 supports image-mirroring function for horizontal and/or vertical direction. The horizontal mirroring is achieved via the H\_MIRROR (1x11, 1x13, 1x19, 1x1B, 1x21, 1x23, 1x29, 1x2B for display path, 1x61, 1x64, 1x67, 1x6A for record path) register and the vertical mirroring is attained via the V\_MIRROR (1x11, 1x13, 1x19, 1x1B, 1x21, 1x23, 1x29, 1x2B for display path, 1x61, 1x64, 1x67, 1x6A for record path) register. It is useful for a reflection image in the horizontal and vertical direction. ## **Display Path Control** The TW2834 can save images in external memory and recall them to display. This function can be working in display path only because the external memory can be extended from 16M to 512M bits only in display path. The TW2834 also supports the special filter to enhance image quality in display path for non-realtime video display such as recalled image from saving images and playback with multiplexed video source. The TW2834 provides high performance 2X zoom function in the vertical and horizontal direction. The TW2834 supports any kind of picture configuration for display path with variable picture size, position and pop-up control. The TW2834 also provides a dummy channel function for pseudo 8ch application. #### Save and Recall Function The save/recall function can be working independently for each channel and the number of the saved images depends on the extended memory capability, picture size and field type. The TW2834 can save image only in live channel so that it cannot be saved in freezing channel. If channel is working on strobe operating mode, this channel can be saved with new strobe command. For switch operating mode, the channel can be saved only on switching time because this channel can be updated at this moment. To save image, several parameters should be controlled that are the SAVE\_FLD, SAVE\_HID, SAVE\_REQ (1x03) and SAVE\_ADDR (1x02) registers. The SAVE\_FLD determines field or frame type for image to be saved. Even though the channel to be saved is hidden by upper layer picture, it can be saved using the SAVE\_HID register that makes no effect on current display. The saving function is requested by writing "1" to the SAVE\_REQ register and this register will be cleared when saving is done. Before it is cleared, the TW2834 cannot accept new saving request. The SAVE\_ADDR register defines address where an image will be saved. Because 4M bits is allocated for each 1 field image, SAVE\_ADDR unit is 4M bits and can have range 0 ~ 127 for 512M bits. The first 0~ 3 addresses are reserved for normal operation so that it cannot be used for saving function. To recall the saved video image, several parameters are required such as RECALL\_FLD (1x03), RECALL\_EN (1x11, 1x13, 1x19, 1x1B, 1x21, 1x23, 1x29, 1x2B) and RECALL\_ADDR (1x12, 1x14, 1x1A, 1x1C 1x22, 1x24, 1x2A, 1x2C) registers. If the RECALL\_EN is "1", the TW2834 recalls the saved image that is located at RECALL\_ADDR in external memory and displays it just like incoming video. The RECALL\_FLD register determines 1 field or 1 frame mode to display. The following Fig 27 illustrates the relationship between external SDRAM size and SAVE\_ADDR / RECALL\_ADDR. Fig 27 The relationship between SDRAM size and SAVE\_ADDR / RECALL\_ADDR # **Image Enhancement** In non-realtime video such as freeze image, recalled image from saving images and playback video which records multi-channel video using field switching, so many line flicker noise can be found in image because it displays same field image for both odd and even field. The embedded filter in the TW2834 can remove effectively this line flicker noise and be enabled via the ENHANCE (1x11, 1x13, 1x19, 1x1B, 1x21, 1x23, 1x29, 1x2B) register for each channel. This filter coefficient can be controlled via the FR\_EVEN\_OS and FR\_ODD\_OS (1x0B) register. #### **Zoom Function** The TW2834 supports high performance 2X zoom function in the vertical and horizontal direction for display path. The zoom function can be working in any operation mode such as live, strobe and switch mode. Conventional system also has zoom function, but it has a very poor quality due to line flicker noise even though interpolation filter is adapted. The TW2834 provides high quality zoom characteristics using high performance interpolation filter and image enhancement technique. When zoom is executed, the image enhancement is operated automatically and the filter coefficient can be controlled via the ZM\_EVEN\_OS and ZM\_ODD\_OS (1x0B) register. The zoomed region will be defined with the ZOOMH (1x0D) and ZOOMV (1x0E) registers and can be displayed depending on the ZMBNDCOL, ZMBNDEN, ZMAREAEN, ZMAREA (1x0C) register. The zoom operation is enabled via the ZMENA (1x0C) register. ## **Picture Size and Popup Control** Each channel region can be defined using its own PICHL (1x30, 1x34, 1x38, 1x3C), PICHR (1x31, 1x35, 1x39, 1x3D), PICVT (1x32, 1x36, 1x3A, 1x3E), and PICVB (1x33, 1x37, 1x3B, 1x3F) register. If more than 2 channels have same region, there will be a conflict of what to display for that area. Generally the TW2834 defines that the channel 0 has priority over channel 3. So if a conflict happens between more than 2 channels, the channel 0 will be displayed first as top layer and then channel 1 and 2 and 3 are hidden beneath. The TW2834 also provides a channel pop-up attribute via the POP\_UP (1x10, 1x18, 1x20, 1x28) register to give priority for another display. If a channel has pop-up attribute, it will be displayed as top layer. This feature is used to configure PIP (Picture-In-Picture) or POP (Picture-Out-Picture). The following Fig 28 shows the channel definition and priority for display path. Fig 28 The channel position and priority in display path 54 ## **Dummy Channel Function** The TW2834 supports additional 4 dummy channel controllers to display up to 8 channel videos in display path for non-realtime application. That is, this dummy channel is useful to implement low cost and high feature application system such as pseudo 8-channel QUAD system. The TW2834 has 4 main channel controllers as described before and each main channel has its own corresponding dummy channel. The dummy channel has input source selection and pop-up attribute in common with the main channel, but has its own attributes such as boundary, blank, enhancement, recall and so on. To use dummy channel function, dummy channel region should be defined in the DMPICHL (1x40, 1x44, 1x48 and 1x4C), DMPICHR (1x41, 1x45, 1x49 and 1x4D), DMPICVT (1x42, 1x46, 1x4A and 1x4E), and DMPICVB (1x43, 1x47, 1x4B and 1x4F) registers and dummy channel should be enabled using the DMCH\_EN (1x10, 1x18, 1x20 and 1x28) register. The updated input selection can be controlled via the DMCH\_PATH (1x10, 1x18, 1x20 and 1x28) register. If the DMCH\_PATH is "1", the dummy channel will be updated, but if DMCH\_PATH is "0", the main channel will be updated. So the updated input selection should be defined before update such as during vertical blanking time or between completed strobe and new strobe. This dummy channel can also be used to display 8 split channel for playback input with multiplexed or dual page video format. For playback application using auto cropping and auto strobe mode, the updated input selection is controlled automatically from channel ID decoder when dummy channel is enabled. The following Fig 29 shows pseudo 8-channel operation using dummy channel function, strobe operating mode and internal analog switch. Fig 29 Pseudo 8 channel operation #### **Record Path Control** The TW2834 supports 4 record modes such as normal record mode, frame record mode, DVR record mode and DVR frame record mode. The DVR record mode and DVR frame record mode generate continuous video stream for each channel and transfer it to compression part (M-JPEG or MPEG) so that they are very useful for DVR application. The frame record mode can be used to record each channel with full vertical resolution. The record mode is selected via the DIS\_MODE and FRAME\_OP (1x51) register. If the FRAME\_OP is "0", the DIS\_MODE = "0" stands for normal record mode and the DIS\_MODE = "1" represents DVR record mode. If the FRAME\_OP is "1", the DIS\_MODE = "0" stands for frame record mode and the DIS\_MODE = "1" represents DVR frame record mode. The TW2834 support high performance free scaler for vertically and horizontally in display path, but has the size and position limitation such as Full / Quad / CIF in record path. The TW2834 can provide various record formats with various record modes (normal/frame/DVR /DVR frame), operation modes (live/strobe/switch) and respective size/position definition. Many illustration and detail description is covered in the application note. The TW2834 also supports four channel real-time record mode with full D1 format. In this case, the external SDRAM in record path should not be used so that four channel full D1 data can be output though the SDRAM interface pin. #### **Normal Record Mode** Each channel position and size can be defined using its own PIC\_SIZE (1x6C), and PIC\_POS (1x6D) register. The channel size is defined via the PIC\_SIZE register such as "0" for Horizontal/Vertical half size (QUAD), "1" for Horizontal full size and Vertical half size, "2" for Horizontal half size and Vertical full size, and "3" for Horizontal/Vertical full size. The channel position is defined via the PIC\_POS register such as "0" for no Horizontal/Vertical offset, "1" for Horizontal half picture offset, "2" for Vertical half picture offset and "3" for Horizontal/Vertical half picture offset. The channel size and location should be defined within the full picture size (i.e. PIC\_SIZE = "3" & PIC\_POS = "2" is not allowed). The horizontal full size of picture is controlled via the SIZE\_MODE (1x51) register such as "0" for 720 pixels, "1" for 702 pixels, and "2" for 640 pixels. Likewise, the vertical full size is selected by the SYS5060 (1x00) register such as "0" for 240 lines and "1" for 288 lines. If more than 2 channels have same region, there will be a conflict of what to display for that area. Generally the TW2834 defines that the channel 0 has priority over channel 3. So if a conflict happens between more than 2 channels, the channel 0 will be displayed first as top layer and then the channel 1 and 2 and 3 are hidden beneath. The TW2834 also provides a channel pop-up attribute via the POP\_UP (1x60, 1x63, 1x66, and 1x69) register to give priority for another display. If a channel has pop-up attribute, it will be displayed as top layer. The following Fig 30 shows the example of the channel position and size control in normal record mode. Fig 30 The channel position and size control in normal record mode #### **Frame Record Mode** The frame record mode is similar to normal record mode except that the definition of picture size is extended to frame area and only one field data can be output in 1 frame. The odd or even field selection is controlled via the FRAME\_FLD (1x51) register. Like normal record mode, each channel position and size can be defined using its own PIC\_SIZE (1x6C), and PIC\_POS (1x6D) register. The channel size is defined via the PIC\_SIZE register such as "0" for Horizontal half size and Vertical full size, "1" for Horizontal/Vertical full size, but "2" or "3" is not allowed. That is, the channel size for vertical direction supports only one field size. The channel position is defined via the PIC\_POS register such as "0" for no Horizontal/Vertical offset, "1" for Horizontal half picture offset, "2" for Vertical 1 field offset, and "3" for Horizontal half picture offset and Vertical 1 field offset. The channel size and location should be defined within the full picture size. In frame record mode, the TW2834 also supports the full operation mode such as live, strobe or switch operation and provides a pop-up attribute via the POP\_UP register. The Fig 31 shows the example of the channel position and size control in frame record mode. Fig 31 The channel position and size control in frame record mode #### **DVR Normal Record Mode** The DVR normal record mode outputs the continuous video stream for compression part (M-JPEG or MPEG) in DVR application. Like normal record mode, each channel position and size can be defined using its own PIC\_SIZE (1x6C), and PIC\_POS (1x6D) register. The channel size is defined via the PIC\_SIZE register such as "0" for Horizontal/Vertical half size (QUAD), "1" for Horizontal full size and Vertical half size, "2" for Horizontal half size and Vertical full size, and "3" for Horizontal/Vertical full size. The channel position is defined via the PIC\_POS register such as "0" for no Vertical offset, "1" for Vertical 1/4 picture offset, "2" for Vertical 1/2 picture offset and "3" for Vertical 3/4 picture offset. The channel size and location should be defined within the full picture size. In DVR normal record mode, the TW2834 also supports the full operation mode such as live, strobe or switch operation and provides a pop-up attribute via the POP\_UP register. But the channel boundary is not supported in DVR normal record mode. The following Fig 32 shows the example of the channel position and size control in DVR normal record mode. Fig 32 The channel position and size control for DVR normal record mode ## **DVR Frame Record Mode** The DVR frame record mode is the combination of frame record mode and DVR normal record mode. The odd or even field selection is controlled via the FRAME\_FLD (1x51) register like frame record mode. The TW2834 also supports the full operation mode such as live, strobe or switch operation, but the channel boundary is not supported in DVR frame record mode. The following Fig 33 shows the example of DVR frame record mode. Fig 33 The channel position and overlay for DVR frame record mode ## Realtime Record/Playback Mode The TW2834 supports 4 channel real-time record output with full D1 or scaled format. In this case, the external SDRAM in record path should not be used so that four channel full D1 data can be output with 54MHz ITU-R BT 656 format though the SDRAM interface pins such as DATAY[15:0], ADDRY [10:0], BA0Y, WEBY, RASBY, CASBY, and DQMY pin. The I/O of SDRAM Interface pins are controlled via the MEM\_OP\_EN (1x55) register such as "0" for 4 channel digital output mode and "1" for normal operation mode. The real-time record output format can be selected via the DEC\_BYP\_EN (1xBB) register such as "1" for scaled display output mode, "2" for scaled record output mode, and "3" for full D1 output mode. Four channel real-time record output is synchronous with each video decoder timing. Each channel H/V/F signal can be monitored through the MPPDEC pins via the control of the MPPSET (1x50) register. The following Fig 34 shows the example of 4 channel real-time record / playback application. Fig 34 The example of 4 channel record connection with 54MHz time multiplexing ## **Playback Path Control** The TW2834 supports the playback function for variable record mode input such as normal record mode, frame record mode, DVR normal record mode, and DVR frame record mode. The TW2834 also supports auto cropping and auto strobe function for playback input with auto channel ID decoding. The TW2834 provides various playback functions for normal record mode input. If the channel operation mode is live mode (FUNC\_MODE = "0"), the playback input can be bypassed in display path, but the auto cropping function from the channel ID decoder is available to separate each channel from the multi-channel format such as QUAD (Auto cropping function is described in "Cropping Function" section, page 26). The TW2834 supports not only auto cropping function but also auto strobe function for playback input through auto channel ID decoder. The auto strobe function implies that the selected channel by the PB\_CH\_NUM (1x16, 1x1E, 1x26, 1x2E) register is updated automatically from the playback input of the time-multiplexed full D1 or quad format via auto channel ID decoder. If the channel operation mode is strobe mode (FUNC\_MODE = "1"), the auto strobe function is used to update the channel automatically. The TW2834 also supports event strobe mode using event information in auto channel ID. It makes the channel updated whenever event information in auto channel ID is detected. The event strobe mode can be enabled via the EVENT\_PB (1x16, 1x1E, 1x26, 1x2E) register. The auto strobe function can also be used to display pseudo 8-channel with dummy channel for playback input of the dual page or pseudo 8-channel MUX using analog switch. The TW2834 also provides an anti-rolling function for picture configuration change in playback application via the PB\_STOP (1x16, 1x1E, 1x26, 1x2E) register. If the PB\_STOP is set to high in strobe operation mode (FUNC\_MODE = "1"), the channel is not updated until the PB\_STOP is set to low after picture configuration change. ## **Normal Record Mode** The following Fig 35 shows the examples of playback function for normal record mode using cropping, scaling and repositioning. Fig 35 The examples of the playback function for normal record mode The following Fig 36 shows the various examples for auto cropping and strobe function. Fig 36 The example of auto strobe function for normal record mode #### **Frame Record Mode** The TW2834 supports the playback function for playback input of frame record mode. The playback input of frame record mode is formed with 1 frame so that the vertical lines of each playback channel have twice as many as the normal record mode. So if the displayed channel size is half size of the playback input in vertical direction, the playback input can be separated into two (odd/even) fields according to the line numbers such as odd line for odd field and even line for even field. With this conversion, the vertical resolution of the playback input can be enhanced compared with simple half vertical scaling of the playback input. This mode can be enabled via the FIELD\_OP (1x76) register. The following Fig 37 shows the illustration of this conversion from frame record mode to normal display mode in playback application. Fig 37 The conversion from frame record mode to normal display mode The following Fig 38 shows the various examples of auto cropping and strobe function for playback input of frame record mode. Fig 38 The examples of the playback function for frame record mode ## **DVR Normal Record Mode** If the playback input is the DVR normal record mode, it cannot be displayed directly because it is special mode not for display but for record to compression part. The TW2834 supports the conversion from this DVR normal record mode to normal display mode via the DVR\_IN (1x76) register. For auto cropping function of the playback with this mode, the PB\_CROP\_MD (0x38) register should be set into "1" to crop the 1/4 vertical picture size (Please refer to "Cropping Function" section in Page 26). The auto strobe function and all channel attributes can also be supported, but the scaling function cannot be supported in this mode. The following Fig 39 shows the illustration of conversion from DVR normal record mode to normal display mode in playback application. Fig 39 The conversion from DVR normal record mode to normal display mode ## **DVR Frame Record Mode** The TW2834 also provides the conversion from DVR frame record mode to normal display mode using combination of frame record mode and DVR normal record mode via the DVR\_IN and FIELD\_OP (1x76) register. Likewise, the auto strobe function and all channel attributes can also be supported, but the scaling function cannot be supported in this mode. The following Fig 40 shows the illustration of conversion from DVR frame record mode to normal display mode in playback application. Fig 40 The conversion from DVR frame record mode to normal display mode ## Real-time Record/playback Mode The TW2834 provides 4 channel playback input in real-time 4 channel full D1 record application. This mode supports ITU-R BT. 656 interface with 27MHz through the PBIN, DATAY, VDOUTY pins for 4 playback inputs. The DATAY[15:0] pins are used for playback input 2 and 3 via the DEC\_BYP\_EN (1xBB) register such as "0" for normal operation mode, and "1/2/3" for playback input mode. The VDOUTY pins are used for playback input 1 via the VDOUTY\_MODE (1x8C) register. The ADDRX [12:11] and BA1X pin can be used for 4ch playback clock input via the ADDR\_OUT\_EN (1x05) register.. In this case, the Save/Recall function of display path cannot be supported because the extended SDRAM pin interface is shared for it. The following Fig 41 shows the example of 4 channel real-time record/playback application. Fig 41 The example of 4 channel real-time record/playback application ## Real-time Record/Spot Mode The TW2834 provides 4 channel realtime record output, 1 channel spot output, 1 channel display output and 1 channel playback input simultaneously. In this mode the SDRAM interface for Y path are used for spot output with normal operation and the VDOUTX pins are used for output interface of display and spot data with 54MHz ITU-R BT 656 format. The VDOUTY pins are used for real-time record output interface of channel 2/3 via the BYPASS\_Y (1x83) register of "11b" value and CCIR\_IN\_SEL (1x80) register of "2, 3" value. The MPPDEC pins are used for real-time record output interface of channel 0/1 via the BYP\_MPP (1xBB) register of "1" value, MPPSET\_X register of "8" value and MPPSET Y (1x 50) register of "9" value. In this mode, the TW2834 support independent 2 analog output for display and spot, but provides only 1 playback input interface through the PBIN pins and cannot be extended to 8/16 application because MPPDEC pins are used for real-time record output interface. The following Fig 42 shows the example of 4 channel real-time record/spot application. Fig 42 The example of 4 channel real-time record/spot application #### **Channel ID Encoder** The TW2834 supports the channel ID encoding to detect the picture information in video stream for Y path. The TW2834 has two kinds of channel ID such as User channel ID and Auto channel ID. The User channel ID is used for customized information such as system information and date. The Auto channel ID is employed for automatic identification of picture configuration. The Auto channel ID includes the channel number with cascade stage, analog switch, event, region enable and field/frame mode information. The TW2834 also supports both analog and digital type channel ID during VBI period. ### **Channel ID Information** VIN PATH [1:0] The channel ID can be composed of 16 byte User channel ID and 4 byte Auto channel ID. The User channel ID is defined by user and may be used for system information, date and so on. The Auto channel ID is used to identify the current picture configuration. Basically the Auto channel ID has 4 byte data that contains 4 region channel information in one picture such as QUAD split image. That is, each region has 1 byte channel information. The Auto channel ID format is described in the following Table 4. Bit Name **Function** 7 REG EN Region Enable Information 6 **EVENT New Event Information** 5 Sequence Unit (0: Frame, 1: Field) **FLDMODE** 4 **ANAPATH** Analog switch information [3:2]**CASCADE** Cascade Stage Information Video Input Path Number (depending on DEC PATH Y) Table 4 The Auto channel ID information The REG\_EN is used to indicate whether the corresponding 1/4 region is active or blank region. The EVENT is used to denote the update information of each channel in live, strobe or switch operation. Especially the EVENT information is very useful for switch operation or non-realtime application such as pseudo 8ch or dual page mode because each channel can be updated whenever EVENT is detected. The FLDMODE is used to denote the sequence unit such as frame or field. The ANAPATH is used to identify the analog switch information in the channel input path. The ANAPATH information is required for non-realtime application such as pseudo 8ch, dual page or pseudo 8channel MUX application using analog switch. The CASCADE is used to indicate the cascade stage of channel in chip-to-chip cascade application. The VIN\_PATH information is used to indicate the video input path of channel. Four bytes of Auto channel ID can be distinguished by its order. The first byte of Auto channel ID defines the left top region configuration. Likewise the second byte defines the right top, the third byte defines the left bottom and the fourth byte defines the right bottom region configuration in one picture. The following Fig 43 shows the example of Auto channel ID. Fig 43 The example of Auto channel ID These information of encoded channel ID can be readied via AUTO\_CHID0 ~ AUTO\_CHID3 (1xE0 ~ 1xE3) register and updated at the beginning of each field. ## **Analog Type Channel ID in VBI** The TW2834 supports the analog type channel ID during VBI period. The analog channel ID has max 8 lines whose line width can be controlled by the VIS\_LINE\_WIDTH (1xC4) register and each line has 2 bytes channel information. The H/V start position of analog channel ID is controlled by the VIS\_LINE\_OS (1xC4) register for vertical direction with 1 line unit and VIS\_H\_OS (1xC2) register for horizontal direction with 2 pixels unit. The pixel width of each bit is controlled by the VIS\_PIXEL\_WIDTH (1xC3) register with 1 pixel unit. The magnitude of each bit is defined by the VIS\_HIGH\_VAL (1xC5) and the VIS\_LOW\_VAL (1xC6) register. The analog channel ID can be enabled independently for each path via the VIS\_ENA (1xC1) register. The following Fig 44 shows the illustration of analog channel ID. Fig 44 The illustration of analog channel ID The analog channel ID consists of run-in clock, data and parity bit. The run-in clock insertion is enabled via the VIS\_RIC\_EN (1xC0) register. The format of analog channel ID is selected via the VIS\_MIX\_EN (1xC1) register which indicates the analog channel ID format 1 with "0" value and # TW2834 analog channel ID format 2 with "1" value. For analog channel ID format 1, the channel ID has 2 bytes per line and the Auto/User channel ID can be selected via the VIS\_SEL (1xC1) register with 2 line unit. For analog channel ID format 2, the channel ID has 4 bytes per line and each line has both 2 byte Auto channel ID and 2 byte User channel ID. Each byte of channel ID has a parity bit and the kind of channel ID can be detected with this parity type. That is, the odd parity type is used for Auto channel ID and even parity for User channel ID. Therefore, the parity type should be same for 2 bytes of channel ID. The TW2834 supports a robust error detection mode via the VIS\_EC\_EN (1xC1) register. In this case, the Auto channel ID occupies 4 lines that consist of first 2 lines for normal channel ID and next 2 lines for inverted channel ID. #### **Digital Type Channel ID in VBI** The TW2834 also provides the digital type channel ID during VBI period. It's useful for DSP application because the channel ID can be inserted in just 1 line with special format. The digital channel ID is located after analog channel ID line. The digital channel ID can be enabled via the VIS\_CODE\_EN (1xC1) register. The digital channel ID is inserted in Y data in ITU-R BT.656 stream and composed of ID # and channel information. The ID # indicates the index of digital type channel ID including the Start code, Auto/User channel ID and End code. The ID # has $0 \sim 63$ index and each 1 byte channel information is divided into 2 bytes with 4 LSB to take "50h" offset against ID # for discrimination. The Start code is located in ID# $0 \sim 1$ and the Auto channel ID is situated in ID# $0 \sim 1$ and the inverted Auto channel ID is situated in ID # $0 \sim 1$ and the inverted Auto channel ID is situated in ID # $0 \sim 1$ and the inverted Auto channel ID is repeated more than 5 times during horizontal active period. The following Fig 45 shows the illustration of the digital channel ID. # TW2834 Fig 45 The illustration of the digital channel ID in VBI period ## **Digital Type Channel ID in Channel Boundary** The TW2834 also support the extra type of the digital channel ID in horizontal boundary for each channel. This information can be used for very easy memory management of each channel because this digital channel ID information includes not only the channel information but also line number of picture. The Auto channel ID format is described in the following Table 5. Table 5 The digital channel ID information in active area | Bit | Name | Function | | | | |--------|----------|---------------------------------------------------|--|--|--| | [15:7] | LINENUM | Active Line number | | | | | 6 | FIELD | Field Polarity Information | | | | | 5 | REG_EN | Region Enable Information | | | | | 4 | ANAPATH | Analog switch information | | | | | [3:2] | CASCADE | Cascade Stage Information | | | | | [1:0] | VIN_PATH | Video Input Path Number (depending on DEC_PATH_Y) | | | | This digital channel ID is enabled in the horizontal active area by setting "1" to the CH\_START (1x55) register. The following Fig 46 shows the digital channel ID in the horizontal active area. Fig 46 The digital channel ID format in the horizontal active area #### **Chip-to-Chip Cascade Operation** The TW2834 supports chip-to-chip cascade connection up to 4 chips for 16-channel application and also provides the independent operation for display and record path. That is, the display path can be operated with cascaded connection even though the record path is working in normal operation. Likewise, the cascade connection of record path is limited within 4 chips while the infinite cascade connection of display path can be supported for more than 16-channel application. For the record path in cascade connection, the TW2834 supports the switch operation mode with switching queue for full D1 multiplexing output or the auto strobe operation mode with QUAD\_MUX queue for QUAD multiplexing output. ## **Channel Priority Control** When 2 channels are overlapped in chip-to-chip cascade operation for display path, there is a priority with the following order such as popup attributed channel of master device, popup attributed channel of slaver device, non-popup attributed channel of master device and non-popup attributed channel of slaver device. Using this popup attribute, the TW2834 can implement the channel overlay such as PIP, POP, and full D1 format channel switching in chip-to-chip cascade connection. For QUAD multiplexing record output in chip-to-chip application, the popup priority of the channel is controlled via the QUAD\_MUX queue. The QUAD\_MUX operation is enabled via the POS\_CTL\_EN (1x70) register and the operation mode should be set into strobe operation (FUNC MODE = "1"). If the POS\_CTL\_EN is "0", the channel position is defined via the PIC\_POS (1x6D) register and the priority from top to bottom layer is controlled by the popup attribute like the display path. If the POS CTL EN is "1", the channel position and priority is controlled by the pre-defined gueue or interrupt. The TW2834 supports the interrupt triggering via the POS\_INTR (1x70), POS\_CH (1x73, 1x74) register and also provides the internal or external triggering mode for the QUAD\_MUX operation. The triggering mode is selected via the POS TRIG MODE (1x70) register such as "0" for external trigger mode and "1" for internal trigger mode. The QUAD\_MUX queue size can be defined by the POS\_QUE\_SIZE (1x71) register. To change the channel popup sequence in internal queue, the POS\_QUE\_WR (1x75) register should be set to "1" after defining the gueue address with the POS QUE ADDR (1x75) register and the channel number with the POS\_CH (1x73, 1x74) register. The POS\_QUE\_WR register will be cleared automatically after updating queue. The QUAD\_MUX queue is shared with the normal switching queue so that the maximum queue size for QUAD\_MUX is 32 (=128/4) depth. The QUAD MUX switching period can be defined via the POS QUE PERIOD (1x72) register that has 1 ~ 1024 period range in the internal triggering mode. The switching period unit is controlled via the POS\_FLD\_MD (1x71) register as field or frame. If switching period unit is frame, switching will occur at the beginning of odd field. The internal field counter can be reset at anytime using the POS\_CNT\_RST (1x75) register that will be cleared automatically after reset. To reset an internal queue position, the POS\_CNT\_RST (1x75) register should be set to "1" and will be cleared automatically after set to "1". The structure of QUAD\_MUX switching operation is shown in the following Fig 47. Fig 47 The structure of QUAD\_MUX switching operation when POS\_SIZE = 7 For QUAD\_MUX switching operation by field unit, the TW2834 supports an auto strobe mode for channel to be updated automatically with specific field data. The STRB\_FLD (1x04, 1x54) register is used to select specific field data in strobe mode and the STRB\_AUTO (1x07, 1x57) register is used to update it automatically. The QUAD\_MUX operation has several limitations. The first is that the channel region should not be overlapped with other channel region via the PIC\_SIZE and PIC\_POS register. The second is that the channel position and popup property in live or strobe operation mode can be controlled by the popup/position control. But the channel position and priority in switch operation mode is determined by the QUAD\_MUX queue. The third is that the POS\_CH register in QUAD\_MUX queue should be set as the following sequence that is the left top, right top, left bottom and right bottom position in the picture. The POS\_CH register includes the cascade stage and channel number information. # TW2834 #### 120 CIF/Sec Record Mode For chip-to-chip cascade connection, the MPPDEC and TRIGGER and LINK pin in master chip should be connected to VDOUTX and VSENC and HSENC pin in slaver chips. So the VDOUTX and VSENC and HSENC output pin is only available in master device when cascaded. The TW2834 has several registers for cascade operation such as the LINK\_EN, LINK\_NUM and LINK\_LAST (1x00) register. For lowest slaver chip, both LINK\_LAST\_X and LINK\_LAST\_Y should be set to "1". To receive the cascade data from slaver chip, either LINK\_EN\_X or LINK\_EN\_Y should be set to "1". To transfer the cascade data properly among the chips, the LINK\_NUM should be set properly in accordance with its order. In 120 CIF/Sec record mode, the TW2834 transfers all information of slaver chips to master chip including video data, zoom factors, switching information and 2D box except overlay information such as single box, mouse pointer and OSD information. Therefore, the master chip should be controlled for overlay and the lowest slaver chip should be controlled for the others such as video data, zoom and switching. The information of switching channel can be taken from master chip via the channel ID in video stream or by reading the MUX\_OUT\_CH (1x08, 1x6E) register. The information of switching channel can also be taken from the lowest slaver chip via the MPPDEC pins. The following Fig 48 illustrates the cascade connection for 120 CIF/Sec record mode. Fig 48 The cascade connection for 120 CIF /sec record mode #### 240 CIF/Sec Record Mode The TW2834 supports 240 CIF/Sec record mode in the chip-to-chip cascade connection. In this case, the display path is composed of 4 chip cascade stage, but the record path consists of 2 chip cascade stage. That is, two lowest slaver chips for record path should be set with the LINK\_LAST\_Y = "1" and the information of switching channel can be taken from two master chips for record path by reading the MUX\_OUT\_CH (1x6E) register. The following Fig 49 illustrates the cascade connection for 240 CIF/Sec record mode. Fig 49 The cascade connection for 240 CIF/sec record mode #### 480 CIF/Sec Record Mode The TW2834 also supports 480 CIF/Sec record mode in the chip-to-chip cascade connection. In this case, the display path is composed of 4 chip cascade stage, but the record path has no cascade connection. Even though the record path has no cascade connection, the LINK\_NUM should be set properly in accordance with its cascade order for correct channel number in channel ID and the LINK\_EN\_Y should be set to "0" or the LINK\_LAST\_Y should be set to "1". The TW2834 transfers the slaver chip information to master chip such as zoom control and 2D box only for display path and the information of the switching channel for record path can be taken from each chip by reading for the MUX\_OUT\_CH (1x6E) register. The TW2834 also provides the channel ID encoding for each chip. The following Fig 50 illustrates cascade connection for 480 CIF/Sec record mode. Fig 50 The cascade connection for 480 CIF/Sec record mode #### **Realtime Record Mode** The TW2834 also supports the real-time record mode in chip-to-chip cascade connection. In this case, the TW2834 use the SDRAM interface pin of record path for real-time record and playback interface. Like 480 CIF/Sec record mode, the record path has no cascade connection but the display path can be extended with more than 4 chip cascade stage (It will be described in the next "Infinite Cascade Mode for Display Path" section, page78). In real-time record mode, the TW2834 does not support the channel ID encoding because there is no need of channel ID insertion for independent full channel recording. The Fig 51 shows the example of real-time record mode. Fig 51 The cascade connection for real-time record mode #### Infinite Cascade Mode for Display Path In normal cascade connection, the master chip has LINK\_NUM = "0" and the lowest slaver chip has LINK\_NUM = "3". The master chip can output both display and record path, but the slaver device can output only record path. To implement more than 16 channel application, the TW2834 also provides the infinity cascade connection for display path. That is, the video data and popup information can be transferred to next cascade chip even though the master chip is set with LINK\_NUM = "0" and the slaver chip with LINK\_NUM = "3" for display path. This mode can be enabled via the T\_CASCADE\_EN (1xBA) register. The following Fig 52 illustrates the multiple cascade connection for display path. In this example, the display path in the last master chip can output 32 channel video and the record path can implement "480 CIF/sec" with lower 4 chips and "120 CIF/sec" with upper 4 chips Fig 52 Infinite cascade mode for display path ## **OSD (On Screen Display) Control** The TW2834 provides various overlay layers such as character/bitmap overlay, box overlay and mouse pointer that can be overlaid on display and record path independently. The following Fig 53 shows the overlay block diagram. Fig 53 Overlay block diagram The font data can be downloaded from host and supported up to 128 fonts \* 2 fields \* 16 pages. The TW2834 supports 16 programmable single boxes and four 2D arrayed boxes that are programmable for size, position and color. Dual analog video outputs and dual digital video outputs can enable or disable a character and mouse pointer respectively. The overlay priority of OSD layer is shown in Fig 54. The various OSD overlay function is very useful to build GUI interface. Fig 54 The overlay priority of OSD layer #### **Character/Bitmap Overlay** The TW2834 has character overlay function for display and record path independently. Each character overlay function block consists of a font RAM, a display RAM and an overlay control block. A font RAM stores font data that can be downloaded from host at anytime. A display RAM stores index, position and attributes of character to be displayed. Character size can be defined as $8\sim16$ dots for 360 pixel rate and $16\sim32$ dots for 720 pixel rate in the horizontal and $10\sim16$ lines in the vertical direction. Bitmap data can also be downloaded from host like character. That is, Bitmap is almost same as character except the control of class 0 color. A character type has a blank for class 0 color in default mode, but a bitmap color has a selectable color for it. However, if CLASS0ENA (1xA0) is set to "1", even a character type can have a selectable color like bitmap type. In that case, a character type is completely same as a bitmap type. The character and bitmap types can be selected via the FONT TYPE bit of character attributes in display RAM. #### **Download Font Group** The TW2834 supports 16 pages \* 2 different font groups and each font group can have 128 fonts. A font consists of several dots such as 8 (10, 12, 14, 16 in 360 dot rate and 16, 20, 24, 28, 32 in 720 dot rate) x 10 (12, 14, 16) dots. 1 dot is composed of 2 pixels x 1 video line in 360 dot rate and 1 pixel x 1 video line in 720 dot rate. Each dot has 2 bits to define colors (class 0, class1, class2 and class3). The TW2834 has individual font RAM for display and record path so that the different font data can be stored. The following Fig 55 shows a font RAM structure. Fig 55 Font RAM structure The font data can be written to font RAM via FONT\_WR\_FLD, FONT\_WR\_TYPE, and FONT\_REQ (1x9A), FONT\_WR\_LINE, FONT\_WR\_PAGE (1x99), FONT\_WR\_DATA (1x90 ~ 1x97), FONT\_WR\_INDEX (1x98) register. By setting "1" to FONT\_REQ, font data in the FONT\_WR\_DATA is transferred to font RAM addressed by FONT\_WR\_PAGE, FONT\_WR\_FLD, FONT\_WR\_LINE, and FONT\_WR\_INDEX. The FONT\_REQ register has status information of transferring in read mode. If the FONT\_REQ = "1" in read mode, it means that the TW2834 is busy in transferring font data. In this case, additional request cannot be accepted. The following Fig 56 shows the flow chart of transferring font data to font RAM. Fig 56 Flow chart of downloading font data The horizontal resolution of font is defined via the FONT\_WR\_TYPE such as "0" for 360 dot rate with 8~16 dot size or for 720 dot rate with 16 dot size, "1" for 720 dot rate with 20~24 dot size, and "2" or "3" for 720 dot rate with 28~32 dot size. The FONT\_WR\_TYPE also determines the available index number of font as 128 font index for "0", 86 index for "1" and 64 index for "2" or "3". The TW2834 requires special font data for index 0 to define blank character that will be discussed in following "Write Character and Select Font Group" section (page 82). The max font page size depends on the external SDRAM size in display path and the motion data path via the MD\_PATH (2x9E) register (Please refer to "Motion Detection" section, page 32). #### Write Character and Select Font Group The TW2834 has independent 2 display RAM for display and record path. Each character in the display RAM has its own attributes that include mix, blink, class 3 color, type and font index. Additionally, each character line in the display RAM has its own attributes that contain font page, font field, horizontal and vertical size with 12 bit width. That is, the display RAM consists of 45x29 character attributes and 29x12bit character line attributes. Actually the number of displayed characters depends on character size. The horizontal and vertical address of the display RAM represents character position to be displayed. The following Fig 57 shows the structure of the display RAM. Fig 57 The structure of the display RAM To define the location of the displayed characters, the CHAR\_PATH, CHAR\_WR\_MODE, CHAR\_VLOC (1x9B), and CHAR\_HLOC register should be set before writing the character attribute and character line attribute. The CHAR\_PATH defines the path (display or record path) and CHAR\_VLOC defines the vertical location of the displayed character. The CHAR\_WR\_MODE defines the write mode of the display RAM such as "0" for writing character attribute, "1" for writing one character line attribute and "2" for writing all character line attributes to reset. In case of CHAR\_WR\_MODE = "1" or "2", the character attribute can be written continuously after the character line attributes are written. The character line attribute consists of 12bit so that 2 bytes are required to write in display RAM. The CHAR\_RD\_PAGE (1x9C) register selects one of 16 font pages and CHAR\_RD\_FLD (1x9C) register defines the font field mode. Setting "0" to the CHAR\_RD\_FLD makes a character overlay function disabled. If the CHAR\_FLD is set to "1" or "2", only one font group is displayed for both odd and even field. But by setting "3" to the CHAR\_FLD, the different font groups are displayed on odd and even field respectively so that the character resolution can be enhanced 2 times in vertical direction. The CHAR\_VF\_SIZE and CHAR\_HF\_SIZE (1x9C) register defines the vertical and horizontal size of font. Likewise, the character's attribute consists of 12bit so that 2 bytes are required to write in display RAM. The TW2834 supports the special procedure for writing to and reading from display RAM as shown in the Fig 58. If the character's attributes are written continuously in the same path and vertical location, the CHAR\_HLOC value increases by 1 automatically. Fig 58 Writing procedure to display RAM The TW2834 also supports the display RAM clear function that resets all character attributes in display RAM automatically by setting "1" to RAMCLR (1xA0). This function requires that font data in index 0 should be blank character and the CLASS0ENA (1xA0) register should be set to "0". This RAM clear function takes about 100usec and the RAMCLR register will be cleared by itself after finished. #### **Character Attribute** Each character has its own attributes in display RAM that includes mix, blink, class 3 color of character, type and font index. The mix attribute makes character mixed with video data and blink attribute makes character blinked with the period defined in the BLK\_TIME (1xA0) register. The class 3 color of character takes one of 4 colors defined in the CLASS3COL (1xA7 ~ 1xAA) register. The type attribute defines one of 2 types, character or bitmap type for each character and the font index attribute defines address of font. The mix and blink attributes can be enabled for each class via the CHAR\_MIX (1xA5), CHAR\_BLK (1xA6) register for each character or bitmap. The alpha blending for OSD is also supported with 25%, 50%, and 75% level via the ALPHA\_OSD (1xBA) register. The TW2834 provides 16 different colors that consist of fixed 12 colors (8 colors from color bar of 75% amplitude 100% saturation, 100% white, 50% gray, 25% gray and 75% blue) and user's defined 4 colors using the CLUT (1xAE ~ 1xB9) register. The class 0, 1 and 2 color of character will be one of 16 colors via the CLASS0COL, CLASS1COL and CLASS2COL (1xAB ~ 1xAD) registers and are applied to all of characters to be displayed. For class 3 color, 4 colors are predefined via the CLASS3COL (1xA7 ~ 1xAA) register and each character can take one of these 4 colors using character's attribute as described previously. The different color selection for each character and bitmap can be supported also. A character type has a blank for class 0 color in default mode, but a bitmap color has a selectable color for it. However, if the CLASS0ENA (1xA0) is set to "1", a character type can have a selectable color like bitmap type. Likewise, if the B\_CLASS0DIS (1xA0) is set to "1", a bit map type can be changed to character type. However for the display RAM clear function, the CLASS0ENA should be set into "0" because the font data of index 0 should have class 0 with blank character. The space between characters can be varied horizontally and vertically. The CHAR\_HSPC (1xA1, 1xA3) register defines horizontal character space that can be increased by 2 pixel and the CHAR\_VSPC (1xA1, 1xA3) register defines vertical character space that can be increased by 1 line unit. Likewise, The TW2834 can define the horizontal and vertical delay for first starting character. The CHAR\_HDEL (1xA2, 1xA4) register defines the horizontal delay from left boundary and the CHAR\_VDEL (1xA2, 1xA4) register defines the vertical delay from top boundary. Each unit is same as CHAR\_HSPC and CHAR\_VSPC unit. #### **Box Overlay** The TW2834 supports two kinds of box overlay such as 16 single boxes and 4 2-dimensional arrayed boxes. The 2-dimensional arrayed box has two modes as table mode and motion display mode. #### Single Box The TW2834 provides 16 single boxes that can be a flat type or 3D type using the BOX\_TYPE (2x03) register. The flat type is just simple rectangular box and 3D type looks like 3 dimension view. Each single box has programmable location and size parameters with the BOX\_HL (2x11 + 5N, N = 0 ~ 15), BOX\_HW (2x12 + 5N, N = 0 ~ 15), BOX\_VT (2x13 + 5N, N = 0 ~ 15) and BOX\_VW (2x14 + 5N, N = 0 ~ 15) registers. The BOX\_HL is the horizontal location of box with 2 pixel unit and the BOX\_HW is the horizontal size of box with 4 pixel unit. The BOX\_VT is the vertical location of box with 1 line unit and the BOX\_VW is the vertical size of box with 2 line unit. There are some definitions about single box as shown in the Fig 59. Fig 59 The structure of Single box The BOX\_PLNEN (2x10 + 5N, N = 0 $\sim$ 15) register enables each plane color and its color is defined by the BOX\_PLNCOL (2x05 $\sim$ 2x0C) register as described in character color section. Actually the TW2834 provides total 16 different colors that consist of fixed 12 colors (8 colors from color bar and 100%, 50%, 25% gray and 75% blue) and user's defined 4 colors using CLUT (1xAE $\sim$ 1xB9) register. This color table is used in common with plane color for single box and character color. For the box plane, luminance level can be controlled through the BOX\_IBND (2x10 + 5N, N = 0 $\sim$ 15) register when the BOX\_EMP (2x03) register = '1". The BOX\_IBND = "1" makes luminance level of plane down by 20IRE and "0" makes up by 20IRE. The each box plane can be mixed with video data via the BOX\_PLNMIX (2x10 + 5N, N = 0~15) register. The alpha blending level is controlled as 25%, 50%, and 75% via the ALPHA\_BOX (2x03) register. The BOX\_EN (2x10 + 5N, N = 0~15) register determines the boxes to be displayed for each path. The color of box boundary is defined by the BOX\_TYPE (2x03), BOX\_OBND (2x10 + 5N, N = 0 $\sim$ 15), BOX\_IBND (2x10 + 5N, N = 0 $\sim$ 15) and BOX\_BNDCOL (2x04) registers as described in the Table 6. Table 6 The Color of Single Box Boundary | Boundary | | C | ontrol Registe | er | Color Description | | | | |----------|-------------------|-------------|----------------|----------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | BOX_TYPE | BOX_OBND | BOX_IBND | Register | Color | | | | | | | 0 | Х | вох | Outer Boundary off | | | | Outer | | 0 | 1 | Х | BNDCOL<br>[7:4] | 0~10:0, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100 IRE Gray 11~14: User defined Color (1xAE ~ 1xB9). 15: Same as plane color with 20IRE down of luminance | | | | | | (Flat Type) | Х | 0 | вох | Inner Boundary off | | | | In | ner | | Х | 1 | BNDCOL<br>[3:0] | 0~10 : 0, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100 IRE Gray<br>11~14 : User defined Color (1xAE ~ 1xB9).<br>15 : Same as plane color with 20IRE up of luminance | | | | | Left &<br>Top | | 0 | X | BOX_<br>BNDCOL<br>[7:6] | Boundary off | | | | | | | 1 | 0 | | 0~3:90, 80, 70, 60 IRE Gray | | | | Outer | | | 1 | 1 | | 0~3:0, 10, 20, 30 IRE Gray | | | | | Right &<br>Bottom | | 0 | X | BOX_<br>BNDCOL | Boundary off | | | | | | 1 | 1 | 0 | | 0~3:0,10,20,30 IRE Gray | | | | | | | 1 | 1 | [5:4] | 0~3 : 90, 80, 70, 60 IRE Gray | | | | | Left &<br>Top | 1 & | 0 | X | вох | Boundary off | | | | | | | 1 | 0 | BNDCOL | Same as inner area | | | | Inner | | | 1 | 1 | [3:2] | 0~3 : 30, 40, 50, 60 IRE Gray | | | | | Right &<br>Bottom | | 0 | Х | BOX_<br>BNDCOL | Boundary off | | | | | | | 1 | 0 | | 0~3 : 30, 40, 50, 60 IRE Gray | | | | | | | 1 | 1 | [1:0] | 0~3 : 70, 60, 50, 40 IRE Gray | | | In case that several boxes have same region, there will be a conflict of what to display for that region. Generally the TW2834 defines that the box 0 has priority over box 15. So if a conflict happens between more than 2 boxes, the box 0 will be displayed first as top layer and box 1 to box 15 are hidden beneath that are not supported for pop-up attribute unlike channel display. #### 2Dimensional Arrayed Box The TW2834 supports 4 2D arrayed boxes that have programmable cell size up to 16x16. The 2D arrayed box is useful to make a table menu or display motion detection result for analog input. The 2D arrayed box mode is selected via the 2DBOX\_MODE (2x60, 2x68, 2x70, 2x78) register. Each 2D arrayed box can be displayed on each path by the 2DBOX\_EN (2x60, 2x68, 2x70, 2x78) register. The 2DBOX\_HNUM and 2DBOX\_VNUM (2x66, 2x6E, 2x76, 2x7E) registers define the number of row and column cells. For each 2D arrayed box, the horizontal location of left top for 2D box is defined by the 2DBOX\_HL (2x62, 2x6A, 2x72, 2x7A) register with 2 pixel step and the vertical location of left-top is defined by the 2DBOX\_VT (2x64, 2x6C, 2x74, 2x7C) register with 1 line step. The vertical size of each cell is defined by the 2DBOX\_VW (2x65, 2x6D, 2x75, 2x7D) registers with 1 line step and the horizontal size is defined by the 2DBOX\_HW (2x63, 2x6B, 2x73, 2x7B) registers with 2 pixel step. So the whole size of 2D arrayed box is same as the sum of cells in row and column. The following Fig 60 shows the 2D arrayed box of table mode. Fig 60 2D arrayed box in table mode The boundary of 2D arrayed box can be enabled by the 2DBOX\_BNDEN (2x60, 2x68, 2x70, 2x78) register and its color is controlled via the 2DBOX\_BNDCOL (2x61, 2x69, 2x71, 2x79) register which selects one of 4 colors such as 0% black, 25% gray, 50% gray and 75% white. # TW2834 The plane of 2D arrayed box is separated into mask plane and detection plane. The mask plane represents the cell defined by MD\_MASK (2x86 ~ 2x9D, 2xA6 ~ 2xBD, 2xC6 ~ 2xDD, 2xE6 ~ 2xFD) register. The detection plane represents the cell excluding the mask cells among whole cells. The mask plane of 2D arrayed box is enabled by the 2DBOX\_MSKEN (2x60, 2x68, 2x70, 2x78) register and the detection plane is enabled by the 2DBOX\_DETEN (2x60, 2x68, 2x70, 2x78) register. The color of mask plane can be controlled by the 2DBOX\_PLNCOL (2x61, 2x69, 2x71, 2x79) register, which selects one of 16 colors as described in character color and plane color of single box. For DETCOL\_EN (2x9E) = "0", the color of detection plane is same as the mask plane color, but for DETCOL\_EN = "1", its color is controlled by the DETCOL\_SEL (2x9E) register. The plane can be mixed with video data by the 2DBOX\_MIX (2x60, 2x68, 2x70, 2x78) register. The alpha blending level is controlled as 25%, 50%, and 75% via the ALPHA\_2DBOX (2x03) register. Specially, the TW2834 provides the function to indicate cursor cell inside 2D arrayed box. The cursor cell is enabled by the 2DBOX\_CUREN (2x60, 2x68, 2x70, 2x78) register and the displayed location is defined by the 2DBOX\_CURHP and 2DBOX\_CURVP (2x67, 2x6F, 2x77, 2x7F) registers. Its color is a reverse color of cell boundary. It is useful function to control motion mask region. The 2D arrayed box can be also used to display motion information. When the 2D arrayed box is working in motion display mode, the mask plane of 2D arrayed box shows the mask information according to the MD\_MASK registers automatically. For the motion display mode, an additional narrow boundary of each cell is provided to display motion detection via the 2DBOX\_DETEN register and its color is a reverse cell boundary color. Even in the horizontal / vertical mirroring mode, the video data and motion detection result can be matched via the 2DBOX\_HINV and 2DBOX\_VINV (2x81, 2xA1, 2xC1, 2xE1) registers. The TW2834 has 4 2D arrayed boxes so that 4 video channels can have its own 2D arrayed box for motion display mode. To overlay mask information and motion result on video data properly, the scaling ratio of video should be matched with 2D arrayed box size. No Motion Cell Motion detected Cell The following Fig 61 shows 2D arrayed box of motion display mode. Fig 61 2D arrayed box in motion display mode 2DBOX HNUM = 15 In case those several 2D arrayed boxes have same region, there will be a conflict of what to display for that region. Generally the TW2834 defines that 2D arrayed box 0 has priority over other 2D arrayed box. So if a conflict happens between more than 2 2D arrayed boxes, 2D arrayed box 0 will be displayed first as top layer and 2D arrayed box 1, box 2, and box 3 are hidden beneath that are not supported for pop-up attribute like channel attribute. #### **Mouse Pointer** The TW2834 supports the mouse pointer that has attributes such as pointer enable, pointer location, blink and sub-layer enable. The mouse pointer can be overlaid on both display and record path independently. The mouse pointer is located in the full screen according to the CUR\_HP (2x01) register with 2 pixel step and CUR\_VP (2x02) register with 1 line step. Two kinds of mouse pointer are provided through the CUR\_TYPE (2x00) register. The CUR\_SUB (2x00) register determines a pointer inside area to be filled with 100% white or to be transparent and CUR\_BLINK (2x00) register controls a blink function of mouse. Actually the CUR\_ON (2x00) register enables or disables mouse pointer for display and record path independently. The following Fig 62 describes the parameters of mouse pointer. Fig 62 The parameters of mouse pointer # **Video Output** The TW2834 supports dual digital video outputs with ITU-R BT.656 format and 2 analog video outputs with built-in video encoder at the same time. Dual video controllers described above generate 4 kinds of video data, the display path video data with or without OSD and the record path video data with or without the OSD. The CCIR\_IN (1x80) register selects one of 4 video data for the digital video output and ENC\_IN (1x80) register selects one of 4 video data for the analog video output as shown in Fig 63. The TW2834 supports all NTSC and PAL standards for analog output, which can be composite, or S-video video for both display and record path. All outputs can be operated as master mode to generate timing signal internally or slave mode to be synchronized with external timing. Fig 63 Video output selection ### **Analog Video Output** The TW2834 supports analog video output using built-in video encoder, which generates composite or S-video with 10 bit dual DAC for both display and record path. The incoming digital video are adjusted for gain and offset according to NTSC or PAL standard. Both the luminance and chrominance are band-limited and interpolated to 27MHz sampling rate for digital to analog conversion. The NTSC output can be selected to include a 7.5 IRE pedestal. The TW2834 also provides internal test color bar generation. #### **Output Standard Selection** The TW2834 supports various video standard outputs via the SYS5060 (1x00) and ENC\_FSC, ENC\_PHALT, ENC\_PED (1x89) registers as described in the following Table 7. Table 7 Analog output video standards | Table 7 Arialog output video standards | | | | | | | | | | | |----------------------------------------|--------------|---------------|------------|----------|---------|-----------|---------|--|--|--| | Format | | Specification | | Register | | | | | | | | FOIIIIat | Line/Fv (Hz) | Fh (KHz) | Fsc (MHz) | SYS5060 | ENC_FSC | ENC_PHALT | ENC_PED | | | | | NTSC-M | 525/59.94 | 15.734 | 3.579545 | 0 | 0 | 0 | 1 | | | | | NTSC-J | 525/59.94 | 15.734 | | O O | U | | 0 | | | | | NTSC-4.43 | 525/59.94 | 15.734 | 4.43361875 | 0 | 1 | 0 | 1 | | | | | NTSC-N | 625/50 | 15.625 | 3.579545 | 1 | 0 | 0 | 0 | | | | | PAL-BDGHI | 625/50 | 15.625 | 4.43361875 | 1 | 1 | 1 | 0 | | | | | PAL-N | 025/50 | 15.625 | 4.45501075 | - | ı | 1 | 1 | | | | | PAL-M | 525/59.94 | 15.734 | 3.57561149 | 0 | 2 | 1 | 0 | | | | | PAL-NC | 625/50 | 15.625 | 3.58205625 | 1 | 3 | 1 | 0 | | | | | PAL-60 | 525/59.94 | 15.734 | 4.43361875 | 0 | 1 | 1 | 0 | | | | If the ENC\_ALTRST (1x89) register is set to "1", phase alternation can be reset every 8 field so that phase alternation keeps same phase every 8 field. ## **Luminance Filter** The band of luminance signal can be selected as shown in the following Fig 64. Fig 64 Characteristics of luminance filter ### **Chrominance Filter** The band of chrominance signal can be selected as shown in the following Fig 65. Fig 65 Characteristics of chrominance Filter ### **Digital-to-Analog Converter** Digital video data from video encoder is converted to analog video signal by DAC (Digital to Analog Converter). The analog video signal format can be selected for each DAC independently via the DAC\_OUT (1x81, 1x82) register. For DAC\_OUT = "0", no output is selected and for DAC\_OUT = "1", CVBS output is selected. If the DAC\_OUT is "2", luminance output is chosen and if the DAC\_OUT is "3", chrominance output is chosen. Each DAC can be disabled independently to save power by the DAC\_PD (1x81, 1x82) register. A simple reconstruction filter is required externally to reject noise as shown in the Fig 66. Fig 66 Example of reconstruction filter ## **Digital Video Output** The digital output data of ITU-R BT.656 format is synchronized with CLK27ENC pin, which is 27MHz for single output or 54MHz for dual output. Each digital data of display and record path can be output through VDOUTX and VDOUTY pin respectively on single output mode. For the dual output mode, both display and record path output can come out through only one VDOUTX or VDOUTY. The level of active video of ITU-R BT.656 can be limited to 1 ~ 254 level by the CCIR\_LMT (1x84) register. For digital channel ID mode, the CCIR\_LMT should be set to low. Table 8 ITU-R BT.656 SAV and EAV code sequence | | Line | | Condition | | | FVH | | | SAV/EAV Code Sequence | | | | | | | | | | | | |-----------------|--------------------|-----------------------------|-----------|----------|------------|-----|-----|-------|-----------------------|--------|-------|--------|-----|------|------|---|--|--|--|------| | | From | То | Field | Vertical | Horizontal | F | V | Н | First | Second | Third | Fourth | | | | | | | | | | | 523 | 523<br>(1 <sup>*1</sup> ) 3 | EVEN | Blank | EAV | 1 | 1 | 1 | 0xFF | 0x00 | 0x00 | 0xF1 | | | | | | | | | | | (1 <sup>*1</sup> ) | | | | SAV | | | 0 | | | | 0xEC | | | | | | | | | | | 4 | 4 19 | ODD | Blank | EAV | 0 | 1 | 1 | | | | 0xB6 | | | | | | | | | | | 4 | 19 | ODD | Dialik | SAV | O | ' | 0 | | | | 0xAB | | | | | | | | | | (səu | 20 | 259<br>(263 <sup>*1</sup> ) | ODD | Active | EAV | 0 | 0 | 1 | | | | 0x9D | | | | | | | | | | 60Hz (525Lines) | 20 | (263 ) | 000 | Active | SAV | O | Ů | 0 | | | | 0x80 | | | | | | | | | | 1z (5) | 260 | 265 | ODD | Blank | EAV | 0 1 | 1 | 1 | | | | 0xB6 | | | | | | | | | | 60 | (264*1) | 200 | ODD | Diank | SAV | | - | 0 | | | | 0xAB | | | | | | | | | | | 266 | 282 | EVEN | Blank | EAV | 1 1 | 1 1 | , , | 1 1 | 1 | | | | 0xF1 | | | | | | | | | 200 | 202 | LVLIN | Dialik | SAV | | ' | 0 | | | | 0xEC | | | | | | | | | | | 283 | 283 522<br>(525*1) | EVEN | Active | EAV | 1 | 0 | 1 | | | | 0xDA | | | | | | | | | | | 200 | (525 ) | LVLIN | Active | SAV | | | 0 | | | | 0xC7 | | | | | | | | | | | 1 | 22 | ODD | Blank | EAV | 0 | 1 | 1 | | | | 0xB6 | | | | | | | | | | | ' | 22 | ODD | Dialik | SAV | | | 0 | | | | 0xAB | | | | | | | | | | | 23 | 310 | ODD | Active | EAV | 0 | | 0 | 0 0 | 0 | 0 0 | 0 0 | 0 0 | 0 0 | 0 | 1 | | | | 0x9D | | | 20 | 310 | 000 | Active | SAV | | Ü | 0 | | | | 0x80 | | | | | | | | | | (sət | 311 | 312 | ODD | Blank | EAV | 0 | 0 1 | 0 1 | 0 1 | 1 | 1 | | | | 0xB6 | | | | | | | 25Lir | 311 | 512 | 000 | Diank | SAV | | | 0 | 0xFF | 0x00 | 0x00 | 0xAB | | | | | | | | | | 50Hz (625Lines) | 313 | 313 335 | 335 EVEN | Blank | EAV | 1 | 1 | 1 | | 0x00 | UXUU | 0xF1 | | | | | | | | | | 501 | 313 | | | | SAV | | | 0 | | | | 0xEC | | | | | | | | | | | 336 | 336 623 E | 623 EVEN | Active | EAV | 1 | 0 | 1 | | | | 0xDA | | | | | | | | | | | 330 | | | | SAV | | | 0 | | | | 0xC7 | | | | | | | | | | | 624 | 625 E | EVEN | Blank | EAV | 1 | 1 | 1 | | | | 0xF1 | | | | | | | | | | | 624 | | EVEN | | SAV | | | 0 | | | | 0xEC | | | | | | | | | Note 1. The number of ( ) is ITU-R BT. 656 standard. The TW2834 also supports this standard by CCIR\_STD register (1x88 Bit[6]). The TW2834 also supports ITU-R BT.601 interface through the VDOUTX pin for Y data and VDOUTY pin for C data. #### **Single Output Mode** For the single output mode, each digital output data in display and record path can be output at 27MHz ITU-R BT 656 interface through VDOUTX and VDOUTY pin that are synchronized with CLK27ENCX and CLK27ENCY. The output data is selected by the CCIR\_OUT (1x83) register which selects the display path data for "0" and record path data for "1". The timing diagram of single output mode for ITU-R BT.656 interface is shown in the following Fig 67. Fig 67 Timing diagram of single output mode for 656 Interface The TW2834 also supports 13.5MHz ITU-R BT 601 interface through VDOUTX and VDOUTY pin via the CCIR\_601 (1x83) register. The output data is selected via the CCIR\_OUT register which selects the display path data for "0" and record path data for "1". The timing diagram of single output mode for ITU-R BT 601 interface is shown in the following Fig 68. Fig 68 Timing diagram of single output mode for 601 Interface The output is synchronized with CLK27ENCX and CLK27ENCY pins whose phase and frequency can be controlled by the ECLK\_FR\_X, ECLK\_FR\_Y, ECLK\_PH\_X and ECLK\_PH\_Y (1x8D) registers. #### **Dual Output Mode** The TW2834 also supports dual output mode that is time-multiplexed with display and record path data at 54MHz clock rate. The sequence is related with the CCIR\_OUT (1x83) register that the display path data precedes the record path for CCIR\_OUT = "2" and the record path data precedes the display path for CCIR\_OUT = "3". The timing diagram of dual output mode for ITU-R BT 656 interface is illustrated in the Fig 69. The dual output mode is useful to reduce number of pins for interface with other devices. Fig 69 Timing diagram of dual output mode for 656 Interface The TW2834 also supports dual output mode with 13.5MHz ITU-R BT 601 interface that is timing multiplexed to 27MHz through VDOUTX and VDOUTY pin via the CCIR\_601 (1x83) register. The sequence is determined by the CCIR\_OUT register like 54MHz ITU-R BT.656 interface. The timing diagram of single output mode for ITU-R BT 601 interface is shown in the following Fig 70. Fig 70 Timing diagram of dual output mode for 601 Interface The output is synchronized with CLK27ENCX and CLK27ENCY pins whose polarity and frequency can be controlled by the ECLK\_FR\_X, ECLK\_FR\_Y, ECLK\_PH\_X and ECLK\_PH\_Y registers. #### **Timing Interface and Control** The TW2834 can be operated in master or slave mode via the ENC\_MODE (1x84) register. In master mode, the TW2834 can generate all of timing signals internally while the TW2834 receives all of timing signals from external device in slaver mode. The polarity of horizontal, vertical sync and field flag can be controlled by the ENC\_HSPOL, ENC\_VSPOL and ENC\_FLDPOL (1x84) registers respectively for both master and slave mode. In slave mode, the TW2834 can detect field polarity from vertical sync and horizontal sync via the ENC\_FLD (1x84) register or can detect vertical sync from the field flag via the ENC\_VS (1x84) register. The TW2834 provides or receives the timing signal through the HSENC, VSENC and FLDENC pins. To adjust the timing of those pins, the TW2834 has the ENC\_HSDEL (1x86), ENC\_VSDEL and ENC\_VSOFF (1x85) registers which control only the related signal timing regardless of analog and digital video output. Likewise, by controlling the ACTIVE\_VDEL (1x87) and ACTIVE\_HDEL (1x88) registers, only active video period can be shifted on horizontal and vertical direction independently. The shift of active video period produces the cropped video image because the timing signal is not changed even though active period is moved. So this feature is restricted to adjust video location in monitor for example. The active video data period of analog video output is same as digital video output so that the video timing of both outputs can be controlled in common. The detailed timing diagram is illustrated in the following Fig 71. Fig 71 Horizontal and vertical timing control # **Host Interface** The TW2834 provides serial and parallel interfaces that can be selected by HSPB pin. When HSPB is low, the parallel interface is selected, the serial interface for high. Some of the interface pins serve a dual purpose depending on the working mode. The pins HALE and HDAT [7] in parallel mode become SCLK and SDAT pins in serial mode and the pins HDAT [6:1] and HCSB0 in parallel mode become slave address in serial mode respectively. Each interface protocol is shown in the following figures. Table 9 Pin assignments for serial and parallel interface | Pin Name | Serial Mode | Parallel Mode | | | | |----------|------------------|---------------|--|--|--| | HSPB | HIGH | LOW | | | | | HALE | SCLK | AEN | | | | | HRDB | Not Used (VSSO) | RENB | | | | | HWRB | Not Used (VSSO) | WENB | | | | | HCSB0 | Slave Address[0] | CSB0 | | | | | HCSB1 | Not Used (VSSO) | CSB1 | | | | | HDAT[0] | Not Used (VSSO) | PDATA[0] | | | | | HDAT[1] | Slave Address[1] | PDATA[1] | | | | | HDAT[2] | Slave Address[2] | PDATA[2] | | | | | HDAT[3] | Slave Address[3] | PDATA[3] | | | | | HDAT[4] | Slave Address[4] | PDATA[4] | | | | | HDAT[5] | Slave Address[5] | PDATA[5] | | | | | HDAT[6] | Slave Address[6] | PDATA[6] | | | | | HDAT[7] | SDAT | PDATA[7] | | | | ### **Serial Interface** HDAT [6:1] and HCSB0 pins define slave address in serial mode. Therefore, any slave address can be assigned for full flexibility. The Fig 72 shows an illustration of serial interface for the case of slave address (Read: "0x85", Write: 0x84"). Fig 72 The serial interface for the case of slave address. (Read: "0x85", Write: "0x84") The TW2834 has total 3 pages for registers (1 page can contain 256 registers) so that the page index [1:0] is used for selecting page of registers. Page 0 is assigned for video decoder, Page 1 is for video controller / OSD / encoder and Page 2 is for motion detector / Box / Mouse pointer. The detailed timing diagram is illustrated in the Fig 73 and Fig 74. The TW2834 also supports automatic index increment so that it can read or write continuous multibytes without restart. Therefore, the host can read or write multiple bytes in sequential order without writing additional slave address, page index and index address. The data transfer rate on the bus is up to 400K bits/s. Fig 73 Write timing of serial interface Fig 74 Read timing of serial interface # **Parallel Interface** In parallel interface, page of registers can be selected by CSB0 and CSB1 pins, which are working as page index [1:0] in serial interface. Page number 0 is selected by CSB1 = "0" and CSB0 = "0", page number 1 is by CSB1 = "0" and CSB0 = "1", and page number 2 is by CSB1 = "1" and CSB0 = "0". The TW2834 also supports automatic index increment for parallel interface. The writing and reading timing is shown in the Fig 75 and Fig 76 respectively. The detail timing parameters are in Table 10. Fig 75 Write timing of parallel interface with auto index increment mode Fig 76 Read timing of parallel interface with auto index increment mode Table 10 Timing parameters of parallel interface | Parameter | Symbol | Min | Тур | Max | Units | |----------------------------------------------------------------------------|--------|-----|-----|-----|-------| | CSB setup until AEN active | Tsu(1) | 10 | | | ns | | PDATA setup until AEN,WENB active | Tsu(2) | 10 | | | ns | | AEN, WENB, RENB active pulse width | Tw | 40 | | | ns | | CSB hold after WENB, RENB inactive | Th(1) | 60 | | | ns | | PDATA hold after AEN,WENB inactive | Th(2) | 20 | | | ns | | PDATA delay after RENB active | Td(1) | | | 12 | ns | | PDATA delay after RENB inactive | Td(2) | 60 | | | ns | | CSB inactive pulse width | Tcs | 60 | | | ns | | RENB active delay after AEN inactive RENB active delay after RENB inactive | Trd | 60 | | | ns | #### **Interrupt Interface** The TW2834 provides the interrupt request function via an NMIRQ pin. Any video loss, motion or blind detection will make the NMIRQ pin low until cleared via the register. Writing high to the corresponding bit of the interrupt clear register IRQCLR\_NOVID, IRQCLR\_MDBD (1x7A) will clear the interrupt request. The host can distinguish what event makes interrupt request to IRQ pin by reading the status of IRQCLR\_NOVID, IRQCLR\_MDBD (1x7A) registers before clearing. Then, the host has to read another status of DET\_NOVID, DET\_MOTION, DET\_BLIND (1x7B, 1x7C) registers to find out whether the event is generated by video loss or video detection, or whether it is made by motion or blind detection. To disable each interrupt, the interrupt status also has its own mask register such as IRQENA\_NOVID, IRQENA\_MOTION (1x79), and IRQENA\_BLIND (1x7C) register. An illustration of the interrupt sequence is shown in the following Fig 77. Fig 77 Timing Diagram of Interrupt Interface The TW2834 also provides the status of video loss, motion detection or the strobe acknowledge for individual channel through the MPPDEC pins with the control of the MPPSET (1x50) register. # **Control Register** ### **Register Map** #### For Video Decoder | | Add | ress | | | | | | | | | | | |------|------|------|------|------------------------|--------------|----------|-------------|--------------|--------------|--------------|--------------|--| | VIN0 | VIN1 | VIN2 | VIN3 | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | | 0x00 | 0x40 | 0x80 | 0xC0 | | DET_FORMAT * | • | DET_COLOR * | LOCK_COLOR * | LOCK_GAIN * | LOCK_OFST * | LOCK_PLL * | | | 0x01 | 0x41 | 0x81 | 0xC1 | IFMTMAN | | IFORMAT | | 0 | 1 | DET_NONSTD * | DET_FLD60 * | | | 0x02 | 0x42 | 0x82 | 0xC2 | AGC | PEDEST | 1 | 0 | GNT | IME | OST | IME | | | 0x03 | 0x43 | 0x83 | 0xC3 | | | | HDELA' | Y_X [7:0] | | | | | | 0x04 | 0x44 | 0x84 | 0xC4 | | | | | E_X [7:0] | | | | | | 0x05 | 0x45 | 0x85 | 0xC5 | | | | | Y_Y [7:0] | | | | | | 0x06 | 0x46 | 0x86 | 0xC6 | | | | | E_Y [7:0] | | | | | | 0x07 | 0x47 | 0x87 | 0xC7 | | E_Y [9:8] | HDELA' | Y_Y [9:8] | HACTIVE | | HDELA' | /_X [9:8] | | | 0x08 | 0x48 | 0x88 | 0xC8 | 0 | 0 | | | | /IDTH | | | | | 0x09 | 0x49 | 0x89 | 0xC9 | | | | VDELA | | | | | | | 0x0A | 0x4A | A8x0 | 0xCA | | | | | E_X [7:0] | | | | | | 0x0B | 0x4B | 0x8B | 0xCB | | | | | Y_Y [7:0] | | | | | | 0x0C | 0x4C | 0x8C | 0xCC | | | | VACTIV | E_Y [7:0] | | | | | | 0x0D | 0x4D | 0x8D | 0xCD | HPLLMAN | | HPLLTIME | | VACTVE_Y [8] | VDELAY_Y [8] | VACTVE_X [8] | VDELAY_X [8] | | | 0x0E | 0x4E | 0x8E | 0xCE | FLDI | MODE | VSMODE | FLDPOL | HSPOL | VSPOL | 1 | 0 | | | 0x0F | 0x4F | 0x8F | 0xCF | | HUE | | | | | | | | | 0x10 | 0x50 | 0x90 | 0xD0 | | | | S | | | | | | | 0x11 | 0x51 | 0x91 | 0xD1 | | | | | NT | | | | | | 0x12 | 0x52 | 0x92 | 0xD2 | | | | BI | | | | | | | 0x13 | 0x53 | 0x93 | 0xD3 | | OMP | | .PF | ACC. | | APC | | | | 0x14 | 0x54 | 0x94 | 0xD4 | | AK_Y | | AK_X | YPEAK_FLT_Y | YPEAK_FLT_X | Cł | | | | 0x15 | 0x55 | 0x95 | 0xD5 | | LT_Y | | LT_X | HSFI | | | LT_X | | | 0x16 | 0x56 | 0x96 | 0xD6 | YBWI_X | | BMD_X | 0 | 0 | 0 | 0 | 0 | | | 0x17 | 0x57 | 0x97 | 0xD7 | YBWI_Y | COME | BMD_Y | 0 | 0 | 0 | 0 | 0 | | | 0x18 | 0x58 | 0x98 | 0xD8 | | | | | _X [15:8] | | | | | | 0x19 | 0x59 | 0x99 | 0xD9 | | | | | E_X [7:0] | | | | | | 0x1A | 0x5A | 0x9A | 0xDA | | | | | Y [15:8] | | | | | | 0x1B | 0x5B | 0x9B | 0xDB | | | | | _Y [7:0] | | | | | | 0x1C | 0x5C | 0x9C | 0xDC | | | | | _X [15:8] | | | | | | 0x1D | 0x5D | 0x9D | 0xDD | | | | | E_X [7:0] | | | | | | 0x1E | 0x5E | 0x9E | 0xDE | $\sim$ $\times$ $\sim$ | | | | _Y [15:8] | | | | | | 0x1F | 0x5F | 0x9F | 0xDF | | VELT MD Y | 1 | | E_Y [7:0] | 000 EN 1 | EVEN EN Y | | | | 0x20 | 0x60 | 0xA0 | 0xE0 | 0 | VFLT_MD_X | | W_X | PAL_DLY_X | ODD_EN_X | EVEN_EN_X | 1 | | | 0x21 | 0x61 | 0xA1 | 0xE1 | 0 | VFLT_MD_Y | | N_Y | PAL_DLY_Y | ODD_EN_Y | EVEN_EN_Y | 1 | | | 0x22 | 0x62 | 0xA2 | 0xE2 | BLKEN | BLKCOL | 0 | LMTOUT | SW_RESET | ANA_SW | DEC_F | | | | 0x23 | 0x63 | 0xA3 | 0xE3 | 0 | 0 | 0 | 1 1 | 0 | 0 | 0 | 1 | | | 0x24 | 0x64 | 0xA4 | 0xE4 | | | | HDELAY_ | PB [7:0] ** | | | | | #### For Video Decoder | | Add | ress | | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | ВІТ0 | | | |------------|-----------|------|------|-----------------|------------------|-------------------|------------------|--------------------|---------------|----------|-----------|--|--| | VIN0 | VIN1 | VIN2 | VIN3 | DII <i>I</i> | БПО | ыз | D114 | DIIS | DITZ | DITT | ыи | | | | 0x25 | 0x65 | 0xA5 | 0xE5 | | | | HACTIVE | PB [7:0] ** | | | | | | | 0x26 | 0x66 | 0xA6 | 0xE6 | PB_SCLFLT_EN ** | PB_SYNC_EN ** | VACTIVE_PB [8] ** | VDELAY_PB [8] ** | HACTIVE_ | PB [9:8] ** | HDELAY | _PB [9:8] | | | | 0x27 | 0x67 | 0xA7 | 0xE7 | | | | VDELAY_ | PB [7:0] ** | | | | | | | 0x28 | 0x68 | 0xA8 | 0xE8 | | | | VACTIVE_ | _PB [7:0] ** | | | | | | | | 0x | | | | _PB1 ** | HSFLT. | | VSFLT <sub>.</sub> | | | _PB0 ** | | | | | 0x | | | | _PB3 ** | | _PB3 ** | VSFLT_ | | | _PB2 ** | | | | | 0x | | | MAN_PB_CROP | | PB_AC | | | | H_EN | | | | | | 0x | | | PB_PA | TH_CH3<br>PB_FL | | TH_CH2 | PB_PA1 | | | TH_CH0 | | | | | 0x | | | | OVID | | | | | | | | | | | 0x | | | 0 | 0 | 0 | 0 | PB_EC_656 | 0 | 0 | PB_4CH_MD | | | | | 0x | | | | U_GAIN<br>V_GAIN | | | | | | | | | | | 0x | | | V_GAIN<br>U OFF | | | | | | | | | | | | 0x<br>0x | | | V OFF | | | | | | | | | | | | 0x7 | - | | 0 | 0 | 0 | 0 | )FF 0 | 0 | 0 | 0 | | | | | 0x7<br>0x | | | 1 | 0 | 1 | ANA CH EN | U | | PWDN | U | | | | | 0x | | | 1 | 0 | 0 0 | | 0 | 0 ADC_ | 0 | 0 | | | | | 0x | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 0x | | | FLDOS_3Y | FLDOS_2Y | FLDOS 1Y | FLDOS_0Y | FLDOS_3X | FLDOS_2X | FLDOS_1X | FLDOS 0X | | | | | | 7C | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | | | 7D | | 0 | 0 | 0 | 0 | 0 | PB SDEL EN ** | PB S | DEL ** | | | | | 0x | B8 | | 0 | 0 | 0 | 0 | 0 | 0 | NOVID | MODE | | | | | 0x | B9 | | FLD3* | FLD2* | FLD1* | FLD0* | VAV3* | VAV2* | VAV1* | VAV0* | | | | | 0x | BA | | ANA | _CH3 | ANA | _CH2 | ANA_ | CH1 | ANA, | _CH0 | | | | | 0x | | | HAV_VALID | 0 | AUTO_BGND | 0 | C_C | ORE | Y_H_ | CORE | | | | | 0x | | | 0 | | CDEL | | 0 | 0 | 0 | 0 | | | | | 0x | | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | | | | 0x | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | FC | | | AFIL_ | | | 0 | 0 | 0 | 0 | | | | | | FD | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0xFE 0x10* | | | | | | | | | | | | | | Notes 1. "\*" stand for read only register VIN0 ~ VIN3 stand for video input 0 ~ video input 3. "\*\*" Modified in TW2834 RevC ### For Video Controller (Display path) | Address CH0 CH1 CH2 CH3 | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | | | |---------------------------|--------------|---------|-------------|-------------------|----------------|-------------|----------|----------|--|--|--| | 1x00 | SYS_5060 | OVERLAY | LINK_LAST_X | LINK_LAST_Y | LINK_EN_X | LINK_EN_Y | LINK | _NUM | | | | | 1x01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1x02 | TBLINK | | | | SAVE_ADDR | | | | | | | | 1x03 | RECALL_FLD | SAVE | _FLD | SAVE_HID | | SAVE | _REQ | | | | | | 1x04 | 0 | STRB | _FLD | DUAL_PAGE | | STRB | _REQ | | | | | | 1x05 | NOVID_ | _MODE | 0 | 0 | 0 | ADDR_OUT_EN | | _MODE | | | | | 1x06 | MUX_MODE | 0 | MUX | | 0 | 0 | 0 | 0 | | | | | 1x07 | STRB_AUTO ** | 0 | 0 | INTR_REQX | INTR_CH | | | | | | | | 1x08 | | MUX_OI | | | | | | | | | | | 1x09 | | MUX_OI | JT_CH2 | T_CH2 MUX_OUT_CH3 | | | | | | | | | 1x0A | | | | CHID_M | | | | | | | | | 1x0B | ZM_EV | | ZM_O | | | EN_OS | | DD_OS | | | | | 1x0C | ZMENA | 0 | ZMBN | | ZMBNDEN | ZMAREAEN | ZMA | REA | | | | | 1x0D | | | | ZOOMH | | | | | | | | | 1x0E | | | | ZOC | | | | | | | | | 1x0F | | _FLD | BND | | BGD | | BLK | | | | | | 1x10 1x18 1x20 1x28 | CH_EN | POP_UP | FUNC_ | | DMCH_EN | DMCH_PATH | | erved | | | | | 1x11 1x19 1x21 1x29 | RECALL_CH | FRZ_CH | H_MIRROR | V_MIRROR | ENHANCE | BLANK | BOUND | BLINK | | | | | 1x12 1x1A 1x22 1x2A | 0 | | 4 | | RECALL_ADDR | | | | | | | | 1x13 1x1B 1x23 1x2B | RECALL_DM | FRZ_DM | H_MIRROR_DM | V_MIRROR_DM | ENHANCE_DM | BLANK_DM | BOUND_DM | BLINK_DM | | | | | 1x14 1x1C 1x24 1x2C | 0 | | | | RECALL_ADDR_DM | | | | | | | | 1x15 1x1D 1x25 1x2D | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1x16 1x1E 1x26 1x2E | PB_AUTO_EN | 0 | PB_STOP ** | EVENT_PB | | PB_CH | | | | | | | 1x2F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1x30 1x34 1x38 1x3C | | | | PIC | | | | | | | | | 1x31 1x35 1x39 1x3D | | | | PIC | | | | | | | | | 1x32 1x36 1x3A 1x3E | | | | PIC | | | | | | | | | 1x33 1x37 1x3B 1x3F | | | | | CVB | | | | | | | | 1x40 1x44 1x48 1x4C | | | | | L_DM | | | | | | | | 1x41 1x45 1x49 1x4D | | | _ | PICHI | | | | | | | | | 1x42 1x46 1x4A 1x4E | | | | | T_DM | | | | | | | | 1x43 1x47 1x4B 1x4F | | | | PICVI | B_DM | | | | | | | Notes 1. "\*" stand for read only register 2. CH0 ~ CH3 stand for channel 0 ~ channel 3. 3. "\*\*" Modified in TW2834 RevC ### For Video Controller (Record path) | | Address | 2112 | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | ВІТ0 | | | |------|------------------|------|------------|------------------------------------------|----------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|--------------|--|--| | CH0 | CH1 CH2 | СНЗ | | | | | | | | | | | | | 1x50 | | | | SET_X | T | | MPPS | | | | | | | 1x51 | | 0 | FRAME_OP | FRAME_FLD | DIS_MODE | 0 | 0 | | MODE | | | | | 1x52 | | TBLINK | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1x53 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1x54 | | 0 | STRE | S_FLD<br>0 | DUAL_PAGE | 0 | STRE | REQ INVALID MODE | | | | | | 1x55 | | | _MODE | | CH_START | 0 | MEM_OP_EN | | D_MODE 0 | | | | | 1x56<br>1x57 | | STRB AUTO | MUX_MODE TRIG_MODE MUX_FLD PIN_TRIG_MD 0 | | | | | | | | | | | 1x57<br>1x58 | | SIRB_AUTO | | | OUE DE | QUE_SIZE | | | | | | | | 1x59 | | OUE DE | RIOD[9:8] | QUE_PERIOD[7:0] EXT_TRIG | | | | | | | | | | 1x59<br>1x5A | | QUE_WR | KIOD[9.0] | QUE_ADDR | | | | | | | | | | 1x5B | | 0 | Q POS RD CTL | Q DATA | _RD_CTL | MUX SKIP EN | ACCII TRIG | QUE_CNT_RST | QUE POS RST | | | | | 1x5C | | <u> </u> | Q_1 00_1(D_01E | Q_D/(I/( | MUX_SKIF | | 71000_11110 | QOL_ONI_NOT | QOL_I OO_IOI | | | | | 1x5D | | | | | MUX SKIP CH[7:0] | | | | | | | | | 1x5E | | | | | CHID_M | | | | | | | | | 1x5F | | FRZ | FLD | BND | | | COL | BLK | COL | | | | 1x60 | 1x63 1x66 | 1x69 | CH_EN | POP_UP | FUNC | MODE | 0 0 | | DEC_PATH_Y | | | | | | 1x64 1x67 1x6A 0 | | 0 | FRZ_CH | H_MIRROR | V_MIRROR | ENHANCE | BLANK | BOUND | BLINK | | | | 1x62 | 1x65 1x68 | 1x6B | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1x6C | | | SIZE3 | | SIZE2 | | SIZE1 | | SIZE0 | | | | | 1x6D | | PIC_ | POS3 | PIC_ | POS2 | PIC_ | PIC_POS1 PIC_POS0 | | | | | | | 1x6E | | | MUX_O | | | MUX_OUT_CH1 | | | | | | | | 1x6F | | | | UT_CH2 | | | | UT_CH3 | | | | | | 1x70 | | | POS_TRIG_MODE | POS_TRIG | POS_INTR | 0 | POS_RD_CTL | POS_DAT | A_RD_CTL | | | | | 1x71 | | POS_PE | RIOD[9:8] | POS_FLD_MD ** | 500.011 | . DED/= 01 | POS_SIZE | | | | | | | 1x72<br>1x73 | | | DOC | CLIO | POS_QUE | :_PER[7:0]<br> | DOC | OLIA | | | | | | 1x73<br>1x74 | | | POS. | CH0<br>CH2 | | | | _CH1<br>_CH3 | | | | | | 1x74<br>1x75 | | POS QUE WR | | | | | POS QUE ADDR | _CП3 | | | | | | 1x75 | | PUS_QUE_WK | FLD | | | | | R IN | | | | | | 1x77 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1x78 | | 0 | 0 | 0 | 0 | 0 | IRQPOL | IRQRPT | 0 | | | | | 1x79 | | • | IRQENA | • | • | , and the second | | MOTION | · | | | | | 1x7A | | | IRQ C | | | | | R MDBD | | | | | | 1x7B | | | DET I | NOVID | | | | MOTION | | | | | | 1x7C | | | IRQENA | _BLIND | | DET_BLIND | | | | | | | | 1x7D | | MCLK | FR_Y ** | MCLK | _PH_Y | MCLK | FR_X ** | MCLK_PH_X | | | | | | 1x7E | | | MCLK_ | CTL_Y | | | MCLK_ | _CTL_X | | | | | | 1x7F | | MEM_INIT | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | Notes 1. "\*" stand for read only register 2. CH0 ~ CH3 stand for channel 0 ~ channel 3. ### For Video Controller (Record path) | Address CH0 CH1 CH2 CH3 | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | |-------------------------|------|------|------|------|------|------|------|------| | | | | | | | | | | 3. "\*\*" Modified in TW2834 RevC ### For Video Output | Address | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | | | |---------|-------------------|-------------|----------------|---------------|---------------------|-----------|----------------------|-------------|--|--|--| | 1x80 | ENC. | _IN_X | ENC. | _IN_Y | CCIR | _IN_X | CCIR_IN_Y | | | | | | 1x81 | DAC_PD_YX | | DAC_OUT_YX | | DAC_PD_CX | | | | | | | | 1x82 | DAC_PD_YY | | DAC_OUT_YY | | DAC_PD_CY | | DAC_OUT_CY | | | | | | 1x83 | 0 | CCIR_601 | CCIR_ | OUT_X | BYPA | SS_Y | CCIR_ | OUT_Y | | | | | 1x84 | ENC_MODE CCIR_LMT | | ENC_VS | ENC_FLD | CCIR_FLDPOL | ENC_HSPOL | ENC_VSPOL ENC_FLDPOL | | | | | | 1x85 | ENC_\ | VSOFF | | ENC_VSDEL | | | | | | | | | 1x86 | | | ENC_HSDEL[7:0] | | | | | | | | | | 1x87 | ENC_HS | SDEL[9:8] | 0 | 0 ACTIVE_VDEL | | | | | | | | | 1x88 | 0 | CCIR_STD ** | | | ACTIVE | _HDEL | | | | | | | 1x89 | ENC | _FSC | 0 | 0 | 1 | ENC_PHALT | ENC_ALTRST | ENC_PED | | | | | 1x8A | ENC_0 | CBW_X | ENC_\ | YBW_X | ENC_C | CBW_Y | ENC_` | YBW_Y | | | | | 1x8B | 0 | 0 | ENC_BAR_X | ENC_CKILL_X | 0 | 0 | ENC_BAR_Y | ENC_CKILL_Y | | | | | 1x8C | ENC_HS_LINK | 0 | 0 | 0 | VDOUTY_MODE | HOUT | VOUT | FOUT | | | | | 1x8D | ECLK | _FR_Y | ECLK | _PH_Y | ECLK_FR_X ECLK_PH_X | | | _PH_X | | | | | 1x8E | | ECLK_ | CTL_Y | | ECLK_CTL_X | | | | | | | - Notes 1. "\*" stand for read only register 2. "\*\*" Modified in TW2834 RevC ### For Character Overlay | Address | ВІТ7 | BIT6 | BIT5 | BIT4 | ВІТ3 | BIT2 | BIT1 | BIT0 | | | | | |---------|------|---------------------|------|----------|-------------|------|------|------|--|--|--|--| | 1x90 | | | | FONT_WR_ | DATA[63:56] | | | | | | | | | 1x91 | | FONT_WR_DATA[55:48] | | | | | | | | | | | | 1x92 | | FONT_WR_DATA[47:40] | | | | | | | | | | | | 1x93 | | | | FONT_WR_ | DATA[39:32] | | | | | | | | | 1x94 | | | | FONT_WR_ | DATA[31:24] | | | | | | | | | 1x95 | | | | FONT_WR_ | DATA[23:16] | | | | | | | | | 1x96 | | | | FONT_WR | _DATA[15:8] | | | | | | | | | 1x97 | | FONT_WR_DATA[7:0] | | | | | | | | | | | | 1x98 | 0 | 0 FONT_WR_INDEX | | | | | | | | | | | ### For Character Overlay | Address | ВІТ7 | BIT6 | BIT5 | BIT4 | ВІТ3 | BIT2 | BIT1 | ВІТ0 | | | | |--------------|------------|------------------|---------|----------|-----------------------------------------------------|-----------|--------------------|-------------|--|--|--| | 1x99 | | FONT_W | R_PAGE | | | FONT_V | WR_LINE | | | | | | 1x9A | FONT_REQ_X | FONT_REQ_Y | 0 | 0 | 0 | FONT_W | VR_TYPE | FONT_WR_FLD | | | | | 1x9B | CHAR_PATH | CHAR_W | R_MODE | | | CHAR_VLOC | | | | | | | | | 0 | | RD_FLD | | | RD_PAGE | | | | | | 1x9C | | 0 | CHAR_\ | VF_SIZE | | | HF_SIZE | | | | | | | | 0 | | | | _HLOC | | | | | | | 1x9D | 0 | 0 | 0 | 0 | MIX | BLINK | CLASS | S3_COL | | | | | | CHAR_TYPE | | | | CHAR_INDEX | | 110 | | | | | | 1xA0 | RAMCLR_X | RAMCLR_Y | | _TIME | CLASSOENA_X CLASSOENA_Y B_CLASSODIS_X B_CLASSODIS_Y | | | | | | | | 1xA1 | | CHAR_\ | | | | | HSPC_X | | | | | | 1xA2 | | CHAR_\ | | | CHAR_HDEL_X | | | | | | | | 1xA3 | | CHAR_\ | | | CHAR_HSPC_Y | | | | | | | | 1xA4 | | CHAR_\ | | 4 | CHAR_HDEL_Y | | | | | | | | 1xA5 | | CHAR_ | | | CHAR_MIX_B<br>CHAR BLK B | | | | | | | | 1xA6<br>1xA7 | | CHAR_<br>CLASS3 | | | | | _BLK_B<br>BCOL0 C | | | | | | 1xA7<br>1xA8 | | CLASS3<br>CLASS3 | | | | | BCOLU_C | | | | | | 1xA6 | | CLASS3<br>CLASS3 | | | | | BCOL2_C<br>BCOL0 B | | | | | | 1xA9 | | CLASS3 | | | | | BCOLU_B | | | | | | 1xAB | | CLASS2 | | | | | 2COL B | | | | | | 1xAC | | CLASS1 | | | CLASSICOL B | | | | | | | | 1xAD | | CLASSO | | | | | | | | | | | 1xAE | | 02.000 | .001_0 | CLL | CLASSOCOL_B CLUTO Y | | | | | | | | 1xAF | | | | CLUTO CB | | | | | | | | | 1xB0 | | | | | T0_CR | | | | | | | | 1xB1 | | | | | JT1 Y | | | | | | | | 1xB2 | | | | CLU | T1_CB | | | | | | | | 1xB3 | | | | CLU | T1_CR | | | | | | | | 1xB4 | | | | CLU | JT2_Y | | | | | | | | 1xB5 | | | | | T2_CB | | | | | | | | 1xB6 | | | | | T2_CR | | | | | | | | 1xB7 | | | | | CLUT3_Y | | | | | | | | 1xB8 | | | | | CLUT3_CB | | | | | | | | 1xB9 | | | | | CLUT3_CR | | | | | | | | 1xBA | 0 | 0 | 0 | 0 | T_CASCADE_EN | 0 | | COSD ** | | | | | 1xBB | 0 | 0 | BYP_MPP | 0 | 1 | 0 | | BYP_EN | | | | | 1xBC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Notes 1. "\*\*" Modified in TW2834 RevC #### For Channel ID CODEC | Address | BIT7 | BIT6 | BIT5 | BIT4 | ВІТ3 | BIT2 | BIT1 | ВІТ0 | | | | | |---------|--------------|-----------------|-------------|------------|------------|-----------------|------|-----------|--|--|--|--| | 1xC0 | 0 | 0 | 0 | VIS_RIC_EN | 0 | 0 | 0 | 0 | | | | | | 1xC1 | VIS_ENA | VIS_EC_EN | VIS_CODE_EN | VIS_MIX_EN | | VIS_ | SEL | | | | | | | 1xC2 | | | | VIS_I | H_OS | | | | | | | | | 1xC3 | 0 | 0 | 0 | | | VIS_PIXEL_WIDTH | | | | | | | | 1xC4 | | VIS_LINE_WIDTH | | | | VIS_LINE_OS | | | | | | | | 1xC5 | | | | | GH_VAL | | | | | | | | | 1xC6 | | | | | W_VAL | | | | | | | | | 1xC9 | AUTO_VBI_DET | VBI_EC_ON | VBI_CODE_EN | VBI_RIC_ON | VBI_MIX_ON | VBI_FLT_EN | 0 | VBI_RD_CT | | | | | | 1xCA | | | | VBI_PIXI | EL_H_OS | | | | | | | | | 1xCB | VBI_FI | LD_OS | VAV_CHK ** | | | VBI_PIXEL_HW | | | | | | | | 1xCC | | VBI_LINE_SIZE | | | | VBI_LINE_OS | | | | | | | | 1xCD | | | | MID. | | | | | | | | | | 1xCE | | CHID_VALID * | | | | | | | | | | | | 1xCF | | | | | TYPE * | | | | | | | | | 1xD0 | | | | VIS_MA | N0 [15:8] | | | | | | | | | 1xD1 | | | | VIS_MA | N0 [7:0] | | | | | | | | | 1xD2 | | | | VIS_MA | N1 [15:8] | | | | | | | | | 1xD3 | | | | VIS_MA | N1 [7:0] | | | | | | | | | 1xD4 | | | | VIS_MA | N2 [15:8] | | | | | | | | | 1xD5 | | | | VIS_MA | N2 [7:0] | | | | | | | | | 1xD6 | | | | VIS_MA | N3 [15:8] | | | | | | | | | 1xD7 | | | | VIS_MA | N3 [7:0] | | | | | | | | | 1xD8 | | | | VIS_MA | N4 [15:8] | | | | | | | | | 1xD9 | | | | VIS_MA | N4 [7:0] | | | | | | | | | 1xDA | | | | VIS_MA | N5 [15:8] | | | | | | | | | 1xDB | | | | VIS_MA | N5 [7:0] | | | | | | | | | 1xDC | | | | VIS_MA | N6 [15:8] | | | | | | | | | 1xDD | | | | VIS_MA | N6 [7:0] | | | | | | | | | 1xDE | | VIS_MAN7 [15:8] | | | | | | | | | | | | 1xDF | | | | VIS_MA | N7 [7:0] | | | | | | | | | 1xE0 | | | | AUTO | _CHID0 | | | | | | | | | 1xE1 | | | | AUTO | | | | | | | | | | 1xE2 | | | | | _CHID2 | | | | | | | | | 1xE3 | AUTO_CHID3 | | | | | | | | | | | | Notes 1. "\*" stand for read only register 2. "\*\*" Modified in TW2834 RevC #### **For Mouse Pointer** | Address | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | | | | |---------|----------|--------------|----------|---------|-----------|------|------------|------------|--|--|--|--| | 2x00 | CUR_ON_X | CUR_ON_Y | CUR_TYPE | CUR_SUB | CUR_BLINK | 0 | CUR_HP [0] | CUR_VP [0] | | | | | | 2x01 | | | | CUR_H | HP [8:1] | | | | | | | | | 2x02 | | CUR_VP [8:1] | | | | | | | | | | | ### For Single Box | | | | Add | ress | | | | ВІТ7 | ВІТ6 | BIT5 | BIT4 | ВІТ3 | BIT2 | BIT1 | ВІТ0 | |------|------|------|------|------|------|------|------|------------------|----------|----------|----------|-------------|-----------|-----------|-----------| | | | | 2x | :03 | | | | BOX_TYPE | BOX_EMP | 0 | 0 | ALPHA_2 | 2DBOX ** | ALPHA | BOX ** | | | | | 2x | :04 | | | | | _ | | BOX_B | NDCOL | | | | | | | | 2x | :05 | | | | | BOX_PI | LNCOL1 | | | BOX_PL | NCOL0 | | | | | | 2x | :06 | | | | | BOX_P | LNCOL3 | | | BOX_PI | LNCOL2 | | | | | | 2x | :07 | | | | BOX_PLNCOL5 | | | | | | NCOL4 | | | | | | | :08 | | | | BOX_PLNCOL7 | | | | | | LNCOL6 | | | | | | | :09 | | | | BOX_PLNCOL9 | | | | BOX_PLNCOL8 | | | | | | | | | 0A | | | | | | LNCOLB | | BOX_PLNCOLA | | | | | | | | | 0B | | | | | | NCOLD | | BOX_PLNCOLC | | | | | | 2x0C | | | | | | | | BOX_P | LNCOLF | | BOX_PLNCOLE | | | | | | | | Add | ress | • | | | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | B0 | B1 | B2 | B3 | B4 | B5 | B6 | B7 | 5117 | 5110 | 5113 | 5114 | Biis | DITZ | Dii i | БПО | | 2x10 | 2x15 | 2x1A | 2x1F | 2x24 | 2x29 | 2x2E | 2x33 | BOX_EN_X | BOX_EN_Y | BOX_OBND | BOX_IBND | BOX_PLNMIX | BOX_PLNEN | BOX_HL[0] | BOX_VT[0] | | 2x11 | 2x16 | 2x1B | 2x20 | 2x25 | 2x2A | 2x2F | 2x34 | | | | BOX_ | HL[8:1] | | | | | 2x12 | 2x17 | 2x1C | 2x21 | 2x26 | 2x2B | 2x30 | 2x35 | | | | BOX | _HW | | | | | 2x13 | 2x18 | 2x1D | 2x22 | 2x27 | 2x2C | 2x31 | 2x36 | | | | | VT[8:1] | | | | | 2x14 | 2x19 | 2x1E | 2x23 | 2x28 | 2x2D | 2x32 | 2x37 | | | | BOX | <u></u> | | | | | | | | Add | ress | | | | BIT7 | ВІТ6 | BIT5 | BIT4 | ВІТ3 | BIT2 | BIT1 | ВІТ0 | | B8 | B9 | B10 | B11 | B12 | B13 | B14 | B15 | DI17 | ыю | BIIS | DI14 | BIIS | DITZ | DITT | ын | | 2x38 | 2x3D | 2x42 | 2x47 | 2x4C | 2x51 | 2x56 | 2x5B | BOX_EN_X | BOX_EN_Y | BOX_OBND | BOX_IBND | BOX_PLNMIX | BOX_PLNEN | BOX_HL[0] | BOX_VT[0] | | 2x39 | 2x3E | 2x43 | 2x48 | 2x4D | 2x52 | 2x57 | 2x5C | 2x5C BOX_HL[8:1] | | | | | | | | | 2x3A | 2x3F | 2x44 | 2x49 | 2x4E | 2x53 | 2x58 | 2x5D | | | | BOX | _HW | | | | | 2x3B | 2x40 | 2x45 | 2x4A | 2x4F | 2x54 | 2x59 | 2x5E | | • | • | BOX_ | VT[8:1] | • | | | | 2x3C | 2x41 | 2x46 | 2x4B | 2x50 | 2x55 | 2x5A | 2x5F | | | | | BOX_VW | | | | Notes 1. B0 ~ B15 stand for single box 0 to 15. 2. "\*\*" Modified in TW2834 RevC For 2D Arrayed Box & Motion Detector | | Add | ress | | BIT7 | BIT6 | BIT5 | BIT4 | ВІТ3 | BIT2 | BIT1 | ВІТ0 | |------|------|------|------|------------|------------|------------|-------------|-------------|-----------|-------------|-------------| | 2DB0 | 2DB1 | 2DB2 | 2DB3 | DIII | ыю | ыю | DI14 | ыз | DITZ | DITT | ыи | | 2x60 | 2x68 | 2x70 | 2x78 | 2DBOX_EN_X | 2DBOX_EN_Y | 2DBOX_MODE | 2DBOX_DETEN | 2DBOX_MSKEN | 2DBOX_MIX | 2DBOX_CUREN | 2DBOX_BNDEN | | 2x61 | 2x69 | 2x71 | 2x79 | | 2DBOX_I | PLNCOL | | 2DBOX_I | BNDCOL | 2DBOX_HL[0] | 2DBOX_VT[0] | | 2x62 | 2x6A | 2x72 | 2x7A | | | | 2DBOX_ | _HL[8:1] | | | | | 2x63 | 2x6B | 2x73 | 2x7B | | | | 2DBO | X_HW | | | | | 2x64 | 2x6C | 2x74 | 2x7C | | | | 2DBOX_ | _VT[8:1] | | | | | 2x65 | 2x6D | 2x75 | 2x7D | | | | 2DBO | X_VW | | | | | 2x66 | 2x6E | 2x76 | 2x7E | | 2DBOX_ | _HNUM | | | 2DBOX | _VNUM | | | 2x67 | 2x6F | 2x77 | 2x7F | | 2DBOX_ | CURHP | | | 2DBOX_ | _CURVP | | Notes 1. 2DB0 ~ 2DB3 stand for 2D arrayed box 0 to 3. For 2D Arrayed Box & Motion Detector | | Add | ress | | DITZ | DITC | DITE | DIT4 | DITA | DITO | DITA | DITO | |------|------|------|------|------------|------------|-----------|-----------|-----------|-----------|--------|------| | VIN0 | VIN1 | VIN2 | VIN3 | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | 2x80 | 2xA0 | 2xC0 | 2xE0 | MD_DIS | MD_REFFLD | BD_CE | LSENS | | BD_L\ | /SENS | | | 2x81 | 2xA1 | 2xC1 | 2xE1 | 2DBOX_HINV | 2DBOX_VINV | MD_ | FLD | | MD_A | ALIGN | | | 2x82 | 2xA2 | 2xC2 | 2xE2 | MD_CE | LISENS | MASK_MODE | | | MD_LVSENS | | | | 2x83 | 2xA3 | 2xC3 | 2xE3 | MD_STRB_EN | MD_STRB | | | MD_S | PEED | | | | 2x84 | 2xA4 | 2xC4 | 2xE4 | | | | MD_DET_ | _PERIOD | | | | | 2x85 | 2xA5 | 2xC5 | 2xE5 | | MD_TM | IPSENS | | | MD_SF | PSENS | | | 2x86 | 2xA6 | 2xC6 | 2xE6 | | | | | | | | | | 2x88 | 2xA8 | 2xC8 | 2xE8 | | | | | | | | | | 2x8A | 2xAA | 2xCA | 2xEA | | | | | | | | | | 2x8C | 2xAC | 2xCC | 2xEC | | | | | | | | | | 2x8E | 2xAE | 2xCE | 2xEE | | | | | | | | | | 2x90 | 2xB0 | 2xD0 | 2xF0 | | | | MD_MAS | DI/[1E:0] | | | | | 2x92 | 2xB2 | 2xD2 | 2xF2 | | | | IVID_IVIA | on[10.0] | | | | | 2x94 | 2xB4 | 2xD4 | 2xF4 | | | | | | | | | | 2x96 | 2xB6 | 2xD6 | 2xF6 | | | | | | | | | | 2x98 | 2xB8 | 2xD8 | 2xF8 | | | | | | | | | | 2x9A | 2xBA | 2xDA | 2xFA | | | | | | | | | | 2x9C | 2xBC | 2xDC | 2xFC | | | | | | | | | | 2x87 | 2xA7 | 2xC7 | 2xE7 | | | | | | | | | | 2x89 | 2xA9 | 2xC9 | 2xE9 | | | | | | | | | | 2x8B | 2xAB | 2xCB | 2xEB | | | | | | | | | | 2x8D | 2xAD | 2xCD | 2xED | | | | | | | | | | 2x8F | 2xAF | 2xCF | 2xEF | | | | | | | | | | 2x91 | 2xB1 | 2xD1 | 2xF1 | | | | MD MA | 2K[3:0] | | | | | 2x93 | 2xB3 | 2xD3 | 2xF3 | | | | IVID_IVIA | Ort[1.0] | | | | | 2x95 | 2xB5 | 2xD5 | 2xF5 | | | | | | | | | | 2x97 | 2xB7 | 2xD7 | 2xF7 | | | | | | | | | | 2x99 | 2xB9 | 2xD9 | 2xF9 | | | | | | | | | | 2x9B | 2xBB | 2xDB | 2xFB | | | | | | | | | | 2x9D | 2xBD | 2xDD | 2xFD | | | | | | | | | | | 2x | | | MD_PATH | 0 | 0 | DETCOL_EN | | DETC | OL_SEL | | Notes 1. VIN0 ~ VIN3 stand for video input 0 ~ video input 3. #### **Recommended Value** For Video Decoder | | Addre | | | NT | SC | | | PA | AL. | | | |------|-------|------|------|-------|------|------|-------|-------|------|------|-------| | VINO | VIN1 | VIN2 | VIN3 | 1 CH | 4 CH | 9 CH | 16 CH | 1 CH | 4 CH | 9 CH | 16 CH | | 0x00 | 0x40 | 0x80 | 0xC0 | 8'h00 | | | | 8'h00 | | | | | 0x01 | 0x41 | 0x81 | 0xC1 | C4 | | | | 84 | | | | | 0x02 | 0x42 | 0x82 | 0xC2 | A5 | | | | A5 | | | | | 0x03 | 0x43 | 0x83 | 0xC3 | 1A | | | | 22 | | | | | 0x04 | 0x44 | 0x84 | 0xC4 | D0 | | | | D0 | | | | | 0x05 | 0x45 | 0x85 | 0xC5 | 1A | | | | 22 | | | | | 0x06 | 0x46 | 0x86 | 0xC6 | D0 | | | | D0 | | | | | 0x07 | 0x47 | 0x87 | 0xC7 | 88 | | | | 88 | | | | | 0x08 | 0x48 | 0x88 | 0xC8 | 20 | | | | 20 | | | | | 0x09 | 0x49 | 0x89 | 0xC9 | 06 | | | | 05 | | | | | 0x0A | 0x4A | 0x8A | 0xCA | F0 | | | | 20 | | | | | 0x0B | 0x4B | 0x8B | 0xCB | 06 | | | | 05 | | | | | 0x0C | 0x4C | 0x8C | 0xCC | F0 | | | | 20 | | | | | 0x0D | 0x4D | 0x8D | 0xCD | 00 | | | | 0A | | | | | 0x0E | 0x4E | 0x8E | 0xCE | D2 | | | | D2 | | | | | 0x0F | 0x4F | 0x8F | 0xCF | 80 | | | | 80 | | | | | 0x10 | 0x50 | 0x90 | 0xD0 | 80 | | | | 80 | | | | | 0x11 | 0x51 | 0x91 | 0xD1 | 80 | | | | 80 | | | | | 0x12 | 0x52 | 0x92 | 0xD2 | 80 | | | | 82 | | | | | 0x13 | 0x53 | 0x93 | 0xD3 | 1F | | | | 2F | | | | | 0x14 | 0x54 | 0x94 | 0xD4 | 00 | 10 | 00 | 00 | 00 | 10 | 00 | 00 | | 0x15 | 0x55 | 0x95 | 0xD5 | 00 | 21 | 32 | 33 | 00 | 20 | 32 | 33 | | 0x16 | 0x56 | 0x96 | 0xD6 | 00 | | | | 00 | C0 | 00 | 00 | | 0x17 | 0x57 | 0x97 | 0xD7 | 00 | | | | 40 | | | | | 0x18 | 0x58 | 0x98 | 0xD8 | FF | 7F | 55 | 3F | FF | 7F | 55 | 3F | | 0x19 | 0x59 | 0x99 | 0xD9 | FF | | | | FF | | | | | 0x1A | 0x5A | 0x9A | 0xDA | FF | | - | - | FF | | - | - | | 0x1B | 0x5B | 0x9B | 0xDB | FF | | - | - | FF | | - | - | | 0x1C | 0x5C | 0x9C | 0xDC | FF | 7F | 55 | 3F | FF | 7F | 55 | 3F | | 0x1D | 0x5D | 0x9D | 0xDD | FF | | | | FF | | | | | 0x1E | 0x5E | 0x9E | 0xDE | FF | | - | - | FF | | - | - | | 0x1F | 0x5F | 0x9F | 0xDF | FF | | - | - | FF | | - | - | | 0x20 | 0x60 | 0xA0 | 0xE0 | 07 | 07 | 07 | 57 | 0F | 07 | 07 | 57 | | 0x21 | 0x61 | 0xA1 | 0xE1 | 07 | | | | 0F | | | | | 0x22 | 0x62 | 0xA2 | 0xE2 | 00 | | | | 00 | | | | | 0x23 | 0x63 | 0xA3 | 0xE3 | 11 | | | | 11 | | | | | 0x24 | 0x64 | 0xA4 | 0xE4 | 00 | | | | 00 | | | | | 0x25 | 0x65 | 0xA5 | 0xE5 | D0 | | | | D0 | | | | | 0x26 | 0x66 | 0xA6 | 0xE6 | C8 | | | | E8 | | | | | 0x27 | 0x67 | 0xA7 | 0xE7 | 00 | | | | 00 | | | | | 0x28 | 0x68 | 0xA8 | 0xE8 | F0 | | | | 20 | | | | | | 0x36 | | | 00 | 99 | EE | FF | 00 | 99 | EE | FF | | | 0x37 | 1 | | 00 | 99 | EE | FF | 00 | 99 | EE | FF | | Address | | NT | SC | | | P/ | <b>AL</b> | | |---------------------|------|------|------|-------|------|------|-----------|-------| | VINO VIN1 VIN2 VIN3 | 1 CH | 4 CH | 9 CH | 16 CH | 1 CH | 4 CH | 9 CH | 16 CH | | 0x38 | 00 | | | | 00 | | | | | 0x39 | 00 | | | | 00 | | | | | 0x3A | 00 | | | | 00 | | | | | 0x3B | 00 | | | | 00 | | | | | 0x3C | 80 | | | | 80 | | | | | 0x3D | 80 | | | | 80 | | | | | 0x3E | 82 | | | | 82 | | | | | 0x3F | 82 | | | | 82 | | | | | 0x77 | 00 | | | | 00 | | | | | 0x78 | A0 | | | | A0 | | | | | 0x79 | 00 | | | | 00 | | | | | 0x7A | 00 | | | | 00 | | | | | 0x7B | 00 | | | | 00 | | | | | 0x7C | 08 | | | | 08 | | | | | 0x7D | 00 | | | | 00 | | | | | 0xB8 | 00 | | | | 00 | | | | | 0xF8 | 0A | | | | 0A | | | | | 0xF9 | 40 | | | | 40 | | | | | 0xFA | 3C | | | | 3C | | | | | 0xFB | 10 | | | _ | 10 | | | | | 0xFC | 00 | | | _ | 00 | | | | | 0xFD | 00 | | | _ | 00 | | | | Notes 1. Modified in TW2834 RevC #### For Video Controller | | Add | ress | | | NT | SC | | | P | 4L | | |------|--------------|------|------|----------|------|------|-------|----------|------|------|-------| | CH0 | CH1 | CH2 | CH3 | 1 CH | 4 CH | 9 CH | 16 CH | 1 CH | 4 CH | 9 CH | 16 CH | | | 1x | 00 | | 8'h00 | | | | 8'h80 | | | | | | 1x | 01 | | 00 | | | | 00 | | | | | | 1x | 02 | | 00 | | | | 00 | | | | | | 1x | | | 00 | | | | 00 | | | | | | 1x | | | 00 | | | | 00 | | | | | | 1x | | | 84 | | | | 84 | | | | | | 1x | | | 00 | | | | 00 | | | | | | 1x | | | 00 | | | | 00 | | | | | | 1x | | | 00 | | | | 00 | | | | | | 1x | | | 00 | | | | 00 | | | | | | 1x( | | | 00 | | | | 00 | | | | | | 1x( | | | D7 | | | | D7 | | | | | | 1x( | | | 00 | | | | 00 | | | | | | 1x( | | | 00 | | | | 00 | | | | | | 1x( | | | 00<br>A7 | | | | 00 | | | | | | 1x0F | | | | | | | A7 | | | | | | 1x10 | | | | | | | 80 | | | | | | 1x18 | | | | | | | 81 | | | | | | 1x20<br>1x28 | | | | | | | 82 | | | | | | | | 4 00 | 83 | | | | 83 | | | | | 1x11 | 1x19 | 1x21 | 1x29 | 02 | | | | 02 | | | | | 1x12 | 1x1A | 1x22 | 1x2A | 00 | | | | 00 | | | | | 1x13 | 1x1B | 1x23 | 1x2B | 00 | | | | 00 | | | | | 1x14 | 1x1C | 1x24 | 1x2C | 00 | | | | 00 | | | | | 1x15 | 1x1D | 1x25 | 1x2D | 00 | | | | 00 | | | | | 1x16 | 1x1E | 1x26 | 1x2E | 00 | | | | 00 | | | | | 1x17 | 1x1F<br>1x | 1x27 | 1x2F | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | | 1x | | | 00<br>B4 | 5A | 3C | 2D | 00<br>B4 | 5A | 3C | 2D | | | 1x | | | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | | 1x | | | 78 | 3C | 28 | 1E | 90 | 48 | 30 | 24 | | | 1x | | | 00 | 5A | 3C | 2D | 00 | 5A | 3C | 2D | | | 1x | | | B4 | B4 | 78 | 5A | B4 | B4 | 78 | 5A | | | 1x | | | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | | | | | 78 | 3C | 28 | 1E | 90 | 48 | 30 | 24 | | | 1x37<br>1x38 | | | | 00 | 78 | 5A | 00 | 00 | 78 | 5A | | | 1x39 | | | | 5A | B4 | 87 | B4 | 5A | B4 | 87 | | | 1x3A | | | | 3C | 00 | 00 | 00 | 48 | 00 | 00 | | | 1x3B | | | | 78 | 28 | 1E | 90 | 90 | 30 | 24 | | | 1x3C | | | | 5A | 00 | 87 | 00 | 5A | 00 | 87 | | | 1x3 | | | 00<br>B4 | B4 | 3C | B4 | B4 | B4 | 3C | B4 | | | 1x3 | | | 00 | 3C | 28 | 00 | 00 | 48 | 30 | 00 | | | 1x | | | 78 | 78 | 50 | 1E | 90 | 90 | 60 | 24 | | | 1x40 ~ | | | 00 | | | | 00 | | | | | | Addı | ress | | | NT | SC | | | P | <b>AL</b> | | |------|-----------------|------|------|------|------|------|-------|------|------|-----------|-------| | CH0 | CH1 | CH2 | CH3 | 1 CH | 4 CH | 9 CH | 16 CH | 1 CH | 4 CH | 9 CH | 16 CH | | | 1x | 50 | • | 00 | | | | 00 | | | | | | 1x | | | 00 | | | | 00 | | | | | | 1x | 52 | | 00 | | | | 00 | | | | | | 1x | 53 | | 00 | | | | 00 | | | | | | 1x | 54 | | 00 | | | | 00 | | | | | | 1x: | 55 | | 84 | | | | 84 | | | | | | 1x: | 56 | | 00 | | | | 00 | | | | | | 1x: | 57 | | 00 | | | | 00 | | | | | | 1x: | 58 | | 00 | | | | 00 | | | | | | 1x59 | | | | | | | 00 | | | | | | 1x5A | | | | | | | 00 | | | | | | 1x | 5B | | 00 | | | | 00 | | | | | | 1x | 5C | | 00 | | | | 00 | | | | | | 1x | 5D | | 00 | | | | 00 | | | | | | 1x | 5E | | 00 | | | | 00 | | | | | | 1x | 5F | | A7 | | | | A7 | | | | | | 1xt | 60 | | 80 | | - | - | 80 | | - | - | | | 1xt | 63 | | 81 | | - | - | 81 | | - | - | | | 1x( | 66 | | 82 | | - | - | 82 | | - | - | | | 1x( | 69 | | 83 | | - | - | 83 | | - | - | | 1x61 | 1x64 | 1x67 | 1x6A | 02 | | - | - | - | | | | | 1x62 | 1x65 | 1x68 | 1x6B | 00 | | - | - | - | | | | | | 1x6 | | • | 00 | FF | - | - | 00 | FF | - | - | | | 1x6 | 3D | | 00 | E4 | - | - | 00 | E4 | - | - | | | 1x6 | 3E | | 00 | | | | 00 | | | | | | 1x( | 6F | | 00 | | | | 00 | | | | | | 1x | 70 | | 00 | | | | 00 | | | | | | 1x <sup>-</sup> | 71 | | 00 | | | | 00 | | | | | | 1x | 72 | | 00 | | | | 00 | | | | | | 1x | 73 | | 00 | | | | 00 | | | | | | 1x <sup>-</sup> | 74 | | 00 | | | | 00 | | | | | | 1x <sup>-</sup> | 75 | | 00 | | | | 00 | | | | | | 1x | 76 | | 00 | | | | 00 | | | | | | 1x | 77 | | 00 | | | | 00 | | | | | | 1x | 78 | | 00 | | | | 00 | | | | | | 1x | 79 | | FF | | | | FF | | | | | | 1x7 | | | 00 | | | | 00 | | | | | | 1x7 | | | 00 | | | | 00 | | | | | | 1x7 | 7C | | F0 | | | | F0 | | | | | | 1x7 | 7D | | 00 | | | | 00 | | | | | | 1x7 | | | 77 | | | | 77 | | | | | | 1x | | | 21 | | | | 21 | | | | | | 1x | 80 | | 77 | | | | 77 | | | | | | 1x | 81 | | 11 | | | | 11 | | | | | | 1x | | | 55 | | | | 55 | | | | | | 1x | 83 | | 01 | | | | 01 | | | | | Ac | ldress | | | NT | SC | | | PAL | | | |---------|----------|-----|------|------|------|-------|------|------|------|-------| | CH0 CH1 | CH2 | CH3 | 1 CH | 4 CH | 9 CH | 16 CH | 1 CH | 4 CH | 9 CH | 16 CH | | , | 1x84 | | C0 | | | | C0 | | | | | , | 1x85 | | 10 | | | | 10 | | | | | | 1x86 | | 00 | | | | 00 | | | | | | 1x87 | | 0D | | | | 0D | | | | | | 1x88 | | 20 | | | | 20 | | | | | | 1x89 | | 09 | | | | 4C | | | | | | x8A | | AA | | | | AA | | | | | | x8B | | 00 | | | | 00 | | | | | 1 | x8C | | 08 | | | | 08 | | | | | | x8D | | 22 | | | | 22 | | | | | | x8E | | 00 | | | | 00 | | | | | | ) ~ 1xBF | | 00 | | | | 00 | | | | | | xC0 | | 50 | | | | 50 | | | | | | xC1 | | 40 | | | | 40 | | | | | | xC2 | | 00 | | | | 00 | | | | | | xC3 | | 1F | | | | 1F | | | | | | xC4 | | E7 | | | | E7 | | | | | 1 | xC5 | | EB | | | | EB | | | | | 1 | xC6 | | 10 | | | | 10 | | | | | | xC7 | | 00 | | | | 00 | | | | | 1 | xC8 | | 00 | | | | 00 | | | | | 1xC9 | ) ~ 1xDF | | 00 | | | | 00 | | | | Notes 1. Blanks have the same value of 1 CH. 2. All values are Hexa format. #### For Motion Detector | | Add | ress | | NTSC | PAL | |------|------|------|------|-------|-------| | VIN0 | VIN1 | VIN2 | VIN3 | NISC | PAL | | 2x80 | 2xA0 | 2xC0 | 2xE0 | 8'h17 | 8'h17 | | 2x81 | 2xA1 | 2xC1 | 2xE1 | 08 | 08 | | 2x82 | 2xA2 | 2xC2 | 2xE2 | 6A | 6A | | 2x83 | 2xA3 | 2xC3 | 2xE3 | 07 | 07 | | 2x84 | 2xA4 | 2xC4 | 2xE4 | 00 | 00 | | 2x85 | 2xA5 | 2xC5 | 2xE5 | 24 | 24 | Notes 1. All values are Hexa format. #### **Register Description** | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|-----------|-----|---------|---------|--------|--------|-------| | 0 | 0x00 | | | | | | | | | | 1 | 0x40 | n | ET FORMAT | * | DET_ | LOCK_ | LOCK_ | LOCK_ | LOCK_ | | 2 | 0x80 | D | ET_FORMAT | | COLOR * | COLOR * | GAIN * | OFST * | PLL * | | 3 | 0xC0 | | | | | | | | | Notes "\*" stand for read only register DET\_FORMAT Status of video standard detection for analog input. 0 PAL-B/D 1 PAL-M 2 PAL-N 3 PAL-60 4 NTSC-M 5 NTSC-4.43 6 NTSC-N DET\_COLOR Status of color detection for analog input. 0 Color is not detected 1 Color is detected LOCK\_COLOR Status of locking for color demodulation loop. 0 Color demodulation loop is not locked 1 Color demodulation loop is locked LOCK\_GAIN Status of locking for AGC loop. 0 AGC loop is not locked AGC loop is locked LOCK\_OFST Status of locking for clamping loop. O Claming loop is not locked Claming loop is locked LOCK\_PLL Status of locking for horizontal PLL. 0 Horizontal PLL is not locked 1 Horizontal PLL is locked | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|--------------|-----|-----------|-----|-----|-----|----------|---------| | 0 | 0x01 | | | | | | | | | | 1 | 0x41 | IFMTMAN | | IFORMAT | | 0 | 4 | DET_ | DET_ | | 2 | 0x81 | IFIVITIVIAIN | | IFORIVIAT | | U | ı | NONSTD * | FLD60 * | | 3 | 0xC1 | | | | | | | | | Notes "\*" stand for read only register IFMTMAN Setting video standard manually with IFORMAT. - 0 Detecting video standard of video input automatically (default) - 1 Video standard is selected with IFORMAT IFORMAT Force to operate in a particular video standard when IFMTMAN = "1" or to free-run in a particular video standard on no-video status when IFMTMAN = "0". - 0 PAL-B/D (default) - 1 PAL-M - 2 PAL-N - 3 PAL-60 - 4 NTSC-M - 5 NTSC-4.43 - 6 NTSC-N DET\_NONSTD Status of non-standard video detection. - 0 The incoming video source is standard - 1 The incoming video source is non-standard DET\_FLD60 Status of field frequency of incoming video. - 0 50Hz field frequency - 1 60Hz field frequency | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|--------|-----|-----|------|------|-----|-------| | 0 | 0x02 | | | | | | | | | | 1 | 0x42 | AGC | PEDEST | 1 | 0 | CNIT | IME | 001 | IME | | 2 | 0x82 | AGC | PEDESI | | U | GIVI | IIVI | 031 | IIVIC | | 3 | 0xC2 | | | | | | | | | AGC Control the AGC function for active video. 0 Disable the AGC (default) 1 Enable the AGC PEDEST Control pedestal level by 7.5 IRE. 0 No pedestal level (0 IRE is ITU-R BT.601 code 16) (default) 1 7.5 IRE setup level (7.5 IRE is ITU-R BT.601 code 16) GNTIME Control the time constant of gain tracking loop. 0 Slower 1 Slow (default) 2 Fast3 Faster OSTIME Control the time constant of offset tracking loop. 0 Slower 1 Slow (default) 2 Fast 3 Faster | Path | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | |------|-----|-------|-----|-------------|-------|------------------|---------|-----|-------|---------|--|--| | | 0 | 0x07 | | | | | | | | | | | | | 1 | 0x47 | | | | | | | UDEL | AY[9:8] | | | | | 2 | 0x87 | | | | | | | HDEL/ | A1[9.0] | | | | Х | 3 | 0xC7 | | | | | | | | | | | | | 0 | 0x03 | | | | | | | | | | | | | 1 | 0x43 | | | | HDELA | \V[7·∩] | | | | | | | | 2 | 0x83 | | | | HULL | 11[7.0] | | | | | | | | 3 | 0xC3 | | | | | | | | | | | | | 0 | 0x07 | | | | | | | | | | | | | 1 | 0x47 | | | HDELA | ∆√[ <u>0</u> -8] | | | | | | | | | 2 | 0x87 | | | HULL | 11[3.0] | | | | | | | | Υ | 3 | 0xC7 | | | | | | | | | | | | ' | 0 | 0x05 | | | | | | | | | | | | | 1 | 0x45 | | HDELAY[7:0] | | | | | | | | | | | 2 | 0x85 | | | | | | | | | | | | | 3 | 0xC5 | | | | | | | | | | | **HDELAY** This 10 bit register defines the starting location of horizontal active pixel with 1 pixel unit. The default value is decimal 32. | Path | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | |------|-----|-------|--------|------------------|-----|------|-------------------|----------|-----|-----|--|--| | | 0 | 0x07 | | | | | | | | | | | | | 1 | 0x47 | | | | | HACITI | \/E[0.0] | | | | | | | 2 | 0x87 | | | | | ПАСІТІ | v ⊑[9.0] | | | | | | Х | 3 | 0xC7 | | | | | | | | | | | | | 0 | 0x04 | | | | | | | | | | | | | 1 | 0x44 | | HACTIVE[7:0] | | | | | | | | | | | 2 | 0x84 | | | | | | | | | | | | | 3 | 0xC4 | | | | | | | | | | | | | 0 | 0x07 | | | | | | | | | | | | | 1 | 0x47 | HACTI | VE[0:8] | | | | | | | | | | | 2 | 0x87 | TIAOTI | v <u>L[</u> 3.0] | | | | | | | | | | Υ | 3 | 0xC7 | | | | | | | | | | | | ' | 0 | 0x06 | | | | | | | | | | | | | 1 | 0x46 | | HACTIVE[7:0] | | | | | | | | | | | 2 | 0x86 | | | | HAOH | v <u>- [</u> 7.0] | | | | | | | | 3 | 0xC6 | | | | | | | | | | | HACTIVE This 10 bit register defines the number of horizontal active pixel with 1 pixel unit. The default value is decimal 720. | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|-----|-----|-----|------|-------|-----|-----| | 0 | 0x08 | | | | | | | | | | 1 | 0x48 | 0 | 0 | | | ПС/V | 'IDTH | | | | 2 | 0x88 | U | U | | | ПЗ | חוטו | | | | 3 | 0xC8 | | | | | | | | | **HSWIDTH** This 6 bit register defines the width of horizontal sync output with 1 pixel unit. The default value is decimal 32. | Path | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-----|-------|-----|-----|-----|------|-----------------|-----------|-----|-----------| | | 0 | 0x0D | | | | | | | | | | | 1 | 0x4D | | | | | | | | VDELAY[8] | | | 2 | 0x8D | | | | | | | | VDLLAT[0] | | X | 3 | 0xCD | | | | | | | | | | | 0 | 0x09 | | | | | | | | | | | 1 | 0x49 | | | | VDEL | AY[7:0] | | | | | | 2 | 0x89 | | | | VDLL | رo. <i>۱</i> ۱۲ | | | | | | 3 | 0xC9 | | | | | | | | | | | 0 | 0x0D | | | | | | | | | | | 1 | 0x4D | | | | | | VDELAY[8] | | | | | 2 | 0x8D | | | | | | VDLLX1[0] | | | | Y | 3 | 0xCD | | | | | | | | | | ' | 0 | 0x0B | | | | | | | | | | | 1 | 0x4B | | | | VDEL | AY[7:0] | | | | | | 2 | 0x8B | | | | VDLL | 11[1.0] | | | | | | 3 | 0xCB | | | | | | | | | **VDELAY** This 9 bit register defines the starting location of vertical active with 1 line unit. The default value is decimal 6. But VDELAY\_Y value should be from 0 to decimal 14.for 60Hz system and from 0 to decimal 9 for 50Hz system. | Path | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |------|-----|-------|-----|--------------|-----|--------|------------|-----|------------|-----|--| | | 0 | 0x0D | | | | | | | | | | | | 1 | 0x4D | | | | | | | VACTIVE[8] | | | | | 2 | 0x8D | | | | | | | VACTIVE[0] | | | | Х | 3 | 0xCD | | | | | | | | | | | | 0 | 0x0A | | | | | | | | | | | | 1 | 0x4A | | | | \/ACTI | VE[7:0] | | | | | | | 2 | 0x8A | | | | VACTI | V L[7.0] | | | | | | | 3 | 0xCA | | | | | | | | | | | | 0 | 0x0D | | | | | | | | | | | | 1 | 0x4D | | | | | VACTIVE[8] | | | | | | | 2 | 0x8D | | | | | VACTIVE[0] | | | | | | Υ | 3 | 0xCD | | | | | | | | | | | ' ' | 0 | 0x0C | | | | | | | | | | | | 1 | 0x4C | | VACTIVE[7:0] | | | | | | | | | | 2 | 0x8C | | | | VACTI | v ∟[1.0] | | | | | | | 3 | 0xCC | | | | | | | | | | VACTIVE This 9 bit register defines the number of vertical active lines with 1 line unit. The default value is decimal 240. But VACTIVE\_Y value should be greater than 240. | | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-----|-------|------------|-----|----------|-----|-----|-----|-----|-----| | Γ | 0 | 0x0D | | | | | | | | | | Γ | 1 | 0x4D | HPLLMAN | | HPLLTIME | | | | | | | Γ | 2 | 0x8D | HELLIVIAIN | | HELLIIME | | | | | | | | 3 | 0xCD | | | | | | | | | **HPLLMAN** Setting horizontal PLL time constant with HPLLTIME. - 0 Automatic horizontal tracking mode (default) - 1 Horizontal PLL time constant is fixed with HPLLTIME **HPLLTIME** Control the time constant of horizontal PLL when HPLLMAN = "1". - 0 Slow - : - 4 Typical (default) - : : - 7 Fast | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-------|------|----------|--------|-------|-------|-----|-----| | 0 | 0x0E | | | | | | | | | | 1 | 0x4E | ELDA | MODE | VSMODE | FLDPOL | HSPOL | VSPOL | 1 | 0 | | 2 | 0x8E | FLDIV | NODE | VSIVIODE | FLDFOL | HOPUL | VSFUL | ' | U | | 3 | 0xCE | | | | | | | | | FLDMODE Select the field flag generation mode. 0 Field flag is detected from incoming video (default) 1 Field flag is generated from small accumulator of detected field 2 Field flag is generated from medium accumulator of detected field 3 Field flag is generated from large accumulator of detected field VSMODE Control the VS and field flag timing. 0 VS and field flag is aligned with vertical sync (default) 1 VS and field flag is aligned with HS FLDPOL Select the FLD polarity. 0 Odd field is high (default) 1 Even field is high HSPOL Select the HS polarity. 0 Low for sync duration (default) 1 High for sync duration VSPOL Select the VS polarity. 0 Low for sync duration (default) 1 High for sync duration | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0x0F | | | | | | | | | | 1 | 0x4F | | | | Ш | JE | | | | | 2 | 0x8F | | | | П | JE | | | | | 3 | 0xCF | | | | | | | | | HUE Control the hue information. The resolution is 1.4° / step. 0 -180° . . 128 0° (default) : : 255 180° | _ | | | | | | | | | 7 | | |---|-----|-------|-----|-----|-----|-----|--------------|-----|-----|-----| | | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | 0 | 0x10 | | | | | | | | | | | 1 | 0x50 | | | | SA | Λ <b>.</b> Τ | | | | | | 2 | 0x90 | | | | Si | ٦1 | | | | | | 3 | 0xD0 | | | | | | | | | SAT Control the color saturation. The resolution is 0.8% / step. 0 0% : : 128 100% (default) : 4 255 200% | | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-----|-------|-----|-----|-----|-----|-------|-----|-----|-----| | Ī | 0 | 0x11 | | | | | | | | | | Ī | 1 | 0x51 | | | | СО | NIT | | | | | Ī | 2 | 0x91 | | | | CO | 'IN I | | | | | Ī | 3 | 0xD1 | | | | | | | | | CONT Control the contrast. The resolution is 0.8% / step. 0 0% : : 128 100% (default) : : 255 200% | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0x12 | | | | | | | | | | 1 | 0x52 | | | | BF | эт | | | | | 2 | 0x92 | | | | ы | X I | | | | | 3 | 0xD2 | | | | | | | | | **BRT** Control the brightness. The resolution is 0.2IRE / step. 0 -25IRE : : 128 OIRE (default) : 1 255 25IRE | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|--------|-----|-----|------|---------|-------|---------| | 0 | 0x13 | | | | | | | | | | 1 | 0x53 | IEC | IFCOMP | | DE | ۸.۰۰ | TIME | V DC. | TIME | | 2 | 0x93 | IFC | | | PF | ACC | I IIVIE | APC | I IIVIE | | 3 | 0xD3 | | | | | | | | | IFCOMP Select the IF-compensation filter mode. 0 No compensation (default) 1 +1 dB/ MHz2 +2 dB/ MHz3 +3 dB/ MHz CLPF Select the Color LPF mode. 0 550KHz bandwidth 1 750KHz bandwidth (default) 950KHz bandwidth1.1MHz bandwidth ACCTIME Control the time constant of auto color control loop. 0 Slower 1 Slow 2 Fast 3 Faster (default) APCTIME Control the time constant of auto phase control loop. 0 Slower 1 Slow 2 Fast 3 Faster (default) | | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-----|-------|---------|---------|---------|---------|-------|--------|------|-----| | Ī | 0 | 0x14 | | | | | | | | | | Ī | 1 | 0x54 | VDE | YDEAK Y | | YPEAK_X | | YPEAK_ | CKIL | | | Ī | 2 | 0x94 | YPEAK_Y | | IFLAK_X | | FLT_Y | FLT_X | Cr | \IL | | Ī | 3 | 0xD4 | | | | | | | | | YPEAK Control the luminance peaking for display and record path. - 0 No peaking (default) - 1 31.25% - 2 62.5% - 3 93.75% YPEAK\_FLT Select the luminance peaking filter mode for display and record path. - 0 4~5MHz frequency band (default) - 1 2~4MHz frequency band **CKIL** Control the color killing mode. - 0 Auto detection mode (default) - 1 Auto detection mode - 2 Color is always alive - 3 Color is always killed | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|------|------|------|------|-----|------|-----|------| | 0 | 0x15 | | | | | | | | | | 1 | 0x55 | VSFI | TV | 1/05 | LT_X | ПСЕ | LT Y | ПСЕ | LT_X | | 2 | 0x95 | VSFL | LI_I | VSFI | L1_^ | ПОГ | L1_1 | ПОГ | L1_^ | | 3 | 0xD5 | | | | | | | | | **VSFLT** Select the vertical anti-aliasing filter mode for display and record path. - 0,1 Full bandwidth (default) - 2 0.25 Line-rate bandwidth - 3 0.18 Line-rate bandwidth **HSFLT** Select the horizontal anti-aliasing filter mode for display and record path. - 0 Full bandwidth (default) - 1 2 MHz bandwidth - 2 1.5 MHz bandwidth - 3 1 MHz bandwidth | Path | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-----|-------|-------|------|-------|---------|-----|-----|-----|-----| | | 0 | 0x16 | | | | | | | | | | X | 1 | 0x56 | | | | | | | | | | _ ^ | 2 | 0x96 | | | | | | | | | | | 3 | 0xD6 | YBWI | COM | IBMD | HSFRM | 0 | 0 | 0 | 0 | | | 0 | 0x17 | TOVVI | COIV | DIVID | HOFKIVI | U | U | U | U | | | 1 | 0x57 | | | | | | | | | | T T | 2 | 0x97 | | | | | | | | | | | 3 | 0xD7 | | | | | | | | | YBWI Select the luminance trap filter mode. - 0 Narrow bandwidth trap filter mode (default) - 1 Wide bandwidth trap filter mode **COMBMD** Select the adaptive comb filter mode. - 0,1 Adaptive comb filter mode (default) - 2 Force trap filter mode - 3 Not supported **HSFRM** Select the special horizontal anti-aliasing filter mode for frame CIF display mode that means 1/2 H scaling but full V scaling picture. - 0 Disable the special horizontal anti-aliasing filter. (default) - 1 Enable the special horizontal anti-aliasing filter for frame CIF display mode | Path | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-----|-------|-----|-----|-----|-------|----------|-----|-----|-----| | | 0 | 0x18 | | | | | | | | | | | 1 | 0x58 | | | | VSCAL | E[4E.0] | | | | | | 2 | 0x98 | | | | VSCAL | .E[13.0] | | | | | X | 3 | 0xD8 | | | | | | | | | | | 0 | 0x19 | | | | | | | | | | | 1 | 0x59 | | | | VSCAI | E[7:0] | | | | | | 2 | 0x99 | | | | VSCAI | _E[1.U] | | | | | | 3 | 0xD9 | | | | | | | | | | | 0 | 0x1A | | | | | | | | | | | 1 | 0x5A | | | | VSCAL | E[15·0] | | | | | | 2 | 0x9A | | | | VOCAL | .L[13.0] | | | | | Y | 3 | 0xDA | | | | | | | | | | ' | 0 | 0x1B | | | | | | | | | | | 1 | 0x5B | | | | VSCAI | E[7:0] | | | | | | 2 | 0x9B | | | | VSCAI | _L[1.U] | | | | | | 3 | 0xDB | | | | | | | | | **VSCALE** The 16 bit register defines a vertical scaling ratio. The actual vertical scaling ratio is $VSCALE/(2^{16} - 1)$ . The default value is 0xFFFF. | Path | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-----|-------|-----|-----|-----|-------|----------|-----|-----|-----| | | 0 | 0x1C | | | - | • | | | • | - | | | 1 | 0x5C | | | | HSCAL | E[4E.0] | | | | | | 2 | 0x9C | | | | HOCAL | .E[13.6] | | | | | Х | 3 | 0xDC | | | | | | | | | | | 0 | 0x1D | | | | | | | | | | | 1 | 0x5D | | | | HSCAI | E[7:0] | | | | | | 2 | 0x9D | | | | TISCA | LL[1.0] | | | | | | 3 | 0xDD | | | | | | | | | | | 0 | 0x1E | | | | | | | | | | | 1 | 0x5E | | | | HSCAL | E[15·8] | | | | | | 2 | 0x9E | | | | HOUAL | .L[13.0] | | | | | Y | 3 | 0xDE | | | | | | | | | | ' | 0 | 0x1F | | | | | | | | | | | 1 | 0x5F | | | | HSCA | F[7:0] | | | | | | 2 | 0x9F | | | | HOOA | [1.0] | | | | | | 3 | 0xDF | | | | | | | | | **HSCALE** The 16 bit register defines a horizontal scaling ratio. The actual horizontal scaling ratio is HSCALE/(2^16 – 1). The default value is 0xFFFF. | Path | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-----|-------|-----|-----------|-----|------|---------|--------|------------|-----| | | 0 | 0x20 | | | | | | | | | | X | 1 | 0x60 | | | | | | | | | | ^ | 2 | 0xA0 | | | | | | | | | | | 3 | 0xE0 | 0 | VFLT_MD | \/E | 3W | PAL_DLY | ODD_EN | EVEN_EN | 1 | | | 0 | 0x21 | U | VFL1_IVID | VE | ov v | PAL_DLT | ODD_EN | E VEIN_EIN | ! | | | 1 | 0x61 | | | | | | | | | | l ř | 2 | 0xA1 | | | | | | | | | | | 3 | 0xE1 | | | | | | | | | VFLT\_MD Select the additional vertical scaling filter mode. - 0 Vertical poly-phase mode (default) - 1 Additional vertical bandwidth reduction mode with VBW bits **VBW** Control the vertical bandwidth when VSFLT\_MD = "1". - 0 Wider (default) - 1 Wide - 2 Narrow - 3 Narrower PAL\_DLY Select the PAL delay line mode. - 0 Vertical scaling mode is selected in chrominance path (default) - 1 PAL delay line mode is selected in chrominance path ODD\_EN Control the valid signal in ODD field. - 0 Valid signal is always disabled in ODD field - 1 Normal operation (default) **EVEN\_EN** Control the valid signal in EVEN field. - 0 Valid signal is always disabled in EVEN field - 1 Normal operation (default) | \ | <b>VIN</b> | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------------|-------|-------|--------|-----|----------|-------|--------|-------|-------| | | 0 | 0x22 | | | | | | | | | | | 1 | 0x62 | BLKEN | BLKCOL | 0 | LMTOUT | SW_ | ANA_SW | DEC_P | ATU V | | | 2 | 0xA2 | DLKEN | BLNCOL | U | LIVITOOT | RESET | ANA_SW | DEC_F | ΑΙΠ_Λ | | | 3 | 0xE2 | | | | | | | | | BLKEN Control the blank output. 0 Blank color is disabled (default) 1 Blank color is enabled BLKCOL Select the blank color when BLKEN = "1". 0 Blue color (default) 1 Black color LMTOUT Control the range of output level. 0 Output ranges are limited to 2 ~ 254 (default) 1 Output ranges are limited to 16 ~ 239 SW\_RESET Reset the system by software except control registers. This bit is cleared by itself in a few clocks after enabled 0 Normal operation (default) 1 Enable soft reset ANA\_SW Select the analog video input using switch. 0 VIN\_A channel is selected (default) 1 VIN B channel is selected DEC\_PATH\_X Select the video input for each decoder path in display path. O Video input from internal video decoder on VINO pins (default) 1 Video input from internal video decoder on VIN1 pins 2 Video input from internal video decoder on VIN2 pins 3 Video input from internal video decoder on VIN3 pins | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0x23 | | | | | | | | | | 1 | 0x63 | 0 | 0 | 0 | 4 | 0 | 0 | 0 | 1 | | 2 | 0xA3 | U | U | U | ı | U | U | U | I | | 3 | 0xE3 | | | | | | | | | This is reserved register. For normal operation, the above value should be set in this register. | PBIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-----|-----|-----|--------|---------|-----|---------|----------| | 0 | 0x26 | | | | | | | | | | 1 | 0x66 | | | | | | | חטבו אי | _PB[9:8] | | 2 | 0xA6 | | | | | | | HUELAT | [9.0] | | 3 | 0xE6 | | | | | | | | | | 0 | 0x24 | | | | | | | | | | 1 | 0x64 | | | | HDELAY | DR[7:0] | | | | | 2 | 0xA4 | | | | HUELAT | [1.0] | | | | | 3 | 0xE4 | | | | | | | | | HDELAY\_PB This 10 bit register defines the starting location of horizontal active pixel with 1 pixel unit. The default value is decimal 0. This register is enabled only when the PB\_SYNC\_EN (0x26, 0x66, 0xA6, 0xE6) = "1". | PBIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-----|-----|-----|----------|-----------|-----------|-----|-----| | 0 | 0x26 | | | | | | | | | | 1 | 0x66 | | | | | LIACTI\/E | DDIO-01 | | | | 2 | 0xA6 | | | | | HACTIVE | E_PB[9:8] | | | | 3 | 0xE6 | | | | | | | | | | 0 | 0x25 | | | | | | | | | | 1 | 0x65 | | | | ⊔∧CTI\/E | ווייסום | | | | | 2 | 0xA5 | | | | HACTIVE | E_PB[7:0] | | | | | 3 | 0xE5 | | | | | | | | | HACTIVE\_PB This 10 bit register defines the number of horizontal active pixel with 1 pixel unit. The default value is decimal 720. This register is enabled only when the PB\_SYNC\_EN (0x26, 0x66, 0xA6, 0xE6) = "1". | PBIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|--------|---------|-----|-----|-----|-----|-----|-----| | 0 | 0x26 | | | | | | | | | | 1 | 0x66 | PB_SCL | PB_SYNC | | | | | | | | 2 | 0xA6 | _EN | _EN | | | | | | | | 3 | 0xE6 | | | | | | | | | PB\_SCL\_EN Enable the independent anti-aliasing filter mode for playback input path. For the details, the application note (page 6 ~ 13) can be referred to. - O Disable the independent anti-aliasing filter mode for playback input path In this case, it is controlled by anti-aliasing filter mode of VIN path (default) - 1 Enable the independent anti-aliasing filter mode for playback input path PB\_SYNC\_EN Enable the independent H/V sync control mode for playback input path. - O Disable the independent H/V sync control mode for playback input path In this case, it is controlled by H/V sync mode of VIN path (default) - 1 Enable the independent H/V sync control for playback input path | PBIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-----|-----|-----|--------|-----------|-----|-----|-----| | 0 | 0x26 | | | | | | | | | | 1 | 0x66 | | | | VDELAY | | | | | | 2 | 0xA6 | | | | _PB[8] | | | | | | 3 | 0xE6 | | | | | | | | | | 0 | 0x27 | | | | | | | | | | 1 | 0x67 | | | | VDELAY | / DD[7:0] | | | | | 2 | 0xA7 | | | | VDELAY | _FD[1.0] | | | | | 3 | 0xE7 | | | | | | | | | #### VDELAY\_PB This 9 bit register defines the starting location of vertical active with 1 line unit. The default value is decimal 0. This register is enabled only when the PB\_SYNC\_EN (0x26, 0x66, 0xA6, 0xE6) = "1". | PBIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-----|-----|---------|-----------|-----------|-----|-----|-----| | 0 | 0x26 | | | | | | | | | | 1 | 0x66 | | | VACTIVE | | | | | | | 2 | 0xA6 | | | _PB[8] | | | | | | | 3 | 0xE6 | | | 4 | | | | | | | 0 | 0x28 | | | | | | | | | | 1 | 0x68 | | | 1 | \/ACTI\/E | ווייסום | | | | | 2 | 0xA8 | | | | VACTIVE | E_PB[7:0] | | | | | 3 | 0xE8 | | | | | | | | | #### VACTIVE\_PB This 9 bit register defines the number of vertical active lines with 1 line unit. The default value is decimal 240. This register is enabled only when the PB\_SYNC\_EN (0x26, 0x66, 0x66, 0xE6) = "1". | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----------|-----|-------------------|-----------|-----------|-----------|-----------|-------| | 0x36 | VSFLT_PB1 | | HSFL <sup>-</sup> | HSFLT_PB1 | | VSFLT_PB0 | | Г_РВ0 | | 0x37 | VSFLT_PB3 | | HSFL | Г_РВ3 | VSFLT_PB2 | | HSFLT_PB2 | | VSFLT\_PB Select the vertical anti-aliasing filter mode for playback path only when the PB\_SCL\_EN = "1". - 0,1 Full bandwidth (default) - 2 0.25 Line-rate bandwidth - 3 0.18 Line-rate bandwidth HSFLT\_PB Select the horizontal anti-aliasing filter mode for playback path only when the PB\_SCL\_EN = "1". - 0 Full bandwidth (default) - 1 2 MHz bandwidth - 2 1.5 MHz bandwidth - 3 1 MHz bandwidth | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----------------|----------------|-------|-------|-----|------|------|-----| | 0x38 | MAN_PB_<br>CROP | PB_CROP<br>_MD | PB_AC | CT_MD | | PB_C | H_EN | | MAN\_PB\_CROP Select manual cropping mode for playback input O Auto cropping mode with fixed cropping position (default) 1 Manual cropping mode with HDELAY/HACTIVE and VDELAY/VACTIVE PB\_CROP\_MD Select the cropping mode for playback input O Normal record mode or frame record mode (default) 1 Cropping for DVR record mode or DVR frame record mode input PB\_ACT\_MD Select the horizontal active size for playback input when MAN\_PB\_CROP is low 0 720 pixels (default) 1 704 pixels 2/3 640 pixels PB\_CH\_EN Select the playback input for each channel in display path PB\_CH\_EN[3:0] stand for Input 3 to 0 0 Decoder path input (default) 1 Playback path input | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-------------|-----|--------|--------|--------|--------|--------| | 0x39 | PB_PA | PB_PATH_CH3 | | ΓH_CH2 | PB_PAT | TH_CH1 | PB_PAT | TH_CH0 | PB\_PATH\_CH Select the playback input for each playback path if PB\_4CH\_MD = "1". - 0 Playback input 0 from PBIN [7:0] pin (default) - 1 Playback input 1 from VDOUTY [7:0] pin - 2 Playback input 2 from DATAY [15:8] pin - 3 Playback input 3 from DATAY [7:0] pin | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-------|-------|-----|-----|------|-------|-----| | 0x3A | | PB_FL | .DPOL | | | PB_N | IOVID | | PB\_FLDPOL Select the FLD polarity of playback input PB\_FLDPOL[3:0] stand for Input 3 to 0 - 0 Even field is high - 1 Odd field is high PB NOVID Force No-Video status to playback input PB\_NOVID[3:0] stands for Input 3 to 0 - 0 Bypass the playback input - 1 Force No-Video status to playback input | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----------|-----|-----|-----------| | 0x3B | | | ) | | PB_EC_656 | 0 | 0 | PB_4CH_MD | PB\_EC\_656 Enable the error correction mode for SAV/EAV code of playback input - 0 Enable the error correction mode - 1 Bypass PB\_4CH\_MD Select 4ch playback mode - 0 Playback 1ch mode - 1 Playback 4ch mode | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|--------|-----|-----|-----|-----|-----|-----|-----| | 0x3C | U_GAIN | | | | | | | | U\_GAIN Adjust gain for U (Cb) component of VIN0 ~ VIN3. The resolution is 0.8% / step. 0 0% : : 128 100% (default) : 255 200% | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|------|-----|-----|-----| | 0x3D | | | | V_G | SAIN | | | | V\_GAIN Adjust gain for V (Cr) component of VIN0 ~ VIN3. The resolution is 0.8% / step. 0 0% : 128 100% (default) : : 255 200% | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-----|-----|-----|-----|-----|-----|-----| | 0x3E | U_OFF | | | | | | | | U\_OFF U (Cb) offset adjustment register of VIN0 ~ VIN3. The resolution is 0.4% / step. 0 -50% : : 128 0% (default) : 255 50% | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0x3F | | | | V_C | )FF | | | | V\_OFF V (Cr) offset adjustment register of VIN0 ~ VIN3. The resolution is 0.4% / step. 0 -50% : 128 0% (default) : : 255 50% | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0x77 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----------|-----|-------|------|-----| | 0x78 | 1 | 0 | 1 | ANA_CH_EN | | ADC_I | PWDN | | ANA\_CH\_EN Enable the selectable interface of ADC output to change the analog input pin interface. This bit is related with the ANA\_CH (0xBA) register. - 0 Fixed interface of ADC output (default) - 1 Selectable interface of ADC output with the ANA\_CH (0xBA) register ADC\_PWDN Power down the ADC of video input. ADC\_PWDN [3:0] stands for VIN3 to VIN0. - 0 Normal (default) - 1 Power down | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0x79 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x7A | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-------|--------|--------|--------|--------|--------|--------|--------|--------| | Ī | 0x7B | FLDOS_ | | UX/ B | 3Y | 2Y | 1Y | 0Y | 3X | 2X | 1X | 0X | **FLDOS** Remove the field offset between ODD and EVEN field. The number stands for VIN3 to VIN0 and X, Y stand for display and record path. - 0 Normal operation (default) - 1 Remove the field offset between ODD and EVEN field | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0x7C | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|------------|------|------| | 0x7D | 0 | 0 | 0 | 0 | 0 | PB_SDEL_EN | PB_S | SDEL | PB\_SDEL\_EN Enable the variable parsing mode of ITU-R BT.656 data for playback input - 0 Disable the variable parsing mode - 1 Enable the variable parsing mode PB\_SDEL Control the start point of active video from ITU-R BT.656 digital playback input when PB\_SDEL\_EN = "1" - 0 No delay - 1 1ck delay of 27MHz - 2 2ck delay of 27MHz - 3 3ck delay of 27MHz | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|-----|------------|-----| | 0xB8 | 0 | 0 | 0 | 0 | 0 | 0 | NOVID_MODE | | NOVID\_MODE Select the No Video signal generation mode - 0 Slower (default) - 1 Slow - 2 Fast - 3 Faster | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-------|-------|-------|-------|-------|-------|-------| | 0xB9 | FLD3* | FLD2* | FLD1* | FLD0* | VAV3* | VAV2* | VAV1* | VAV0* | Notes ' stand for read only register FLD Status of the field flag for each decoder path. - 0 Odd field - 1 Even field VAV Status of the vertical active video signal for each decoder path - 0 Vertical blanking time - 1 Vertical active time | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|---------|-----|-----|------|-----|---------|-----|------| | 0xBA | ANA_CH3 | | ANA | _CH2 | ANA | ANA_CH1 | | _CH0 | ANA\_CH Select the ADC output for each decoder path when ANA\_CH\_EN = "1". This register is useful to change the analog input pin interface. - ADC output from VIN0 (default) - 1 ADC output from VIN1 - 2 ADC output from VIN2 - 3 ADC output from VIN3 | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----------|-----|---------------|-----|-----|-----|-------|------| | 0xF8 | HAV_VALID | 0 | AUTO_<br>BGND | 0 | C_C | ORE | Y_H_0 | CORE | HAV\_VALID Select the VALID output mode. - Valid data indicator only for active data (default) - Valid data indicator for both active data and ITU-R 656 timing codes AUTO\_BGND Select the decoder blanking mode. - Manual blanking mode (default) - Automatic blanking mode when No-video is detected. C\_CORE Coring to reduce the noise in the chrominance. - No coring - Coring value is within 128 +/- 1 range - Coring value is within 128 +/- 2 range (default) - Coring value is within 128 +/- 4 range Y H CORE Coring to reduce the high frequency noise in the luminance. - No coring 0 - 1 Coring value is within +/- 1 range - 2 Coring value is within +/- 2 range (default) - 3 Coring value is within +/- 4 range | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|------|-----|-----|-----|-----|-----| | 0xF9 | 0 | | CDEL | | 0 | 0 | 0 | 0 | **CDEL** Adjust the group delay of chrominance relative to luminance. - 0 -2.0 pixel - 1 -1.5 pixel - 2 -1.0 pixel - 3 -0.5 pixel - 4 0.0 pixel (default) - 5 0.5 pixel - 6 1.0 pixel - 7 1.5 pixel | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0xFA | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | 0xFB | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-------|------|-----|-----|-----|-----|-----| | 0xFC | | AFIL. | _BYP | | 0 | 0 | 0 | 0 | AFIL\_BYP Bypass the analog anti-aliasing filter. AFIL\_BYP [3:0] stands for VIN3 to VIN0. - 0 Enable the analog anti-aliasing filter (default) - 1 Bypass the analog anti-aliasing filter | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0xFD | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-------|-----|-----|----------|-----|----------|-----|-----|-----| | Ī | 0xFE | | | DEV_ID * | | REV_ID * | | | | Notes "\*" stand for read only register DEV\_ID The TW2834 product ID code is 00010. REV\_ID The revision number 0 BAPA2-GE 1 BAPA3-GE | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|----------|---------|-----------------|-----------------|-----------|-----------|-------|------| | 1x00 | SYS_5060 | OVERLAY | LINK<br>_LAST_X | LINK<br>_LAST_Y | LINK_EN_X | LINK_EN_Y | LINK_ | _NUM | SYS\_5060 Select the standard format for video controller. 0 60Hz, 525 line format (default) 1 50Hz, 625 line format **OVERLAY** Control the overlay between display and record path. 0 Disable the overlay (default) 1 Enable the overlay LINK\_LAST Define the lowest slaver chip in chip-to-chip cascade operation. 0 Master or middle slaver chip (default) 1 The lowest slaver chip LINK\_EN Control the chip-to-chip cascade operation for display and record path. 0 Disable the cascade operation (default) 1 Enable the cascade operation LINK\_NUM Define the stage number of chip-to-chip cascade connection. 0 Master chip (default) 1 1st slaver chip 2 2nd slaver chip 3 3rd slaver chip | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | Х | 1x01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|--------|-----|-----|-----|-----------|-----|-----|-----| | Χ | 1x02 | TBLINK | | | ; | SAVE_ADDR | 1 | | | **TBLINK** Control the blink period of channel boundary. Blink for every 30 fields (default) Blink for every 60 fields SAVE\_ADDR Define the save address of SDRAM. The Unit Address has 4Mbit memory space. 0-3 Reserved for normal operation. Do not use this address. 4-15 Available address for 64M SDRAM 4-31 Available address for 128M SDRAM 4-63 Available address for 256M SDRAM 4-127 Available address for 512M SDRAM | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|----------------|------|------|--------------|-----|------|------|-----| | Х | 1x03 | RECALL_<br>FLD | SAVE | _FLD | SAVE_<br>HID | | SAVE | _REQ | | RECALL\_FLD Select the field or frame data when recalling picture. Recall frame data from SDRAM (default) Recall field data from SDRAM SAVE\_FLD Select the field or frame data to save. Save Odd Field data to SDRAM (default) Save Even field data to SDRAM Save Any Field data to SDRAM 3 Save Frame (Odd and Even Field) data to SDRAM SAVE HID Control the priority to save picture. Save picture as shown in screen (default) Save picture even though hidden by other picture SAVE\_REQ Request to save for each channel. SAVE\_REQ[3:0] stands for channel 3 to 0 None operation (default) Request to start saving picture | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-----|------|------|-----------|-----|------|------|-----| | ſ | Χ | 1x04 | 0 | STRE | _FLD | DUAL_PAGE | | STRB | _REQ | | STRB\_FLD Control the field mode for strobe operation. - 0 Capture odd field only (default) - 1 Capture even field only - 2 Capture first field of any field - 3 Capture frame DUAL\_PAGE Set dual page mode. - 0 Normal strobe operation for each channel (default) - 1 Enable dual page operation STRB\_REQ Request strobe operation. STRB\_REQ[3:0] stands for channel 3 to 0 - 0 None operation (default) - 1 Request to start strobe operation | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|--------|-------|-----|-----|-----|-----------------|---------|-------| | Х | 1x05 | NOVID. | _MODE | 0 | 0 | 0 | ADDR_OUT<br>_EN | INVALID | _MODE | NOVID\_MODE Select the Indication method for No-Video detected channel - 0 Bypass (default) - 1 Capture last image - 2 Blanked with blank color - 3 Capture last image and blink channel boundary ADDR\_OUT\_EN Control the address pin function of display path for playback 4ch mode - 0 Playback 4ch mode for ADDR\_X[12:11], BA1\_X Pin. (default) - 1 Normal mode for ADDR\_X[12:11], BA1\_X Pin. INVALID\_MODE Indication mode for no channel area In horizontal and vertical active region - 0 Background layer with background color (default) - 1 Y = 0, Cb/Cr = 128 - 2 Y/Cb/Cr = 0 - $3 \quad Y/Cb/Cr = 0$ In horizontal and vertical blanking region - 0 Y = 16, Cb/Cr = 128 (default) - 1 Background layer with background color - 2 Y = 0, Cb = {0, F, V, 0, Cascade, linenum[8:7]}, Cr = {0, linenum[6:0]} - $3 \quad Y/Cb/Cr = 0$ | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|----------|-----|-----|------|-----|-----|-----|-----| | ĺ | Χ | 1x06 | MUX_MODE | 0 | MUX | _FLD | 0 | 0 | 0 | 0 | MUX\_MODE Define the switch operation mode 0 Switch still mode (default) 1 Switch live mode MUX\_FLD Select the field mode when switch still mode 0 Odd Field (default) 1 Even Field 2,3 Capture Frame | F | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-----------|-----|-----|-----------|-----|------|------|-----| | | Χ | 1x07 | STRB_AUTO | 0 | 0 | INTR_REQX | | INTF | R_CH | _ | STRB\_AUTO Enable automatic strobe mode when FUNC\_MODE = "1" 0 User strobe mode (default) 1 Automatic strobe mode INTR\_REQX Request to start the interrupt switch operation in display path 0 None operation (default) 1 Request to start the interrupt switch operation in display path INTR\_CH Channel number for interrupt switch operation INTR\_CH[3:2] represents the stage of cascaded chips for interrupt switch operation 0 Master chip (default) 1 1<sup>st</sup> slaver chip 2 2<sup>nd</sup> slaver chip 3 3<sup>rd</sup> slaver chip INTR\_CH[1:0] represents the channel number for interrupt switch operation 0 Channel 0 (default) 1 Channel 1 2 Channel 2 3 Channel 3 | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | |---|-------------|-------|-----|--------|----------|-----|---------------|--------|----------|-----|--|--| | Ī | <b>&gt;</b> | 1x08 | | MUX_OL | JT_CH0 * | | MUX_OUT_CH1 * | | | | | | | | ^ | 1x09 | | MUX_OL | JT_CH2 * | | | MUX_OL | JT_CH3 * | | | | MUX\_OUT\_CH0 MUX\_OUT\_CH1 MUX\_OUT\_CH2 MUX\_OUT\_CH3 Channel information in current field/frame for interrupt switch operation Channel information in next field/frame for interrupt switch operation Channel information after 2 fields for interrupt switch operation Channel information after 3 fields for interrupt switch operation MUX\_OUT\_CH [3:2] represents the stage of cascaded chips for interrupt - 0 Master chip (default) - 1 1<sup>st</sup> slaver chip switch operation - 2 2<sup>nd</sup> slaver chip - 3 3<sup>rd</sup> slaver chip MUX\_OUT\_CH [1:0] represents the channel number for interrupt switch operation - 0 Channel 0 (default) - 1 Channel 1 - 2 Channel 2 - 3 Channel 3 | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-----|-----|-----|---------|----------|-----|-----|-----| | ĺ | Χ | 1x0A | | | | CHID_ML | IX_OUT * | | | | CHID\_MUX\_OUT Channel ID of current field/frame in interrupt switch operation CHID\_MUX\_OUT [7] represents the channel ID latch enable pulse - 0->1 Rising edge for channel ID Update - 1->0 Falling edge after 16 clock \* 18.5 ns from rising edge CHID\_MUX\_OUT [6] represents the updated picture in interrupt switch operation - 0 No Updated - 1 Updated by new switching CHID\_MUX\_OUT [5] represents the field mode in interrupt switch operation - 0 Frame Mode - 1 Field Mode CHID\_MUX\_OUT [4] represents the analog switch path - 0 Analog switch 0 path - 1 Analog switch 1 path CHID\_MUX\_OUT [3:2] represents the stage of cascaded chips for interrupt switch operation - 0 Master chip - 1 1st slaver chip - 2 2<sup>nd</sup> slaver chip - 3 3<sup>rd</sup> slaver chip CHID\_MUX\_OUT [1:0] represents the channel number for interrupt switch operation - 0 Channel 0 - 1 Channel 1 - 2 Channel 2 - 3 Channel 3 | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-------|-------|------|-------|-------|-------|------|-------| | ĺ | Χ | 1x0B | ZM_EV | EN_OS | ZM_O | DD_OS | FR_EV | EN_OS | FR_O | DD_OS | #### ZM\_EVEN\_OS Even field offset coefficient when zoom is enabled - 0 No Offset - 1 + 0.25 Offset - 2 + 0.5 Offset - 3 + 0.75 Offset (default) #### ZM\_ODD\_OS Odd field offset coefficient when zoom is enabled - 0 No Offset - 1 + 0.25 Offset (default) - 2 + 0.5 Offset - 3 + 0.75 Offset #### FR\_EVEN\_OS Even field offset coefficient when the enhancement is enabled - 0 No Offset - 1 + 0.25 Offset (default) - 2 + 0.5 Offset - 3 + 0.75 Offset #### FR\_ODD\_OS Odd field offset coefficient when the enhancement is enabled - 0 No Offset - 1 + 0.25 Offset - 2 + 0.5 Offset - 3 + 0.75 Offset (default) | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-------|-----|------|-------|---------|----------|-----|-----| | Х | 1x0C | ZMENA | 0 | ZMBN | IDCOL | ZMBNDEN | ZMAREAEN | ZMA | REA | ZMENA Enable the zoom function. 0 Disable the zoom function (default) 1 Enable the zoom function ZMBNDCOL Define the boundary color for zoomed area 0 0% Black1 25% Gray 2 75% Gray (default) 3 100% White ZMBNDEN Enable the boundary of zoomed area. 0 Disable the boundary of zoomed area (default) 1 Enable the boundary of zoomed area ZMAREAEN Enable the mark of zoomed area 0 Disable the mark of zoom area (default) 1 Enable the mark of zoom area ZMAREA Control the effect of zoomed area. 0 10 IRE Bright up for inside of zoomed area (default) 1 20 IRE Bright up for inside of zoomed area 2 10 IRE Bright up for outside of zoomed area 3 20 IRE Bright up for outside of zoomed area | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | ĺ | Χ | 1x0D | | | | ZOC | DMH | | | | ZOOMH Define the horizontal left point of zoomed area. 4 pixels/step. 0 Left end value (default) . 2) Right end value | P | ath | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |---|-----|-------|-----|-------|-----|-----|-----|-----|-----|-----|--| | | Χ | 1x0E | | ZOOMV | | | | | | | | ZOOMV Define the vertical top point of zoom area. 2 lines/step. 0 Top end value (default) : : 120 Bottom end value for 60Hz, 525 lines system : : 3) Bottom end value for 50Hz, 625 lines system | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-----|------|-----|-----|--------|-----|--------|-----| | ĺ | Χ | 1x0F | | _FLD | BND | COL | BGDCOL | | BLKCOL | | #### FRZ\_FLD Select the image for freeze function or for last image capture on video loss. - 0 Last image - 1 Last image of 1 field before - 2 Last image of 2 fields before (default) - 3 Last image of 3 fields before #### **BNDCOL** Define the boundary color of channel. - 0 0% Black - 1 25% Gray - 2 75% Gray - 3 100% White (default) Channel boundary color is changed according to this value when boundary is blinking. - 0 100% White - 1 100% White - 2 0% Black - 3 0% Black (default) #### BGDCOL Define the background color. - 0 0% Black - 1 40% Gray (default) - 2 75% Gray - 3 Blue (100% Amplitude 100% Saturation) #### **BLKCOL** Define the color of the blanked channel. - 0 0% Black - 1 40% Gray - 2 75% Gray - 3 Blue (100% Amplitude 100% Saturation) (default) | Path | CH | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|-------|--------|-----------|-----|-----------------------|------|----------|-----| | | 0 | 1x10 | CH_EN | | FUNC_MODE | | | | RESERVED | | | × | 1 | 1x18 | | POP_UP | | | DMCH_EN DMCH_<br>PATH | | | | | ^ | 2 | 1x20 | | | | | | PATH | RESERVED | | | | 3 | 1x28 | | | | | | | l | | CH\_EN Enable the channel. O Disable the channel (default) 1 Enable the channel POP\_UP Enable pop-up. 0 Disable pop-up (default) 1 Enable pop-up FUNC\_MODE Select the operation mode. 0 Live mode (default) 1 Strobe mode 2-3 Switch mode DMCH\_EN Enable the dummy channel when the corresponding channel is enabled. 0 Disable the dummy channel (default) 1 Enable the dummy channel DMCH\_PATH Select the main or dummy channel when dummy channel is enabled. 0 Main channel for channel input (default) 1 Dummy channel for channel input RESERVED The following value should be set for proper operation. 1x10 0 1x18 1 1x20 2 1x28 3 | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|---------|--------|----------|----------|---------|--------|-------|-------| | | 0 | 1x11 | | FREEZE | H_MIRROR | V_MIRROR | | BLANK | BOUND | BLINK | | | 1 | 1x19 | RECALL_ | | | | ENHANCE | | | | | × | 2 | 1x21 | EN | | | | ENHANCE | DLAINN | | | | | 3 | 1x29 | | | | | | | | | RECALL\_EN Enable the recall function of main channel. 0 Disable the recall function (default) 1 Enable the recall function FREEZE Enable the freeze function of main channel. 0 Normal operation (default) 1 Enable the freeze function H\_MIRROR Enable the horizontal mirroring function of main channel. 0 Normal operation (default) 1 Enable the horizontal mirroring function V\_MIRROR Enable the vertical mirroring function of main channel. 0 Normal operation (default) 1 Enable the vertical mirroring function ENHANCE Enable the image enhancement function of main channel. 0 Normal operation (default) 1 Enable the image enhancement function BLANK Enable the blank of main channel. O Disable the blank (default) 1 Enable the blank BOUND Enable the channel boundary of main channel. 0 Disable the channel boundary 1 Enable the channel boundary (default) BLINK Enable the boundary blink of main channel when boundary is enabled. 0 Disable the boundary blink (default) 1 Enable the boundary blink | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | |------|----|-------|-----|-------------|-----|-----|-----------|-----|-----|-----|--|--|--| | | 0 | 1x12 | 0 | | | | | | | | | | | | | 1 | 1x1A | | RECALL_ADDR | | | | | | | | | | | _ ^ | 2 | 1x22 | 0 | | | N | ECALL_ADL | JK. | | | | | | | | 3 | 1x2A | | | | | | | | | | | | | RECALL ADDR | Define the recall address for main channel. | |---------------|---------------------------------------------| | NEO/NEE /NDDN | Define the recall address for main charmer. | | 0-3 | Reserved address. Do not use this val | ue | |-------|---------------------------------------|----| | 4-15 | Available address for 64M SDRAM | | | 4-31 | Available address for 128M SDRAM | | | 4-63 | Available address for 256M SDRAM | | | 4-127 | Available address for 512M SDRAM | | | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|--------|--------|----------|----------|---------|-------|-------|-------| | | 0 | 1x13 | | | | | | | | | | _ | 1 | 1x1B | RECALL | FREEZE | H_MIRROR | V_MIRROR | ENHANCE | BLANK | BOUND | BLINK | | _ ^ | 2 | 1x23 | _DM | | 3 | 1x2B | | | | | | | | | RECALL DM Enable the recall function of dummy channel. - 0 Disable the recall function (default) - 1 Enable the recall function FREEZE\_DM Enable the freeze function of dummy channel. - 0 Normal operation (default) - 1 Enable the freeze function H\_MIRROR\_DM Enable the horizontal mirroring function of dummy channel. - 0 Normal operation (default) - 1 Enable the horizontal mirroring function V\_MIRROR\_DM Enable the vertical mirroring function of dummy channel. - 0 Normal operation (default) - 1 Enable the vertical mirroring function ENHANCE\_DM Enable the image enhancement function of dummy channel. - 0 Normal operation (default) - 1 Enable the image enhancement function BLANK\_DM Enable the blank of dummy channel. - O Disable the blank (default) - 1 Enable the blank BOUND\_DM Enable the channel boundary of dummy channel. - 0 Disable the channel boundary - 1 Enable the channel boundary (default) BLINK\_DM Enable the boundary blink of dummy channel when boundary is enabled. - 0 Disable the boundary blink (default) - 1 Enable the boundary blink | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | |------|----|-------|-----|-----|----------------|-----|----------|-----|-----|-----|--|--|--| | | 0 | 1x14 | | | | | | | | | | | | | | 1 | 1x1C | 0 | | RECALL_ADDR_DM | | | | | | | | | | _ ^ | 2 | 1x24 | 0 | | | KEC | ALL_ADDR | | | | | | | | | 3 | 1x2C | | | | | | | | | | | | RECALL\_ADDR\_DM Define the recall address for dummy channel. | 0-3 | Reserved address. Do not use this value | |-------|-----------------------------------------| | 4-15 | Available address for 64M SDRAM | | 4-31 | Available address for 128M SDRAM | | 4-63 | Available address for 256M SDRAM | | 4-127 | Available address for 512M SDRAM | | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | 0 | 1x15 | | 0 | 0 | 69, | | | | | | | 1 | 1x1D | 0 | | | 0 | 0 | | 0 | 0 | | ^ | 2 | 1x25 | | | | U | v | U | U | U | | | 3 | 1x2D | | | | | | | | | This is reserved register. For normal operation, the above value should be set in this register. | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|----------------|-----|---------|------------------------------------|-----|-------|-------|-----| | | 0 | 1x16 | PB_AUTO<br>_EN | | | <b>5</b> ) ( <b>5</b> ) 1 <b>7</b> | | | | | | Х | 1 | 1x1E | 0 | 0 | PB_STOP | EVENT<br>_PB | | PB_CH | I_NUM | | | | 2 | 1x26 | 0 | | | _FD | | | | | | | 3 | 1x2E | 0 | | | | | | | | PB\_AUTO\_EN Enable the auto strobe and auto cropping function for playback input - 0 Disable the auto strobe/cropping function (default) - 1 Enable the auto strobe/cropping function PB\_STOP Disable the auto strobe operation for playback input - 0 Normal operation (default) - 1 Disable the auto strobe operation for playback input EVEN\_PB Enable the event strobe function for playback input - 0 Disable the event strobe function for playback input - 1 Enable the event strobe function for playback input PB\_CH\_NUM Select the channel number from playback input for display PB\_CH\_NUM[3:2] represents the stage of cascaded chips - 0 Master chip - 1 1<sup>st</sup> slaver chip - 2 2<sup>nd</sup> slaver chip - 3 3<sup>rd</sup> slaver chip PB\_CH\_NUM[1:0] represents the channel number - 0 Channel 0 - 1 Channel 1 - 2 Channel 2 - 3 Channel 3 | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | Х | 1x2F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|-----|-----|-----|------|--------|-----|-----|-----| | | 0 | 1x30 | | | | | | | | | | | 1 | 1x34 | | | | DIC | CHL | | | | | | 2 | 1x38 | | | | FIC | /I IL | | | | | X | 3 | 1x3C | | | | | | | | | | _ ^ | 0 | 1x40 | | | | | | | | | | | 1 | 1x44 | | | | DICH | L_DM | | | | | | 2 | 1x48 | | | | РІСП | L_DIVI | | | | | | 3 | 1x4C | | | | | | | | | **PICHL** Define the horizontal left position of channel 0 Left end (default) : : 4) Right end | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|-----|-----|-----|-------|--------|-----|-----|-----| | | 0 | 1x31 | | | | | | | | | | | 1 | 1x35 | | | | DIC | HR | | | | | | 2 | 1x39 | | | | FIC | ol IIX | | | | | X | 3 | 1x3D | | | | | | | | | | _ ^ | 0 | 1x41 | | | | | | | | | | | 1 | 1x45 | | | | DICUI | R_DM | | | | | | 2 | 1x49 | | | | РІСПІ | K_DIVI | | | | | | 3 | 1x4D | 4 | | | | | | | | **PICHR** Define the horizontal right position of channel region 0 Left end (default) 5) Right end | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|-----|-----|-----|------|-------|-----|-----|-----| | | 0 | 1x32 | | | | | | | | | | | 1 | 1x36 | | | | PIC | `\/T | | | | | | 2 | 1x3A | | | | FIC | , V I | | | | | X | 3 | 1x3E | | | | | | | | | | ^ | 0 | 1x42 | | | | | | | | | | | 1 | 1x46 | | | | PICV | T DM | | | | | | 2 | 1x4A | | | | FICV | | | | | | | 3 | 1x4E | | | | | | | | | **PICVT** Define the vertical top position of channel region. 0 Top end (default) : : 120 Bottom end for 60Hz system : : 6) Bottom end for 50Hz system | Path | CH | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|-----|-----|-----|-------|--------|-----|-----|-----| | | 0 | 1x33 | | | | | | | | | | | 1 | 1x37 | | | | DIC | CVB | | | | | | 2 | 1x3B | | | | FIC | 740 | | | | | X | 3 | 1x3F | | | | | | | | | | ^ | 0 | 1x43 | | | | | | | | | | | 1 | 1x47 | | | | DICV/ | B_DM | | | | | | 2 | 1x4B | 7. | | | FICV | D_DIVI | | | | | | 3 | 1x4F | | | | | | | | | **PICVB** Define the vertical bottom position of channel region. 0 Top end (default) : : 120 Bottom end for 60Hz system : : 7) Bottom end for 50Hz system | Ind | dex | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-----|-----|------|-------|-----|-----|------|-------|-----| | 1x | 50 | | MPPS | SET_X | | | MDDG | SET_Y | | MPPSET\_X Select the function for MPPDEC\_X[3:0] pins. MPPSET\_Y Select the function for MPPDEC\_Y[3:0] pins. For the following 0~5 value, MPPDEC0 ~ MPPDEC3 data comes from VIN0 ~ VIN3 and for 6~F value, comes from CH0 ~ CH3. - 0 Input Mode (default) - 1 Horizontal sync - 2 Vertical sync - 3 Field flag - 4 Video loss - 5 Motion detection - 6 Blind detection - 7 Strobe acknowledge of display path - 8 Strobe acknowledge of record path - 9 Not supported - A Not supported - B LSB 4 bits of Channel ID information in record path for switch mode - [3:2] Stage of cascaded chips - [1:0] Video input path - C MSB 4 bits of Channel ID information in record path for switch mode - [3] Channel ID Latch Enable Pulse - [2] New switching Information - [1] Switch mode for Field or Frame - [0] Analog Switch Path Information - D Not supported - E Channel Information of Queue in record path for switch mode - [3:2] Stage of cascaded chips - [1:0] Channel number - F Encoder Timing - [3] HSENC - [2] VSENC - [1] FLDENC - [0] LINK | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-----|----------|---------------|----------|-----|-----|-------|------| | Υ | 1x51 | 0 | FRAME_OP | FRAME_<br>FLD | DIS_MODE | 0 | 0 | SIZE_ | MODE | FRAME\_OP Select the frame operation mode for record path. - 0 Normal operation mode (Default) - 1 Frame operation mode DIS\_MODE Select the record mode depending on FRAME\_OP. When $FRAME_OP = 0$ - 0 Normal record mode (Default) - 1 DVR normal record Mode When $FRAME_OP = 1$ - 0 Frame record mode - 1 DVR frame record mode FRAME\_FLD Select the displayed field when FRAME\_OP = "1". - 0 Odd field is displayed (default) - 1 Even field is displayed SIZE\_MODE Select the active pixel size per line - 0 720 pixels (default) - 1 704 pixels - 2 640 pixels - 3 640 pixels | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|--------|-----|-----|-----|-----|-----|-----|-----| | Υ | 1x52 | TBLINK | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **TBLINK** Control the blink period of channel boundary. - 0 Blink for every 30 fields (default) - 1 Blink for every 60 fields | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | Υ | 1x53 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-----|------|-------|-----------|-----|------|------|-----| | ĺ | Υ | 1x54 | 0 | STRE | S_FLD | DUAL_PAGE | | STRB | _REQ | | STRB\_FLD Control the field mode for strobe operation. 0 Capture odd field only (default) 1 Capture even field only 2 Capture first field of any field 3 Capture frame DUAL\_PAGE Set dual page mode. 0 Normal strobe operation for each channel (default) 1 Enable the dual page operation STRB\_REQ Request strobe operation. STRB\_REQ[3:0] represents the channel 3 to 0 0 None operation (default) 1 Request to start strobe operation | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|--------|-------|-----|----------|-----|----------------|---------|-------| | Υ | 1x55 | NOVID. | _MODE | 0 | CH_START | 0 | MEM_OP_<br>_EN | INVALID | _MODE | NOVID\_MODE Select the indication method for no video detected channel - 0 Bypass (default) - 1 Capture last image - 2 Blanked with blank color - 3 Capture last image and blink channel boundary CH\_START Enable the digital channel ID in horizontal boundary of channel - 0 Disable the digital channel ID in horizontal boundary (default) - 1 Enable the digital channel ID in horizontal boundary MEM\_OP\_EN Disable 4 channel record output mode - 0 Enable 4 channel record output mode (default) - 1 Disable 4 channel record output mode INVALID\_MODE No channel area indication In horizontal and vertical active region - 0 Background layer with background color (default) - 1 Y = 0, Cb/Cr = 128 - 2 Y/Cb/Cr = 0 - $3 \quad Y/Cb/Cr = 0$ In horizontal and vertical blanking region - 0 Y = 16, Cb/Cr = 128 (default) - 1 Background layer with background color - 2 Y = 0, Cb = {0, F, V, 0, Cascade, linenum[8:7]}, Cr = {0, linenum[6:0]} - $3 \quad Y/Cb/Cr = 0$ | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|----------|-----------|---------|-----|-------------|-----|-----|-----| | ĺ | Υ | 1x56 | MUX_MODE | TRIG_MODE | MUX_FLD | | PIN_TRIG_MD | | 0 | 0 | MUX\_MODE Define the switch mode. 0 Switch channel with still picture (default) 1 Switch channel with live picture TRIG\_MODE Define the switch trigger mode. 0 MUX with external trigger from host (default) 1 MUX with internal trigger MUX\_FLD Control the capturing field for switch operation. 0 Capture odd field only (default) 1 Capture even field only 2 Capture frame 3 Capture frame PIN\_TRIG\_MD Select the triggering input when external trigger mode 0 Triggering by EXT\_TRIG register 1 Triggering by positive edge of TRIGGER pin 2 Triggering by negative edge of TRIGGER pin 3 Triggering by both positive and negative edge of TRIGGER pin | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-----------|-----|----------|-----|-----|-----|-----|-----| | Ī | Υ | 1x57 | STRB_AUTO | | QUE_SIZE | | | | | | STRB\_AUTO Enable for Auto Strobe Mode for FUNC\_MODE = 1 0 Auto Strobe Disable (default) 1 Auto Strobe Enable QUE\_SIZE Define the actual using queue size. 0 Queue size = 1 (default) : : 8) Queue size = 128 | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |---|------|-------|--------|------------------|----------|-----------|-----|-----------|-----|-----|--| | Ī | Υ | 1x58 | | QUE_PERIOD [7:0] | | | | | | | | | | | 1x59 | QUE_PE | RIOD [9:8] | EXT_TRIG | INTR_REQY | | MUX_WR_CH | | | | QUE\_PERIOD Trigger period for internal trigger mode. 0 Trigger period = 1 field (default) : : 1023 Trigger period = 1024 fields EXT\_TRIG Make trigger when TRIG\_MODE = "0". 0 None operation (default) 1 Request to start MUX with external trigger mode INTR\_REQY Request to start the switch operation with interrupt in record path 0 None operation (default) 1 Request to start the switch operation with interrupt MUX\_WR\_CH Channel number to be written in internal MUX queue or in interrupt trigger. MUX\_WR\_CH[3:2] stands for stage of cascaded chips 0 Master chip (default) 1 1<sup>st</sup> slaver chip 2 2<sup>nd</sup> slaver chip 3 3<sup>rd</sup> slaver chip MUX\_WR\_CH[1:0] stands for channel number 0 Channel 0 (default) 1 Channel 1 2 Channel 2 3 Channel 3 | P | ath | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-----|-------|--------|-----|-----|-----|----------|-----|-----|-----| | | Υ | 1x5A | QUE_WR | | | | QUE_ADDR | | | | QUE\_WR Control to write internal queue data. 0 None operation (default) 1 Request to start writing QUE\_CH in internal queue of QUE\_ADDR QUE\_ADDR Define the queue address. 0 1<sup>st</sup> queue address (default) : : 9) 128<sup>th</sup> queue address | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-----|------------------|------------------|----------|-----------------|-----------|-----------------|-----------------| | Ī | < | 1x5B | 0 | Q_POS_RD<br>_CTL | Q_DATA_ | _RD_CTL | MUX_SKIP<br>_EN | ACCU_TRIG | QUE_CNT_<br>RST | QUE_POS_<br>RST | | | ĭ | 1x5C | | | | MUX_SKIF | P_CH[15:8] | | | | | | | 1x5D | | | MUX_SKIP_CH[7:0] | | | | | | Q\_POS\_RD\_CTL Control the read mode of the QUE\_ADDR 0 Current queue address of internal queue (default) 1 Written value into the QUE\_ADDR Q\_DATA\_RD\_CTL Control the read mode of the MUX\_WR\_CH 0 Current queue data of internal queue (default) 1 Written value into the MUX\_WR\_CH 2,3 Queue data at the QUE\_ADDR MUX\_SKIP\_EN Enable the switch skip mode 0 Disable the switch skip mode 1 Enable the switch skip mode ACCU\_TRIG Adjust the switch timing in external triggering via the TRIGGER pin 0 Output is delayed in 4 fields from triggering (default) 1 Output is matched with triggering QUE\_CNT\_RST Reset the internal field counter to count queue period. 0 None operation (default) Reset the field counter QUE\_POS\_RST Reset the queue address. 0 None operation (default) 1 Reset the queue address and restart address MUX\_SKIP\_CH Define the switch skip channel MUX\_SKIP\_CH[15:0] stands for channel 15 ~ 0 including cascaded chip 0 Normal operation (default) Skip channel | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-----|-----|-----|---------|----------|-----|-----|-----| | Υ | 1x5E | | | | CHID_MU | JX_OUT * | | | | Notes "\*" stand for read only register CHID\_MUX\_OUT Channel ID of current field/frame in switch operation CHID\_MUX\_OUT [7] represents the channel ID latch enable pulse 0->1 Rising edge for updating the channel ID 1->0 Falling edge after 16 clock \* 18.5 ns from rising edge CHID\_MUX\_OUT [6] represents Updated Picture in switch operation - 0 No Updated - 1 Updated by New Switching CHID\_MUX\_OUT [5] represents the field mode in switch operation - 0 Frame mode - 1 Field mode CHID\_MUX\_OUT [4] represents analog switching path - 0 Analog switching 0 path - 1 Analog switching 1 path CHID\_MUX\_OUT [3:2] represents the stage of cascaded chip for switch operation - 0 Master chip - 1 1st slaver chip - 2 2<sup>nd</sup> slaver chip - 3 3<sup>rd</sup> slaver chip CHID\_MUX\_OUT [1:0] represents the channel number for switch operation - 0 Channel 0 - 1 Channel 1 - 2 Channel 2 - 3 Channel 3 | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|------|------|-----|-----|-----|-----|-----|-----| | Υ | 1x5F | FRZ_ | _FLD | BND | COL | BGD | COL | BLK | COL | #### FRZ\_FLD Select the image with freeze function or with last capture on video loss. - 0 Last image - 1 Last image of 1 field before - 2 Last image of 2 fields before (default) - 3 Last image of 3 fields before #### **BNDCOL** Define the boundary color of channel. - 0 0% Black - 1 25% Gray - 2 75% Gray - 3 100% White (default) Channel boundary color is changed according to this value when boundary is blinking. - 0 100% White - 1 100% White - 2 0% Black - 3 0% Black (default) #### **BGDCOL** Define the background color. - 0 0% Black - 1 40% Gray (default) - 2 75% Gray - 3 Blue (100% Amplitude 100% Saturation) #### **BLKCOL** Define the color for blanked channel. - 0 0% Black - 1 40% Gray - 2 75% Gray - 3 Blue (100% Amplitude 100% Saturation) (default) | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|-------|--------|-------|--------|-----|-----|-------|--------| | | 0 | 1x60 | | | | | | | | | | _ | 1 | 1x63 | CH_EN | POP_UP | ELING | MODE | 0 | 0 | DEC 5 | ATH Y | | Ī | 2 | 1x66 | CH_EN | FOF_UF | FUNC_ | INIODE | U | U | DEC_F | AIII_I | | | 3 | 1x69 | | | | | | | | | CH\_EN Enable the channel. 0 Disable the channel (default) 1 Enable the channel POP\_UP Enable pop-up. 0 Disable pop-up (default) 1 Enable pop-up FUNC\_MODE Select the operation mode. 0 Live mode (default) 1 Strobe mode 2-3 Switch mode DEC\_PATH\_Y Select the video input for each channel. 0 Video input from internal video decoder on VINO pins (default) 1 Video input from internal video decoder on VIN1 pins 2 Video input from internal video decoder on VIN2 pins 3 Video input from internal video decoder on VIN3 pins | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|-----|--------|------------|------------|---------|--------|-------|--------| | | 0 | 1x61 | | | | | | | | | | | 1 | 1x64 | 0 | EDEE7E | ⊔ MIDDOD | V MIDDOD | ENHANCE | BLANK | BOUND | BLINK | | ı | 2 | 1x67 | U | FREEZE | H_IVIIKKOK | V_IVIIKKOK | ENHANCE | DLAINN | BOUND | DLIINK | | | 3 | 1x6A | | | | | | | | | FREEZE Enable the freeze function of main channel. 0 Normal operation (default) 1 Enable the freeze function H\_MIRROR Enable the horizontal mirroring function of main channel. 0 Normal operation (default) 1 Enable the horizontal mirroring function V\_MIRROR Enable the vertical mirroring function of main channel. 0 Normal operation (default) 1 Enable the vertical mirroring function ENHANCE Enable the image enhancement function of main channel. 0 Normal operation (default) 1 Enable the image enhancement function BLANK Enable the blank of main channel. 0 Disable the blank (default) 1 Enable the blank BOUND Enable the channel boundary of main channel. O Disable the channel boundary 1 Enable the channel boundary (default) BLINK Enable the boundary blink of main channel when boundary is enabled. 0 Disable the boundary blink (default) 1 Enable the boundary blink | Path | СН | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|----|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | 0 | 1x62 | | | | | | | | | | | 1 | 1x65 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ı | 2 | 1x68 | U | U | U | U | U | U | U | U | | | 3 | 1x6B | | | | | | | | | This is reserved register. For normal operation, the above value should be set in this register. | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Υ | 1x6C | PIC_S | SIZE3 | PIC_S | SIZE2 | PIC_S | SIZE1 | PIC_S | SIZE0 | PIC\_SIZE Define the channel size when normal record mode or DVR normal record mode - 0 QUAD size - 1 Full size for horizontal and Half size for vertical size - 2 Half size for horizontal and Full size for vertical size - 3 Full size When Frame record mode or DVR frame record mode - 0 CIF size (Half size for horizontal and Full size for vertical size) - 1 Full size in frame record mode or DVR frame record mode - 2/3 Not Available | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|-------|------|-------|------|-------|------|-------|------| | Υ | 1x6D | PIC_F | POS3 | PIC_I | POS2 | PIC_I | POS1 | PIC_I | POS0 | #### PIC\_POS #### Define the channel start position #### When Normal record mode - 0 No offset for both horizontal and vertical direction - 1 Half offset for horizontal and no offset for vertical direction - 2 No offset for horizontal and half offset for vertical direction - 3 Half offset for horizontal and half offset for vertical direction #### When Frame record mode - 0 No offset for both horizontal and vertical direction - 1 Half offset for horizontal and no offset for vertical direction - 2 No offset for horizontal and field offset for vertical direction - 3 Half offset for horizontal and field offset for vertical direction #### When DVR normal record mode - 0 No offset for both horizontal and vertical direction - 1 1/4 Quarter offset for vertical direction - 2 Half offset for vertical direction - 3 3/4 Quarter offset for vertical direction #### When DVR Frame record mode - 0 No offset for both horizontal and vertical direction - 1 Half offset for vertical direction - 2 Field offset for vertical direction - 3 Field and half offset for vertical direction | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-----|--------|----------|-----|-----|--------|----------|-----| | Ī | > | 1x6E | | MUX_OL | JT_CH0 * | | | MUX_OL | JT_CH1 * | | | | Ţ | 1x6F | | MUX_OL | JT_CH2 * | | | MUX_OL | JT_CH3 * | | MUX\_OUT\_CH0 MUX\_OUT\_CH1 Channel Information in current field/frame for switch operation Channel Information in next field/frame for switch operation MUX\_OUT\_CH2 Channel Information after 2 fields for switch operation MUX\_OUT\_CH3 Channel Information after 3 fields for switch operation MUX\_OUT\_CH [3:2] represents the stage of cascaded chips Master chip (default) 1<sup>st</sup> slaver chip 1 2<sup>nd</sup> slaver chip 3<sup>rd</sup> slaver chip MUX\_OUT\_CH [1:0] represents the channel number Channel 0 (default) 0 1 Channel 1 Channel 2 3 Channel 3 | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|----------------|-------------------|----------|----------|-----|----------------|----------|----------| | Υ | 1x70 | POS_CTL<br>_EN | POS_TRIG<br>_MODE | POS_TRIG | POS_INTR | 0 | POS_RD<br>_CTL | POS_DATA | A_RD_CTL | POS\_CTL\_EN Enable the position/popup control 0 Disable the position/popup control (default) 1 Enable the position/popup control POS\_TRIG\_MODE Select the position/popup trigger mode 0 External trigger mode (default) 1 Internal trigger mode POS\_TRIG Request the external trigger on external trigger mode 0 None Operation (default) 1 Request to start position/popup control in external trigger mode POS\_INTR Request to start position/popup control with interrupt 0 None Operation (default) 1 Request to start position/popup control with interrupt INTR\_REQ Request interrupt MUX 0 None operation (default) 1 Request to start MUX with interrupt 1 Request to start position/popup control with interrupt POS\_RD\_CTL Control the read mode for the POS\_QUE\_ADDR O Current queue address for internal position/popup queue (default) 1 Written value into the POS\_QUE\_ADDR POS\_DATA\_RD\_CTL Control the read mode for the POS\_CH 0 Current Queue Data for Internal Queue (default) 1 Written POS\_CH value 2 Queue Data of the POS\_QUE\_ADDR 3 Queue Data of the POS\_QUE\_ADDR | Pa | ath | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |----|-----|-------|---------|-------------------|----------------|-----|-----|------------|-----|-----| | | Y | 1x71 | POS_QUE | _PER[9:8] | POS_FLD_<br>MD | | P | OS_QUE_SIZ | ΖE | | | | | 1x72 | | POS_QUE_PER [7:0] | | | | | | | POS\_QUE\_SIZE Select the position/popup queue size 0 Queue size = 1 (default) : : 10) Queue size = 32 POS\_FLD\_MD Select the position/popup queue period unit 0 Frame (default) 1 Field POS\_QUE\_PER Trigger period for internal trigger mode. O Trigger period = 1 field or frame (default) : : 11) Trigger period = 1024 fields or frames | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |------|-------|-----|------|------|-----|---------|-----|-----|-----|--| | > | 1x73 | | POS | _CH0 | | POS_CH1 | | | | | | ī | 1x74 | | POS. | _CH2 | | POS_CH3 | | | | | POS\_CH Define the channel for each region POS\_CH0 stands for No offset region of both H/V POS\_CH1 stands for half offset of H POS CH2 stands for half offset of V POS\_CH3 stands for half offset of both H/V POS\_CH [3:2] stands for the order of cascade chips - 0 Master chip (default) - 1 1<sup>st</sup> slaver chip - 2 2<sup>nd</sup> slaver chip - 3 3<sup>rd</sup> slaver chip POS\_CH [1:0] stands for the channel number - 0 Channel 0 (default) - 1 Channel 1 - 2 Channel 2 - 3 Channel 3 | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|-------|----------------|-----------------|-----------------|-----|-----|------------|-----|-----| | Υ | 1x75 | POS_QUE<br>_WR | POS_CNT<br>_RST | POS_QUE<br>_RST | | PC | DS_QUE_ADI | DR | | POS\_QUE\_WR Control to write internal position queue data - None operation (default) - Write data into the POS\_CH register at the POS\_QUE\_ADDR POS\_CNT\_RST Reset the internal field counter to count queue period for position queue. - None operation (default) - 1 Reset the field counter POS\_QUE\_RST Reset the queue address for position queue. - None operation (default) - Reset the queue address and restart address 1 POS\_QUE\_ADDR Define the queue address. 1<sup>st</sup> queue address (default) 12) 32<sup>nd</sup> queue address | | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-------|-----|-----|-----|-----|-----|-----|------|-----| | Ī | 1x76 | | FLD | _OP | | | DVF | R_IN | | FLD\_OP Enable Field to Frame Conversion mode. FLD\_OP[3:0] stands for the channel 3 to channel 0 - Normal operation (default) - Enable Field to Frame Conversion mode DVR\_IN Enable DVR to Normal Conversion mode. DVR\_IN[3:0] stand for the channel 3 to channel 0 - Normal operation (default) - DVR to Normal Conversion mode | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | 1x77 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|--------|--------|-----| | 1x78 | 0 | 0 | 0 | 0 | 0 | IRQPOL | IRQRPT | 0 | IRQPOL Select the IRQ polarity. 0 Active high (default) 1 Active low IRQRPT Select the IRQ mode. IRQ pin maintains the state "1" until the interrupt request is cleared (default) Interrupt request is repeated with 5msec period via IRQ pin when interrupt is not cleared in long time. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|--------|--------|-----|-----|---------|---------|-----| | 1x79 | | IRQENA | _NOVID | | | IRQENA_ | _MOTION | | IRQENA\_NOVID Interrupt enable for corresponding video-loss detection. IRQENA\_NOVID[3:0] stand for VIN3 to VIN0. 0 Interrupt is disabled (default) 1 Interrupt is enabled IRQENA\_MOTION Interrupt enable for corresponding motion detection. IRQENA\_MOTION [3:0] stand for VIN3 to VIN0. 0 Interrupt is disabled (default) 1 Interrupt is enabled | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|--------|--------|-----|-----|--------|--------|-----| | 1x7A | | IRQCLR | _NOVID | | | IRQCLR | R_MDBD | | IRQCLR\_NOVID Setting "1" to clear interrupt request for corresponding video-loss detection. This bit is cleared by itself in a few clocks after setting "1". IRQCLR\_NOVID [3:0] stand for VIN3 to VIN0. IRQCLR\_MDBD Setting "1" to clear interrupt request for corresponding motion and blind detection. This bit is cleared by itself in a few clocks after setting "1". IRQENA\_MD\_BD [3:0] stand for VIN3 to VIN0. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-------|---------|-----|-----|-------|---------|-----| | 1x7B | | DET_N | IOVID * | | | DET_M | * NOITC | | Notes "\*" stand for read only register DET\_NOVID Status of video loss detection. DET\_NOVID[3:0] stand for VIN3 to VIN0. 0 Video is alive 1 Video loss is detected DET\_MOTION Status of motion detection. DET\_MOTION[3:0] stand for VIN3 to VIN0. 0 No motion 1 Motion is detected | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|--------|--------|-----|-----|-------|---------|-----| | 1x7C | | IRQENA | _BLIND | | | DET_E | BLIND * | | Notes "\*" stand for read only register IRQENA\_BLIND Interrupt enable for corresponding blind detection. IRQENA\_BLIND[3:0] stand for VIN3 to VIN0. 0 Interrupt is disabled (default) 1 Interrupt is enabled DET\_BLIND Status of blind detection. DET\_BLIND[3:0] stand for VIN3 to VIN0. No blinded video 1 Blind video is detected | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-------|-----------|-----|------|-------|-----------|-----| | 1x7D | MCLK. | _FR_Y | MCLK_PH_Y | 0 | MCLK | _FR_X | MCLK_PH_X | 0 | MCLK\_FR\_X MCLK\_FR\_Y Control the clock frequency of the CLK54MEMX Pin Control the clock frequency of the CLK54MEMY Pin 0 54 MHz (default) 27 MHz 27 MHz 27 MHz MCLK\_PH\_X MCLK\_PH\_Y Control the clock phase of the CLK54MEMX pin Control the clock phase of the CLK54MEMY pin 0 None operation (default) 1 Phase Inverting | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|------|-------|-----|-----|------|-------|-----| | 1x7E | | MCLK | DEL_Y | | | MCLK | DEL_X | | MCLKDEL\_X MCLKDEL\_Y Control the clock delay of the CLK54MEMX pin Control the clock delay of the CLK54MEMY pin The delay can be controlled by 1ns. The default value is 0. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|----------|-----|-----|-----|-----|-----|-----|-----| | 1x7F | MEM_INIT | 0 | 1 | 0 | 0 | 0 | 0 | 1 | MEM INIT Initialize operation mode of SDRAM. This is cleared by itself after setting "1". - 0 None operation (default) - 1 Request to start initializing operation mode of SDRAM | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|------|----------|-----|-------|------|-------|------|-------| | 1x80 | ENC_ | ENC_IN_X | | _IN_Y | CCIR | _IN_X | CCIR | _IN_Y | ENC IN Select the video data input of video encoder for analog output. - O Display path video data without OSD and mouse overlay (default) - 1 Display path video data with OSD and mouse overlay - 2 Record path video data without OSD and mouse overlay - 3 Record path video data with OSD and mouse overlay CCIR\_IN Select the video data input of ITU-R BT 656 encoder for digital output. - O Display path video data without OSD and mouse overlay (default) - 1 Display path video data with OSD and mouse overlay - 2 Record path video data without OSD and mouse overlay - 3 Record path video data with OSD and mouse overlay When realtime output mode for VDOUTY Pin (1x83, BYPASS\_Y = 11b), Select the video data output of VDOUTY Pin. When Timing Multiplexed with 54MHz via CCIR\_OUT\_Y[1] = 1 0/1 Video Input 0/1 2/3 Video Input 2/3 When 27MHz output mode via CCIR\_OUT\_SEL\_Y[1] = 0 - 0 Video Input 0 - 1 Video Input 1 - 2 Video Input 2 - 3 Video Input 3 | | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-------|-----------|-----|---------------------------------|-----|-----|------------|-----|-----| | Ī | 1x81 | DAC_PD_YX | | DAC_OUT_YX DAC_PD_CX DAC_OUT_CX | | | | | ( | | Ī | 1x82 | DAC_PD_YY | | DAC_OUT_YY | | | DAC_OUT_CY | | | DAC\_PD Enable the power down of DAC. 0 Normal operation (default) 1 Enable power down of DAC DAC\_OUT Define the analog video format. DAC\_OUT[2] represents the selected path for output. 0 Display path (default) 1 Record path DAC\_OUT[1:0] represents the selected mode for output. 0 No Output (default) 1 CVBS 2 Luminance 3 Chrominance | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|----------|------------|-----|------|------|--------|-------| | 1x83 | 0 | CCIR_601 | CCIR_OUT_X | | BYPA | SS_Y | CCIR_0 | Y_TUC | **CCIR 601** Define the digital data output format. - 0 ITU-R BT.656 mode (default) - 1 ITU-R BT.601 mode BYPASS\_Y Define the digital data output format for VDOUTY Pin. - 13) Normal Operation (default) - 1 Reserved - 2 Reserved - 3 Decoder Data Bypass for Realtime Output CCIR\_OUT Define the mode of ITU-R BT.656 digital output. The default value is "0" for CCIR OUT X, but "1" for CCIR OUT Y. When ITU-R BT.656 is selected (CCIR\_601 = 0) - O Display path video data with single output mode (27MHz) - 1 Record path video data with single output mode (27MHz) - 2 Display and Record path video data with dual output mode (54MHz) - 3 Record and Display path video data with dual output mode (54MHz) When ITU-R BT.601 is selected (CCIR 601 = 1) - 0 Display path video data with single output mode (13.5MHz) - 1 Record path video data with single output mode (13.5MHz) - 2 Dual output mode with Display and Record path video data (27MHz) - 3 Dual output mode with Record and Display path video data (27MHz) | In | dex | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |----|-----|--------------|----------|--------|---------|-----------------|---------------|---------------|----------------| | 1 | x84 | ENC_<br>MODE | CCIR_LMT | ENC_VS | ENC_FLD | CCIR_<br>FLDPOL | ENC_<br>HSPOL | ENC_<br>VSPOL | ENC_<br>FLDPOL | ENC\_MODE Define the operation mode of video encoder. 0 Slave mode operation (default) 1 Master mode operation CCIR\_LMT Control the data range of ITU-R BT 656 output. 0 Bypass (default) 1 Data range is limited to 1 ~ 254 code ENC\_VS Define the vertical sync detection type. 0 Detect vertical sync from VSENC pin (default) 1 Detect vertical sync from combination of HSENC and FLDEN pins ENC\_FLD Define the field polarity detection type 0 Detect field polarity from FLDENC pin (default) 1 Detect field polarity from combination of HSENC and VSENC pins CCIR\_FLDPOL Control the field polarity of ITU-R BT 656 output. 0 High for even field (default) 1 High for odd field ENC\_HSPOL Control the horizontal sync polarity. 0 Active low (default) 1 Active high ENC\_VSPOL Control the vertical sync polarity. 0 Active low (default) Active high ENC\_FLDPOL Control the field polarity. 0 Even field is high (default) 1 Odd field is high | I | ndex | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|-------|-------|-----|-----|-------|-------|-----|-----| | | 1x85 | ENC_\ | /SOFF | | | ENC_\ | /SDEL | | | **ENC\_VSOFF** Compensate the field offset for first active video line. - 0 Apply same ENC\_VSDEL for odd and even field (default) - 1 Apply {ENC\_VSDEL+1} for odd and ENC\_VSDEL for even field - 2 Apply ENC\_VSDEL for odd and {ENC\_VSDEL +1} for even field - 3 Apply ENC\_VSDEL for odd and {ENC\_VSDEL +2} for even field ENC\_VSDEL Control the line delay of vertical sync from active video by 1 line/step. 0 No delayed : : 32 32 line delay (default) . 14) 63 line delay | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |-------|------------------------------|----------------|-----|-----|-----|-----|-----|-----|--| | 1x86 | | ENC_HSDEL[9:2] | | | | | | | | | 1x87 | ENC_HSDEL[1:0] 0 ACTIVE_VDEL | | | | | | | | | ENC\_HSDEL Control the pixel delay of horizontal sync from active video by 1/2 pixel/step. 0 No delayed : ;: 128 64 pixel delay (default) 1023 255 pixel delay ACTIVE\_VDEL Control the line delay of active video by 1 line/step. 0 - 11 Lines delayed . . 12 0 Line delayed (default) . 15) + 13 Lines delayed | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|----------|-----|-----|--------|-------|-----|-----| | 1x88 | 0 | CCIR_STD | | | ACTIVE | _HDEL | | | CCIR\_STD Select ITU-R BT656 standard format for 60Hz system. - 0 240 line for odd and even field (Default) - 1 244 line for odd and 243 line for even field (ITU-R BT.656 standard) ACTIVE\_HDEL Control the pixel delay of active video by 1 pixel/step. 0 - 32 Pixel delay : 32 0 Pixel delay (default) : : 16) + 31 Pixel delay | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|------|------|-----|-----|-----|---------------|----------------|-------------| | 1x89 | ENC_ | _FSC | 0 | 0 | 1 | ENC_<br>PHALT | ENC_<br>ALTRST | ENC_<br>PED | **ENC\_FSC** Set color sub-carrier frequency for video encoder. - 0 3.57954545 MHz (default) - 1 4.43361875 MHz - 2 3.57561149 MHz - 3 3.58205625 MHz **ENC\_PHALT** Set phase alternation. - O Disable phase alternation for line-by-line (default) - 1 Enable phase alternation for line-by-line **ENC\_ALTRST** Reset phase alternation for every 8 field - O Disable phase alternation reset for every 8 field (default) - 1 Enable phase alternation reset for every 8 field **ENC\_PED** Set 7.5IRE for pedestal level - 0 Disable 7.5 IRE for pedestal level - 1 Enable 7.5 IRE for pedestal level (default) | Inde | <b>x</b> [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |------|--------------|-----------|-----|-------|-------|-----------|-----|-------| | 1x8/ | ENC_0 | ENC_CBW_X | | /BW_X | ENC_0 | ENC_CBW_Y | | /BW_Y | **ENC\_CBW** Control the chrominance bandwidth of video encoder. - 0 0.8 MHz - 1 1.15 MHz - 2 1.35 MHz (default) - 3 1.35 MHz **ENC\_YBW** Control the luminance bandwidth of video encoder. - 0 Narrow bandwidth - 1 Narrower bandwidth - 2 Wide bandwidth (default) - 3 Middle band width | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|---------------|-----------------|-----|-----|---------------|-----------------| | 1x8B | 0 | 0 | ENC_<br>BAR_X | ENC_<br>CKILL_X | 0 | 0 | ENC_<br>BAR_Y | ENC_<br>CKILL_Y | ENC\_BAR Enable the test pattern output. - 0 Normal operation (default) - 1 Internal color bar with 100% amplitude 100 % saturation **ENC\_CKILL** Enable the color killing function - 0 Normal operation (default) - 1 Color is killed | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----------------|-----|-----|-----|-----------------|--------|--------|-------| | 1x8C | ENC_HS_<br>LINK | 0 | 0 | 0 | VDOUTY_<br>MODE | HOUT * | VOUT * | FOUT* | Notes "\*" stand for read only register ENC\_HS\_LINK Control the function of the HSENC pin. 0 Encoder Horizontal Sync (default) 1 Link pin for cascade connection VDOUTY\_MODE Control the I/O direction of the VDOUTY pins. 0 Input mode for 4 ch playback input (default) 1 Output mode for normal application HOUT Horizontal sync for Encoder Timing VOUT Vertical sync for Encoder Timing FOUT Field polarity for Encoder Timing | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-------|-------|-------|-------|-------|-------|-------| | 1x8D | ECLK. | _FR_Y | ECLK_ | _PH_Y | ECLK_ | _FR_X | ECLK_ | _PH_X | ECLK\_FR\_X ECLK\_FR\_Y Control the clock frequency of CLK27ENCX pin Control the clock frequency of CLK27ENCY pin - 0 54MHz - 1 27MHz - 2 27MHz - 3 13.5MHz ECLK\_PH\_X ECLK\_PH\_Y Control the clock phase of CLK27ENCX pin Control the clock phase of CLK27ENCY pin - 0 None operation (default) - None operation when clock frequency is not 13.5MHzdegree shift when clock frequency is 13.5MHz - 2 Phase Inverting - 3 Phase Inverting when clock frequency is not 13.5MHz 270 degree shift when clock frequency is 13.5MHz | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-------|-------|-----|-----|-------|-------|-----| | 1x8E | | ECLKI | DEL_Y | | | ECLKI | DEL_X | | ECLKDEL\_X ECLKDEL\_Y Control the clock delay of CLK27ENCX pin Control the clock delay of CLK27ENCY pin The delay can be controlled by 1ns. The default value is 0. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | |-------|-----|---------------------|-----|----------|-------------|-----|-----|-----|--|--|--| | 1x90 | | | | FONT_WR_ | DATA[63:56] | | | | | | | | 1x91 | | | | FONT_WR_ | DATA[55:48] | | | | | | | | 1x92 | | FONT_WR_DATA[47:40] | | | | | | | | | | | 1x93 | | FONT_WR_DATA[39:32] | | | | | | | | | | | 1x94 | | | | FONT_WR_ | DATA[31:24] | | | | | | | | 1x95 | | | | FONT_WR_ | DATA[23:16] | | | | | | | | 1x96 | | FONT_WR_DATA[15:8] | | | | | | | | | | | 1x97 | • | FONT_WR_DATA[7:0] | | | | | | | | | | FONT\_WR\_DATA Font data for 1 line of 1 font. The default value is 0. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|------------|-----|-----|-----| | 1x98 | 0 | | | FC | NT_WR_INDI | ΞX | | | FONT\_WR\_INDEX Define the font index. 0 Index 0 (default) : : 17) Index 127 | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|--------|--------|-----|-----|--------|---------|-----| | 1x99 | | FONT_W | R_PAGE | | | FONT_V | /R_LINE | | FONT\_WR\_PAGE Define the font page to be written. 0 Page 0 (default) : : 15 Page 15 FONT\_WR\_LINE Define the font line to be written. 0 1<sup>st</sup> Line (default) . . 18) 16<sup>th</sup> Line | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|----------------|----------------|-----|-----|-----|-------|----------|-----------------| | 1x9A | FONT_<br>REQ_X | FONT_<br>REQ_Y | 0 | 0 | 0 | FONT. | _WR_TYPE | FONT_<br>WR_FLD | FONT\_REQ Request to start writing font into SDRAM. This bit is cleared by itself after a few clocks. 0 None operation (default) 1 Request to start writing font FONT\_WR\_TYPE Select the font type to be written 0 128 index mode 1 85 index mode 2 64 index mode FONT\_WR\_FLD Select the font field to be written. 0 Odd field (default) 1 Even field | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|---------------|----------|-------|-----|-----|-----------|-----|-----| | 1x9B | CHAR_<br>PATH | CHAR_WR_ | _MODE | | ( | CHAR_VLOC | ; | | CHAR\_PATH Select the path of the display RAM to write character attribute. - 0 Write the display RAM of display path (default) - 1 Write the display RAM of record path CHAR\_WR\_MODE Select the write mode of the display RAM. - 0 Write Character Attribute - 1 Write 1 Character Line Attribute - 2 Write All Character Line Attribute - 3 Write All Character Line Attribute CHAR\_VLOC Define the vertical position of the displayed character. 0 1<sup>st</sup> character in the vertical direction (default) : 19) 29<sup>th</sup> character in the vertical direction | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |-------|-----|-----|-------------|---------|--------------|--------|---------|-----|--| | | 0 | | CHAR_RD_FLD | | CHAR_RD_PAGE | | | | | | 1x9C | ( | ) | CHAR_\ | /F_SIZE | | CHAR_H | HF_SIZE | | | | | ( | ) | | | | | | | | Notes 1. The property of 1x9C address depends on CHAR\_WR\_MODE value. 2. The data property of 1x9C depends on order of writing. FONT\_RD\_FLD Define font field to be displayed - 0 Character is not displayed (default) - 1 Even field font is used for both odd and even field - 2 Odd field font is used for both odd and even field - 3 Both odd and even field font is used for frame display FONT\_RD\_PAGE Define the font page to be displayed 0 Page 0 (default) : : 15 Page 15 FONT\_VF\_SIZE Define the dot size of font for vertical direction 0 10 Line (default) : 3 16 Line FONT HF SIZE Define the horizontal pixel resolution and size of font - 0 8 dots with 360 pixels resolution (default) - 1 10 dots with 360 pixels resolution - 2 12 dots with 360 pixels resolution - 3 14 dots with 360 pixels resolution - 4 16 dots with 360 pixels resolution - 5 16 dots with 720 pixels resolution - 6 20 dots with 720 pixels resolution - 7 24 dots with 720 pixels resolution - 8 28 dots with 720 pixels resolution - 9 32 dots with 720 pixels resolution CHAR\_HLOC Define the horizontal position of displayed character. 0 1<sup>st</sup> character horizontally (default) : : 20) 45<sup>th</sup> character horizontally | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | |-------|---------------|------------|-----|-----|-----|-------|-------|-------|--|--|--| | | 0 | 0 | 0 | 0 | MIX | BLINK | CLASS | 3_COL | | | | | 1x9D | FONT<br>_TYPE | CHAR_INDEX | | | | | | | | | | Notes 1. It should be written in pairs because the data of 1x9D consist of 2 bytes. 2. It is written into display RAM with CHAR\_HLOC, CHAR\_VLOC, and CHAR\_PATH. MIX Enable the alpha blending 0 Disable the alpha blending 1 Enable the alpha blending with video data BLINK Enable the Blink 0 Disable the blink1 Enable the blink CLASS3\_COL Select the color of class3 CLASS3COL0 in register 1xA7~1xAA CLASS3COL1 in register 1xA7~1xAA CLASS3COL2 in register 1xA7~1xAA 2 OLAGOOOL2 in register 4::A7, 4::AA 3 CLASS3COL3 in register 1xA7~1xAA FONT\_TYPE Select the font type 0 Character type 1 Bitmap type CHAR\_INDEX Select the font index 0 1<sup>st</sup> index 21) 128<sup>th</sup> index | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|--------------|--------------|------|------|-----------------|-----------------|-------------------|-------------------| | 1xA0 | RAMCLR<br>_X | RAMCLR<br>_Y | BLK_ | TIME | CLASS0<br>ENA_X | CLASS0<br>ENA_Y | B_CLASS0<br>DIS_X | B_CLASS0<br>DIS_Y | RAMCLR Clear the display RAM. This bit is cleared by itself after finishing display RAM clear. 0 None operation (default) 1 Request to start clearing display RAM BLK\_TIME Select the blink period 0 0.25 second (default) 1 0.5 second 2 1 sec 3 2 sec CLASS0ENA Enable class 0 in character mode. 0 Disable class 0 (default) 1 Enable class 0 B\_CLASS0DIS Disable class 0 in bitmap mode 0 Enable class 0 (default) 1 Disable class 0 | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |---|------|-------|-----|-------|-------|-----|-----------|-----|-----|-----|--| | Ī | Χ | 1xA1 | | CHAR | VSPC | | CHAR HSPC | | | | | | I | Υ | 1xA3 | | CHAR_ | _V3FC | | CHAR_HSPC | | | | | CHAR\_VSPC Vertical space in the displayed characters. 0 No Space (default) : : 15 15 Lines space CHAR\_HSPC Horizontal space in the displayed characters. 0 No space (default) : 22) 30 Pixels space | | Path | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |---|------|-------|-----|------|-------|-----|-----------|-----|-----|-----|--| | Ī | Χ | 1xA2 | | CHAR | VDEL | | CHAR_HDEL | | | | | | ſ | Υ | 1xA4 | | CHAR | _VDEL | | CHAR_HDEL | | | | | CHAR\_VDEL Vertical offset to first displayed character. 0 No offset (default) : : 15 15 Lines offset CHAR\_HDEL Horizontal offset to first displayed character. 0 No offset (default) 23) 30 Pixels offset | | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-------|-----|-------|-------|-----|-----|-------|-------|-----| | ſ | 1xA5 | | CHAR_ | MIX_C | | | CHAR_ | MIX_B | | CHAR\_MIX\_C Control the alpha blending mode with video data in character mode. CHAR\_MIX\_C[3:0] stands for class 3 to 0. - 0 Disable alpha blending function (default) - 1 Enable alpha blending function CHAR\_MIX\_B Control the alpha blending mode with video data in bitmap mode. CHAR\_MIX\_B[3:0] stands for class 3 to 0. - O Disable alpha blending function (default) - 1 Enable alpha blending function The alpha blending Level is controlled via the ALPHA\_OSD (1xBA) register. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-------|-------|-----|-----|-------|-------|-----| | 1xA6 | | CHAR_ | BLK_C | | | CHAR_ | BLK_B | | CHAR\_BLK\_C Control the blink for character mode. CHAR\_BLK\_C[3:0] stands for class 3 to 0. - 0 Disable blink function (default) - 1 Enable blink function CHAR\_BLK\_B Control the blink for bitmap mode. CHAR\_BLK\_B[3:0] stands for class 3 to 0. - O Disable blink function (default) - 1 Enable blink function | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |-------|----------------------------|--------|-------------------------|-----|---------------|-----|-----|-----|--| | 1xA7 | CLASS3COL1_C CLASS 3COL0_C | | | | | | | | | | 1xA8 | | CLASS3 | COL3_C | | CLASS 3COL2_C | | | | | | 1xA9 | | CLASS3 | COL1_B | | CLASS 3COL0_B | | | | | | 1xAA | | CLASS3 | COL3_B | | CLASS 3COL2_B | | | | | | 1xAB | CLASS2COL_C CLASS2COL_B | | | | | | | | | | 1xAC | | CLASS' | COL_C | | CLASS1COL_B | | | | | | 1xAD | | CLASS | CLASSOCOL_C CLASSOCOL_B | | | | | | | CLASS3COL0\_C Color selection 0 of class 3 for character mode CLASS3COL1\_C Color selection 1 of class 3 for character mode CLASS3COL2 C Color selection 2 of class 3 for character mode CLASS3COL3\_C Color selection 3 of class 3 for character mode CLASS3COL0 B Color selection 0 of class 3 for bitmap mode CLASS3COL1\_B Color selection 1 of class 3 for bitmap mode Color selection 2 of class 3 for bitmap mode CLASS3COL2 B CLASS3COL3 B Color selection 3 of class 3 for bitmap mode CLASS2COL C Color selection of class 2 for character mode CLASS2COL B Color selection of class 2 for bitmap mode CLASS1COL C Color selection of class 1 for character mode CLASS1COL B Color selection of class 1 for bitmap mode Color selection of class 0 for character mode CLASS0COL\_C CLASS0COL\_B Color selection of class 0 for bitmap mode Color selection table - 0 White (75% Amplitude 100% Saturation) (default) - 1 Yellow (75% Amplitude 100% Saturation) - 2 Cyan (75 % Amplitude 100 Saturation) - 3 Green (75% Amplitude 100% Saturation) - 4 Magenta (75% Amplitude 100% Saturation) - 5 Red (75% Amplitude 100% Saturation) - 6 Blue (75% Amplitude 100% Saturation) - 7 0% Black - 8 100% White - 9 50% Gray - 10 25% Gray - 11 Blue (75% Amplitude 75% Saturation) - 12 Defined by CLUT0 - 13 Defined by CLUT1 - 14 Defined by CLUT2 - 15 Defined by CLUT3 | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | |-------|----------|---------|-----|------------------|------|-----|-----|-----|--| | 1xAE | | | | CLU <sup>*</sup> | T0_Y | | | | | | 1xAF | | | | CLUT | 0_CB | | | | | | 1xB0 | | | | CLUT | 0_CR | | | | | | 1xB1 | | | | CLU <sup>*</sup> | T1_Y | | | | | | 1xB2 | CLUT1_CB | | | | | | | | | | 1xB3 | | | | CLUT | 1_CR | | | | | | 1xB4 | | | | CLU. | T2_Y | | | | | | 1xB5 | | | | CLUT | 2_CB | | | | | | 1xB6 | | | | CLUT | 2_CR | | | | | | 1xB7 | | CLUT3_Y | | | | | | | | | 1xB8 | | | | CLUT | 3_CB | | | | | | 1xB9 | | | | CLUT | 3_CR | | | | | | CLUT0_Y | Y component for user defined color 0 (default : 0) | |----------|-----------------------------------------------------| | CLUT0_CB | Cb component for user defined color 0 (default : 0) | | CLUT0_CR | Cr component for user defined color 0 (default : 0) | | CLUT1_Y | Y component for user defined color 1 (default : 0) | | CLUT1_CB | Cb component for user defined color 1 (default : 0) | | CLUT1_CR | Cr component for user defined color 1 (default : 0) | | CLUT2_Y | Y component for user defined color 2 (default : 0) | | CLUT2_CB | Cb component for user defined color 2 (default : 0) | | CLUT2_CR | Cr component for user defined color 2 (default : 0) | | CLUT3_Y | Y component for user defined color 3 (default : 0) | | CLUT3_CB | Cb component for user defined color 3 (default : 0) | | CLUT3_CR | Cr component for user defined color 3 (default : 0) | | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|------------------|-----|-------|-------| | 1xBA | 0 | 0 | 0 | 0 | T_CASCADE<br>_EN | 0 | ALPH/ | A_OSD | T\_CASCADE\_EN Enable the infinity cascade mode for display path 0 Normal operation (default) 1 Enable the infinity cascade mode for display path ALPHA\_OSD Select alpha blending mode for OSD 0 50% (default) 1 50% 2 75% 3 25% | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|---------|-----|-----|-----|-------|-------| | 1xBB | 0 | 0 | BYP_MPP | 0 | 1 | 0 | DEC_B | YP_EN | BYP\_MPP Enable the decoder bypass mode using {MPPDEC\_Y, MPPDEC\_X} 0 Normal Operation (default) 1 Enable the decoder bypass mode using MPPDEC DEC\_BYP\_EN Enable the decoder bypass mode using SDRAM interface of Y Path 0 Disable the decoder bypass mode (default) 1 Enable the decoder bypass mode with scaled display path 2 Enable the decoder bypass mode with scaled record path 3 Enable the decoder bypass mode with full D1 | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | 1xBC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This is reserved register. For normal operation, the above value should be set in this register. | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-----|-----|-----|------------|-----|-----|-----|-----| | 1xC0 | 0 | 0 | 0 | VIS_RIC_EN | 0 | 0 | ( | ) | #### VIS\_RIC\_EN Enable Run-in Clock of Analog channel ID during VBI - 0 Disable Run-in Clock (default) - 1 Enable Run-in Clock | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|---------|---------------|-----------------|------------|-----|------|-----|-----| | 1xC1 | VIS_ENA | VIS_EC<br>_EN | VIS_CODE<br>_EN | VIS_MIX_EN | | VIS_ | SEL | | VIS\_ENA Enable the Analog channel ID during vertical blanking interval - 0 Disable the Analog channel ID (default) - 1 Enable the Analog channel ID VIS\_EC\_EN Enable the error correction mode for Auto channel ID - 0 Disable the error correction mode for Auto channel ID (default) - 1 Enable the error correction mode for Auto channel ID VIS\_CODE\_EN Enable the Digital channel ID during VBI - 0 Disable the Digital channel ID (default) - 1 Enable the Digital channel ID VIS\_MIX\_EN Select the Analog channel ID Format - 0 Analog Channel ID Format 1 (default) - Analog Channel ID Format 2 VIS\_SEL Select the kind of channel ID when VIS\_MIX\_EN = 0 VIS\_SEL[3] stand for 8<sup>th</sup> ~ 7<sup>th</sup> line among of 8 line with analog channel ID. VIS\_SEL[2] stand for 6<sup>th</sup> ~ 5<sup>th</sup> line among of 8 line with analog channel ID. VIS\_SEL[1] stand for 4<sup>th</sup> ~ 3<sup>rd</sup> line among of 8 line with analog channel ID. VIS\_SEL[0] stand for 2<sup>nd</sup> ~ 1<sup>st</sup> line among of 8 line with analog channel ID. - 0 Auto Channel ID - 1 User Channel ID | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | |-------|-------------|-----------------------|-----|-------------|-----|-----|-----|-----|--|--| | 1xC2 | | VIS_H_OS | | | | | | | | | | 1xC3 | 0 | 0 0 0 VIS_PIXEL_WIDTH | | | | | | | | | | 1xC4 | VI | IS_LINE_WIDT | ГН | VIS_LINE_OS | | | | | | | | 1xC5 | | VIS_HIGH_VAL | | | | | | | | | | 1xC6 | VIS_LOW_VAL | | | | | | | | | | VIS\_H\_OS Horizontal start offset for Analog channel ID 0 No Offset (default) : : 255 255 pixels Offset VIS\_PIXEL\_WIDTH Pixel width of each bit for Analog channel ID 0 1 pixel (default) : 31 32 pixels VIS\_LINE\_WIDTH Line width for Analog channel ID 0 1 line (default) : : 7 8 lines VIS\_LINE\_OS Vertical start offset from field sync transition for Analog channel ID 0 No offset (default) : : 24) 31 lines VIS\_HIGH\_VAL Magnitude for bit "1" of Analog channel ID VIS\_LOW\_VAL Magnitude for bit "0" of Analog channel ID | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|------------------|-----------|-----------------|------------|------------|------------|-----|------------| | 1xC9 | AUTO_VBI<br>_DET | VBI_EC_ON | VBI_CODE<br>_EN | VIS_RIC_ON | VBI_MIX_ON | VBI_FLT_EN | 0 | VBI_RD_CTL | AUTO\_VBI\_DET Select the Analog channel ID detection mode for playback input 0 Manual Analog channel ID detection mode (default) 1 Automatic Analog channel ID detection mode VBI\_EC\_ON Enable the error correction mode for Auto channel ID O Disable the error correction for Auto channel ID (default) 1 Enable the error correction for Auto channel ID VBI\_CODE\_EN Enable the Digital channel ID detection mode for playback input 0 Disable the Digital channel ID detection mode (default) 1 Enable the Digital channel ID detection mode VBI\_RIC\_ON Select the Run-in clock mode for Analog channel ID 0 No Run-in Clock mode (default) 1 Run-in Clock mode VBI\_MIX\_ON Select the Analog channel ID format for playback input 0 Analog Channel ID format 1 (default) 1 Analog Channel ID format 2 VBI\_FLT\_EN Select the filter mode for playback input 0 Bypass (default) 1 Enable the filter VBI RD CTL Control the read mode of channel ID for Channel ID CODEC 0 Read the Written Data into VIS\_MAN registers (1xD0 ~ 1xDF) Read the encoded ID data from AUTO\_CHID registers. (1xE0 ~ 1xE3) 25) Read the decoded ID data from VIS\_MAN registers (1xD0 ~ 1xDF) Read the decoded ID data from AUTO\_CHID registers (1xE0 ~ 1xE3) | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | |-------|--------|---------------------------------|-----|-----|-----|-----|-----|-----|--|--| | 1xCA | | VBI_PIXEL_H_OS | | | | | | | | | | 1xCB | VBI_FI | VBI_FLD_OS VAV_CHK VBI_PIXEL_HW | | | | | | | | | VBI\_PIXEL\_H\_OS Horizontal start offset of Analog channel ID When Manual Analog channel ID detection mode (AUTO VBI DET = 0) 0 No offset (Not supported in No Run-in Clock mode) (default) :: 26) 255 pixel offset When Auto Analog channel ID detection mode (AUTO\_VBI\_DET = 1) This register notifies the detected horizontal start offset for Analog channel ID. VBI\_FLD\_OS Vertical start line offset of Analog channel ID for field polarity 0 Apply same VBI\_LINE\_OS to odd and even field (default) 1 Apply { VBI\_LINE\_OS +1} to odd and VBI\_LINE\_OS to even field 2 Apply VBI\_LINE\_OS to odd and {VBI\_LINE\_OS +1} to even field 3 Apply VBI\_LINE\_OS to odd and {VBI\_LINE\_OS +2} to even field VAV\_CHK Enable the channel ID detection in vertical active period 0 Channel ID detection for VBI period only 1 Channel ID detection for VBI and vertical active period VBI PIXEL HW Pixel width for each bit of Analog channel ID 0 1 pixel (default) :\ 27) 32 pixels | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | |-------|-----|-------------------------|-----|-----|-----|-----|-----|-----|--|--|--| | 1xCC | VE | VBI_LINE_OS VBI_LINE_OS | | | | | | | | | | | 1xCD | | VBI_MID_VAL | | | | | | | | | | | 1xCE | | CHID_VALID * | | | | | | | | | | | 1xCF | | CHID_TYPE * | | | | | | | | | | Notes "\*" stand for read only register VBI\_LINE\_WIDTH Line width for Analog channel ID When Manual Analog Channel ID detection mode (AUTO\_VBI\_DET = 0) 0 1 line (default) : : 28) 8 lines When Auto Analog channel ID detection mode (AUTO\_VBI\_DET = 1) This register notifies the detected line width for Analog channel ID. VBI\_LINE\_OS Vertical start offset from field sync transition for Analog channel ID 0 No offset (default) : 29) 31 lines VBI\_MID\_VAL Threshold level to define bit "0" or bit "1" from Analog channel ID CHID\_VALID Status of validity for detected channel ID CHID\_VALID[7:0] stand for 8<sup>th</sup> ~ 1<sup>st</sup> line from Analog channel ID 0 Not Valid 1 Valid CHID\_TYPE Indicates the detected channel ID type CHID\_VALID[7:0] stand for 8<sup>th</sup> ~ 1<sup>st</sup> line from Analog channel ID 0 Auto Channel ID User Channel ID | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | | |-------|-----|----------------|-----|--------|----------|-----|-----|-----|--|--|--|--| | 1xD0 | | | | VIS_MA | N0[15:8] | | | | | | | | | 1xD1 | | | | VIS_MA | N0[7:0] | | | | | | | | | 1xD2 | | VIS_MAN1[15:8] | | | | | | | | | | | | 1xD3 | | VIS_MAN1[7:0] | | | | | | | | | | | | 1xD4 | | VIS_MAN2[15:8] | | | | | | | | | | | | 1xD5 | | VIS_MAN2[7:0] | | | | | | | | | | | | 1xD6 | | | | VIS_MA | N3[15:8] | | | | | | | | | 1xD7 | | | | VIS_MA | N3[7:0] | | | | | | | | | 1xD8 | | | | VIS_MA | N4[15:8] | | | | | | | | | 1xD9 | | | | VIS_MA | N4[7:0] | | | | | | | | | 1xDA | | | | VIS_MA | N5[15:8] | | | | | | | | | 1xDB | | | | VIS_MA | N5[7:0] | | | | | | | | | 1xDC | | | | VIS_MA | N6[15:8] | | | | | | | | | 1xDD | | | | VIS_MA | N6[7:0] | | | | | | | | | 1xDE | | | | VIS_MA | N7[15:8] | | | | | | | | | 1xDF | | | | VIS_MA | N7[7:0] | | | | | | | | | 1xE0 | | | | AUTO_ | CHID0 | | | | | | | | | 1xE1 | | AUTO_CHID1 | | | | | | | | | | | | 1xE2 | | | | AUTO_ | CHID2 | | | | | | | | | 1xE3 | | AUTO_CHID3 | | | | | | | | | | | Notes "\*" stand for read only register VIS\_MAN Define the User Channel ID for each line VIS\_MAN0 stand for the channel ID of 1<sup>st</sup> line for Channel ID VIS\_MAN1 stand for the channel ID of 2<sup>nd</sup> line for Channel ID VIS\_MAN2 stand for the channel ID of 3<sup>rd</sup> line for Channel ID VIS\_MAN3 stand for the channel ID of 4<sup>th</sup> line for Channel ID VIS\_MAN4 stand for the channel ID of 5<sup>th</sup> line for Channel ID VIS\_MAN5 stand for the channel ID of 6<sup>th</sup> line for Channel ID VIS\_MAN6 stand for the channel ID of 7<sup>th</sup> line for Channel ID VIS\_MAN7 stand for the channel ID of 8<sup>th</sup> line for Channel ID VIS\_MAN7 stand for the channel ID of 8<sup>th</sup> line for Channel ID Read mode depends on VBI\_RD\_CTL register - 0 Written User Channel ID - 1 Decoded Channel ID AUTO\_CHID Auto Channel ID Data Information For read mode, it depends on VBI\_RD\_CTL register - 0 Encoded Auto Channel ID in record path - 1 Decoded Auto Channel ID from playback input | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | |-------|--------------|--------------|--------------|-------------|---------------|-----|-----------|-----------|--|--|--| | 2x00 | CUR_<br>ON_X | CUR_<br>ON_Y | CUR_<br>TYPE | CUR_<br>SUB | CUR_<br>BLINK | 0 | CUR_HP[0] | CUR_VP[0] | | | | | 2x01 | | CUR_HP[8:1] | | | | | | | | | | | 2x02 | CUR_VP[8:1] | | | | | | | | | | | CUR\_ON Enable the mouse pointer. 0 Disable mouse pointer (default) 1 Enable mouse pointer CUR\_TYPE Select the mouse type 0 Small mouse pointer (default) 1 Large mouse pointer CUR\_SUB Control inside style of mouse pointer. 0 Transparent (default)1 Filled with white color CUR\_BLINK Enable blink of mouse pointer. 0 Disable blink (default) 1 Enable blink with 0.5 second period CUR\_HP Horizontal location of mouse pointer. 0 0 Pixel position (default) 360 720 Pixels position CUR\_VP Vertical location of mouse pointer. 0 0 Line position (default) 30) 288 Line position | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|----------|---------|-----|-----|-------------|-----|-------|-------| | 2x03 | BOX_TYPE | BOX_EMP | 0 | 0 | ALPHA_2DBOX | | ALPHA | A_BOX | BOX\_TYPE Select the single box type. 0 Flat type (default) 1 3D type BOX\_EMP Enable the emphasis on box plane. 0 Disable the emphasis (default) 1 Enable the emphasis ALPHA\_2DBOX Select alpha blending mode for 2D Box 1 50% (default) 2 50% 3 75% 4 25% ALPHA\_BOX Select alpha blending mode for Box 0 50% (default) 1 50% 2 75% 3 25% | l | ndex | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|------|------------|-----|-----|-----|-----|-----|-----|-----| | | 2x04 | BOX_BNDCOL | | | | | | | | BOX\_BNDCOL Select the box boundary color as the following table The default value is 0. | Bau | | С | ontrol Registe | er | | Color Description | | | |-------|--------|-------------|----------------|----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Бои | ndary | BOX_TYPE | BOX_OBND | BOX_IBND | Register | Color | | | | | | | 0 | | вох | Outer Boundary off | | | | 0 | uter | 0 | 1 | Х | BNDCOL<br>[7:4] | 0~10:0, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100 IRE Gray 11~14: User defined Color (1xAF ~ 1xB9) 15: Same as plane color with 20IRE down of luminance | | | | | | (Flat Type) | Х | 0 | вох | Inner Boundary off | | | | In | ner | | | 1 | BNDCOL<br>[3:0] | 0~10:0, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100 IRE Gra<br>11~14: User defined Color (1xAF ~ 1xB9).<br>15: Same as plane color with 20IRE up of luminance | | | | | Left | | 0 | Х | вох | Boundary off | | | | | & | | 1 | 0 | BNDCOL<br>[7:6] | 0~3 : 90, 80, 70, 60 IRE Gray | | | | Outer | Тор | | 1 | 1 | | 0~3:0, 10, 20, 30 IRE Gray | | | | | Right | | 0 | Х | вох | Boundary off | | | | | & | | 1 | 0 | BNDCOL | 0~3:0, 10, 20, 30 IRE Gray | | | | | Bottom | 1 | 1 | 1 | [5:4] | 0~3 : 90, 80, 70, 60 IRE Gray | | | | | Left | (3D Type) | 0 | 0 | вох | Boundary off | | | | | & | | 1 | 0 | BNDCOL | Same as inner area | | | | Inner | Тор | | 1 | 1 | [3:2] | 0~3 : 30, 40, 50, 60 IRE Gray | | | | | Right | | 0 | 0 | BOY | Boundary off | | | | | & | | 1 | 0 | | 0~3 : 30, 40, 50, 60 IRE Gray | | | | | Bottom | | 1 | 1 | [1:0] | 0~3:70, 60, 50, 40 IRE Gray | | | | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | |-------|-----|--------|-------|-----|-------------|-------------|-----|-----|--|--| | 2x05 | | BOX_PI | NCOL1 | | | BOX_PLNCOL0 | | | | | | 2x06 | | BOX_PI | NCOL3 | | BOX_PLNCOL2 | | | | | | | 2x07 | | BOX_PI | NCOL5 | | BOX_PLNCOL4 | | | | | | | 2x08 | | BOX_PI | NCOL7 | | BOX_PLNCOL6 | | | | | | | 2x09 | | BOX_PI | NCOL9 | | BOX_PLNCOL8 | | | | | | | 2x0A | | BOX_PL | NCOLB | | BOX_PLNCOLA | | | | | | | 2x0B | | BOX_PL | NCOLD | | BOX_PLNCOLC | | | | | | | 2x0C | | BOX_PL | NCOLF | • | BOX_PLNCOLE | | | | | | BOX\_PLNCOL Define the box plane color for each box "x" in the BOX\_PLNCOLx stands for box number #### Color selection table - 0 White (75% Amplitude 100% Saturation) (default) - 1 Yellow (75% Amplitude 100% Saturation) - 2 Cyan (75 % Amplitude 100 Saturation) - 3 Green (75% Amplitude 100% Saturation) - 4 Magenta (75% Amplitude 100% Saturation) - 5 Red (75% Amplitude 100% Saturation) - 6 Blue (75% Amplitude 100% Saturation) - 7 0% Black - 8 100% White - 9 50% Gray - 10 25% Gray - 11 Blue (75% Amplitude 75% Saturation) - 12 Defined by CLUT0 - 13 Defined by CLUT1 - 14 Defined by CLUT2 - 15 Defined by CLUT3 | Box | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|------|-------|------|------|--------|--------|-----|-----| | 0 | 2x10 | | | | | | | | | | 1 | 2x15 | | | | | | | | | | 2 | 2x1A | | | | | | | | | | 3 | 2x1F | | | | | | | | | | 4 | 2x24 | | | | | | | | | | 5 | 2x29 | | | | | | | | | | 6 | 2x2E | | | | | | | | | | 7 | 2x33 | BOX_ | BOX | BOX_ | BOX_ | BOX_ | BOX_ | | | | 8 | 2x38 | EN_X | _EN_Y | OBND | IBND | PLNMIX | PLN_EN | | | | 9 | 2x3D | | | | | | | | | | 10 | 2x42 | | | | | | | | | | 11 | 2x47 | | | | | | | | | | 12 | 2x4C | | | | | | | | | | 13 | 2x51 | | | | | | | | | | 14 | 2x56 | | | | | | | | | | 15 | 2x5B | | | | | | | | | BOX\_EN Enable the box 0 Disable the box (default) 1 Enable the box BOX\_OBND Enable the outer boundary. Refer to the box boundary color in 2x04. 0 Disable (default) 1 Enable BOX\_IBND Enable the inner boundary. Refer to the box boundary color in 2x04. O Disable the inner boundary (default) 1 Enable the inner boundary BOX\_PLNMIX Enable alpha blending for box plane with video data. 0 Disable alpha blending (default) 1 Enable alpha blending with ALPHA\_BOX register (2x03) BOX\_PLNEN Enable the box plane Refer to the box plane color in $2x05 \sim 2x0C$ . 0 Disable the box plane (default) 1 Enable the box plane | Box | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|-----|-----|-----|------|-----|-------|-----| | 0 | 2x10 | | | | | | | | | | 1 | 2x15 | | | | | | | | | | 2 | 2x1A | | | | | | | | | | 3 | 2x1F | | | | | | | | | | 4 | 2x24 | | | | | | | | | | 5 | 2x29 | | | | | | | | | | 6 | 2x2E | | | | | | | | | | 7 | 2x33 | | | | | | | BOX_ | | | 8 | 2x38 | | | | | | | HL[0] | | | 9 | 2x3D | | | | | | | | | | 10 | 2x42 | | | | | | | | | | 11 | 2x47 | | | | | | | | | | 12 | 2x4C | | | | | | | | | | 13 | 2x51 | | | | | | | | | | 14 | 2x56 | | | | | | | | | | 15 | 2x5B | | | | | | | | | | 0 | 2x11 | | | | | | | | | | 1 | 2x16 | | | | | 19, | | | | | 2 | 2x1B | | | | | | | | | | 3 | 2x20 | | | | | | | | | | 4 | 2x25 | | | | | | | | | | 5 | 2x2A | | | 1 | | | | | | | 6 | 2x2F | | | | | | | | | | 7 | 2x34 | | | | ВО | X_ | | | | | 8 | 2x39 | | | | HL[ | 8:1] | | | | | 9 | 2x3E | | 7 | | | | | | | | 10 | 2x43 | | | | | | | | | | 11 | 2x48 | | 167 | | | | | | | | 12 | 2x4D | | | | | | | | | | 13 | 2x52 | | | | | | | | | | 14 | 2x57 | | | | | | | | | | 15 | 2x5C | | | | | | | | | BOX HI Define the horizontal left location of box. 0 Left end (default) : : 2) Right end | Вох | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 2x12 | | | | | | | | | | 1 | 2x17 | | | | | | | | | | 2 | 2x1B | | | | | | | | | | 3 | 2x21 | | | | | | | | | | 4 | 2x26 | | | | | | | | | | 5 | 2x2B | | | | | | | | | | 6 | 2x30 | | | | | | | | | | 7 | 2x35 | | | | POV | _HW | | | | | 8 | 2x3A | | | | ВОΛ | | | | | | 9 | 2x3E | | | | | | | | | | 10 | 2x44 | | | | | | | | | | 11 | 2x49 | | | | | | | | | | 12 | 2x4E | | | | | | | | | | 13 | 2x53 | | | | | | | | | | 14 | 2x58 | | | | | | | | | | 15 | 2x5D | | | | | | | | | BOX\_HW Define the horizontal size of box. 0 0 Pixel width (default) : 3) 720 Pixels width | Box | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|-----|----------|-----|------|-----|-----|---------------| | 0 | 2x10 | | | | | | | | | | 1 | 2x15 | | | | | | | | | | 2 | 2x1A | | | | | | | | | | 3 | 2x1F | | | | | | | | | | 4 | 2x24 | | | | | | | | | | 5 | 2x29 | | | | | | | | | | 6 | 2x2E | | | | | | | | | | 7 | 2x33 | | | | | | | | BOX_<br>VT[0] | | 8 | 2x38 | | | | | | | | VT[0] | | 9 | 2x3D | | | | | | | | | | 10 | 2x42 | | | | | | | | | | 11 | 2x47 | | | | | | | | | | 12 | 2x4C | | | | | | | | | | 13 | 2x51 | | | | | | | | | | 14 | 2x56 | | | | | | | | | | 15 | 2x5B | | | | | | | | | | 0 | 2x13 | | | | | | | | | | 1 | 2x18 | | | | | 19, | | | | | 2 | 2x1D | | | | | | | | | | 3 | 2x22 | | | | | | | | | | 4 | 2x27 | | | | | | | | | | 5 | 2x2C | | | | | | | | | | 6 | 2x31 | | | 4 | | | | | | | 7 | 2x36 | | | | ВО | X_ | | | | | 8 | 2x3B | | | | VT[ | 8:1] | | | | | 9 | 2x40 | | 7 | | | | | | | | 10 | 2x45 | | | | | | | | | | 11 | 2x4A | | 14 | <b>V</b> | | | | | | | 12 | 2x4F | | | | | | | | | | 13 | 2x54 | 1 | | | | | | | | | 14 | 2x59 | | | | | | | | | | 15 | 2x5E | | | | | | | | | BOX VT Define the vertical top location of box. 0 Vertical top (default) : : 4) Vertical bottom | Box | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-----|-----|-----|-----|-----------------------------------------|-----|---------------|-----| | 0 | 2x14 | | | | | | | | | | 1 | 2x19 | | | | | | | | | | 2 | 2x1E | | | | | | | | | | 3 | 2x23 | | | | | | | | | | 4 | 2x28 | | | | | | | | | | 5 | 2x2D | | | | | | | | | | 6 | 2x32 | | | | | | | | | | 7 | 2x37 | | | | BOX | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | | 8 | 2x3C | | | | ВОΛ | | | | | | 9 | 2x41 | | | | | | | $\mathcal{A}$ | | | 10 | 2x46 | | | | | | | | | | 11 | 2x4B | | | | | | | | | | 12 | 2x50 | | | | | | | | | | 13 | 2x55 | | | | | | | | | | 14 | 2x5A | | | | | | | | | | 15 | 2x5F | | | | | | | | | BOX\_VW Define the vertical size of box. 0 0 Lines height (default) : 5) 288 Lines height | 2Dbox | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-------|-------|-------|--------|--------|-------|--------|--------| | 0 | 2x60 | | | | | | | | | | 1 | 2x68 | 2DBOX | 2DBOX | 2DBOX | 2DBOX_ | 2DBOX | 2DBOX | 2DBOX | 2DBOX | | 2 | 2x70 | _EN_X | _EN_Y | _MODE | DETEN | _MSKEN | _MIX | _CUREN | _BNDEN | | 3 | 2x78 | | | | | | | | | 2DBOX\_EN Enable the 2Dbox 0 Disable the 2D box (default) 1 Enable the 2D box 2DBOX\_MODE Define the operation mode of 2D arrayed box. 0 Table mode (default) 1 Motion display mode 2DBOX\_DETEN Enable the detection plane of 2D arrayed box. When 2DBOX\_MODE = "0" 0 Disable the detection plane of 2D arrayed box (default) 1 Enable the detection plane of 2D arrayed box When 2DBOX MODE = "1" O Display the motion detection result with inner boundary 1 Display the motion detection result with plane 2DBOX\_MSKEN Enable the mask plane of 2D arrayed box. 0 Disable the mask plane of 2D arrayed box (default) 1 Enable the mask plane of 2D arrayed box 2DBOX\_MIX Enable to alpha blending for 2D arrayed box plane with video data. 0 Disable to alpha blending (default) 1 Enable to alpha blending with ALPHA\_2DBOX setting (2x03) 2DBOX\_CUREN Enable the cursor cell inside 2D arrayed box. 0 Disable the cursor cell (default) 1 Enable the cursor cell 2DBOX\_BNDEN Enable the boundary of 2D arrayed box. 0 Disable the boundary (default) 1 Enable the boundary | 2Dbox | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-----|--------|---------|-----|--------|---------|-----|-----| | 0 | 2x61 | | | | | | | | | | 1 | 2x69 | | 2DBOV | PLNCOL | | 2DBOX_ | BNIDCOL | | | | 2 | 2x71 | | ZDBUA_ | PLINCOL | | ZDBOX_ | BNDCOL | | | | 3 | 2x79 | | | | | | | | | #### 2DBOX BNDCOL Define the color of 2D arrayed box boundary - 0 0 % Black (default) - 1 25% Gray - 2 50% Gray - 3 75% White Define the displayed color for cursor cell and motion-detected region - 0,1 75% White (default) - 2,3 0% Black #### 2DBOX\_PLNCOL Define the color of 2D arrayed box plane. #### Color selection table - 0 White (75% Amplitude 100% Saturation) (default) - 1 Yellow (75% Amplitude 100% Saturation) - 2 Cyan (75 % Amplitude 100 Saturation) - 3 Green (75% Amplitude 100% Saturation) - 4 Magenta (75% Amplitude 100% Saturation) - 5 Red (75% Amplitude 100% Saturation) - 6 Blue (75% Amplitude 100% Saturation) - 7 0% Black - 8 100% White - 9 50% Gray - 10 25% Gray - 11 Blue (75% Amplitude 75% Saturation) - 12 Defined by CLUT0 - 13 Defined by CLUT1 - 14 Defined by CLUT2 - 15 Defined by CLUT3 | 2Dbox | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-----|-----|-----|-------|----------|-----|--------|-----| | 0 | 2x61 | | | | | | | | | | 1 | 2x69 | | | | | | | 2DBOX_ | | | 2 | 2x71 | | | | | | | HL[0] | | | 3 | 2x79 | | | | | | | | | | 0 | 2x62 | | | | | | | | | | 1 | 2x6A | | | | 2DBOV | ⊔I [0·4] | | | | | 2 | 2x72 | | | | ZDBOA | _HL[8:1] | | | | | 3 | 2x7A | | | | | | | | | 2DBOX\_HL Define the horizontal left location of 2D arrayed box. 0 Horizontal left end (default) : : 6) Horizontal right end | 2Dbox | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-----|-----|-----|------|---------------|-----|-----|-----| | 0 | 2x63 | | = | =' | = | = | = | = | | | 1 | 2x6B | | | | 2000 | X_HW | | | | | 2 | 2x73 | | | | 2060 | <b>∧_</b> □vv | | | | | 3 | 2x7B | | | | | | | | | 2DBOX\_HW Define the horizontal size of 2D arrayed box. 0 0 Pixel width (default) : : 7) 510 Pixels width | 2Dbox | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-----|-----|-----|-------|----------|-----|-----|--------| | 0 | 2x61 | | | | | | | | | | 1 | 2x69 | | | | | | | | 2DBOX_ | | 2 | 2x71 | | | | | | | | VT[0] | | 3 | 2x79 | | | | | | | | | | 0 | 2x64 | | | | | | | | | | 1 | 2x6C | | | | 2DBOY | \/T[Q-1] | | | | | 2 | 2x74 | | | | ZDBOA | _VT[8:1] | | | | | 3 | 2x7C | | | | | | | | | 2DBOX\_VT Define the vertical top location of 2D arrayed box. 0 Vertical top end (default) : : 240 Vertical bottom end for 60Hz system : 8) Vertical bottom end for 50Hz system | 2Dbox | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-----|-----|-----|------|---------|-----|-----|-----| | 0 | 2x65 | | - | = | = | = | =' | =' | = | | 1 | 2x6D | | | | 2DBO | V \/\// | | | | | 2 | 2x75 | | | | 2060 | ^_v vv | | | | | 3 | 2x7D | | | | | | | | | 2DBOX\_VW Define the vertical size of 2D arrayed box. 0 0 Line height (default) 9) 255 Lines height | 2Dbox | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-----|-------|----------|-----|--------------|-----|-----|-----| | 0 | 2x66 | | | | | | | | | | 1 | 2x6E | | 2DBOV | HNUM | | 2DBOX VNUM | | | | | 2 | 2x76 | | ZDBOA | _HINOIVI | | ZDDOX_VINONI | | | | | 3 | 2x7E | | | | | | | | | 2DBOX\_VNUM Define the row number of 2D arrayed box. For motion display mode, 11 is recommended. 0 1 Row : : 11 12 Row (default) : 10) 16 Rows 2DBOX\_HNUM Define the column number of 2D arrayed box. For motion display mode, 15 is recommended. 0 1 Column : : 11) 16 Columns (default) | 2Dbox | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|-------|-----|--------|--------|-----|-------------|-----|-----|-----| | 0 | 2x67 | | | | | | | | | | 1 | 2x6F | | 2DBOX | CLIDUD | | 2DBOX_CURVP | | | | | 2 | 2x77 | | ZDBOX_ | CUKHP | | | | | | | 3 | 2x7F | | | | | | | | | 2DBOX\_CURHP Define the horizontal location of cursor cell within 2DBOX\_HNUM. 0 1st Column (default) . 12) 16<sup>th</sup> Column 2DBOX\_CURVP Define the vertical location of cursor cell within 2DBOX\_VNUM. 0 1<sup>st</sup> Row (default) : : 13) 16<sup>th</sup> Row | | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |---|-----|-------|----------|---------|-------|--------|-----|-------|-------|-----| | ſ | 0 | 2x80 | | | | | | | | | | ſ | 1 | 2xA0 | MD_DIS | MD | DD CE | LSENS | | BD 17 | /SENS | | | Ī | 2 | 2xC0 | סוט_טואו | _REFFLD | BD_CE | LSEINS | | סט_ני | SENS | | | Ī | 3 | 2xE0 | | | | | | | | | MD\_DIS Disable the motion and blind detection. - 0 Enable motion and blind detection (default) - 1 Disable motion and blind detection MD\_REFFLD Control the updating time of reference field for motion detection. - 0 Update reference field at every field (default) - 1 Update reference field according to MD\_SPEED BD\_CELSENS Define the threshold of cell for blind detection. 0 Low threshold (More sensitive) (default) : 3 High threshold (Less sensitive) **BD\_LVSENS** Define the threshold of level for blind detection. 0 Low threshold (More sensitive) (default) : 14) High threshold (Less sensitive) | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-----|-------|-------|-------|-------|------|-----|--------|---------|-----| | 0 | 2x81 | | | | | | | | | | 1 | 2xA1 | 2DBOX | 2DBOX | MD | ELD | | MD | VI CINI | | | 2 | 2xC1 | _HINV | _VINV | _טועו | _FLD | | IVID_F | ALGIN | | | 3 | 2xE1 | | | | | | | | | 2DBOX\_HINV Horizontal mirroring for 2D arrayed box. 0 Normal operation (default) 1 Enable horizontal mirroring 2DBOX\_VINV Vertical mirroring for 2D arrayed box. 0 Normal operation (default) 1 Enable vertical mirroring MD\_FLD Select the field for motion detection. 0 Detecting motion for only odd field (default) 1 Detecting motion for only even field 2 Detecting motion for any field 3 Detecting motion for both odd and even field MD\_ALGIN Adjust the horizontal start position for motion detection. 0 0 Pixel shift (default) : 15) 15 Pixels shift | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | |-----|-------|---------|-------|-------|-----|-----------|---------------|-----|-----|--|--| | 0 | 2x82 | | | | | | | | | | | | 1 | 2xA2 | MD CE | LSENS | MASK | | MD LVSENS | | | | | | | 2 | 2xC2 | IVID_CE | LSENS | _MODE | | | IVID_LV SEINS | ) | | | | | 3 | 2xE2 | | | | | | | | | | | ### MD\_CELSENS Define the threshold of sub-cell number for motion detection. - 0 Motion detected if 1 sub-cell has motion (More sensitive) (default) - 1 Motion detected if 2 sub-cells have motion - 2 Motion detected if 3 sub-cells have motion - 3 Motion detected if 4 sub-cells have motion (Less sensitive) #### MASK\_MODE Define the read mode of MD\_MASK register. - 0 Read the motion detection result (default) - 1 Read the mask information #### MD\_LVSENS Control the level sensitivity of motion detector. - 0 More sensitive - : - 8 Middle sensitive (default) - : - 16) Less sensitive | | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | |---|-----|-------|----------------|---------|-----|----------|--------|-------|-----|-----|--|--|--| | Ī | 0 | 2x83 | | | | | | | | | | | | | ſ | 1 | 2xA3 | MD_<br>STRB_EN | MD_STRB | | MD_SPEED | | | | | | | | | Ī | 2 | 2xC3 | | | | | IVID_S | PPEED | | | | | | | Ī | 3 | 2xE3 | | | | | | | | | | | | MD\_STRB\_EN Select the motion detection mode 0 Automatic motion detection trigger 1 Manual motion detection trigger MD\_STRB Request to start motion detection on manual motion detection trigger 0 None Operation (default) 1 Request to start for Motion Detection MD\_SPEED Control the velocity of motion detector. Large value is suitable for slow motion detection. 0 1 field/frame intervals (default) 1 2 field/frame intervals : 61 62 field/frame intervals 62 63 field/frame intervals 63 Not supported | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | |-----|-------|-----|---------------|-----|-----------|---------|-----|-----|-----|--|--|--| | 0 | 2x84 | | | | | | | | | | | | | 1 | 2xA4 | | MD_DET_PERIOD | | | | | | | | | | | 2 | 2xC4 | | | | INID_DE I | _FERIOD | | | | | | | | 3 | 2xE4 | | | | | | | | | | | | MD\_DET\_PERIOD Control the Motion Monitoring Period for Motion Interrupt 0 1 field/frame intervals : 17) 256 field/frame intervals | VIN | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | |-----|-------|-----|----------|--------|-----|--------------|-----|-----|-----|--|--| | 0 | 2x85 | | | | | | | | | | | | 1 | 2xA5 | | MD_TM | DOENIC | | MD_SPSENS | | | | | | | 2 | 2xC5 | | ווי_טועו | FSENS | | INID_OF GENO | | | | | | | 3 | 2xE5 | | | | | | | | | | | MD\_TMPSENS Cor Control the temporal sensitivity of motion detector. 0 More Sensitive (default) : : 15 Less Sensitive MD\_SPSENS Control the spatial sensitivity of motion detector. 0 More Sensitive (default) : : 18) Less Sensitive | Daw | | Inc | dex | | | | Motion De | etection N | lask Cont | rol for VIN | 1 | | | | |-----|------|------|------|------|-----|---------------|-----------|------------|------------|-------------|-----|-----|--|--| | Row | VIN0 | VIN1 | VIN2 | VIN3 | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | | | 1 | 2x86 | 2xA6 | 2xC6 | 2xE6 | | _ | _ | - | - | | | _ | | | | 2 | 2x88 | 2xA8 | 2xC8 | 2xE8 | | | | | | | | | | | | 3 | 2x8A | 2xAA | 2xCA | 2xEA | | | | | | | | | | | | 4 | 2x8C | 2xAC | 2xCC | 2xEC | | | | | | | | | | | | 5 | 2x8E | 2xAE | 2xCE | 2xEE | | MD_MASK[15:8] | | | | | | | | | | 6 | 2x90 | 2xB0 | 2xD0 | 2xF0 | | | | | | | | | | | | 7 | 2x92 | 2xB2 | 2xD2 | 2xF2 | | | | | | | | | | | | 8 | 2x94 | 2xB4 | 2xD4 | 2xF4 | | | | | | | | | | | | 9 | 2x96 | 2xB6 | 2xD6 | 2xF6 | | | | | | | | | | | | 10 | 2x98 | 2xB8 | 2xD8 | 2xF8 | | | | | | | | | | | | 11 | 2x9A | 2xBA | 2xDA | 2xFA | | | | | | | | | | | | 12 | 2x9C | 2xBC | 2xDC | 2xFC | | | | | | | | | | | | 1 | 2x87 | 2xA7 | 2xC7 | 2xE7 | | | | | | | | | | | | 2 | 2x89 | 2xA9 | 2xC9 | 2xE9 | | | | | | | | | | | | 3 | 2x8B | 2xAB | 2xCB | 2xEB | | | | | | | | | | | | 4 | 2x8D | 2xAD | 2xCD | 2xED | | | | | | | | | | | | 5 | 2x8F | 2xAF | 2xCF | 2xEF | | | | | | | | | | | | 6 | 2x91 | 2xB1 | 2xD1 | 2xF1 | | | | MD MA | \SK[7:0] | | | | | | | 7 | 2x93 | 2xB3 | 2xD3 | 2xF3 | | | | ואום_ואו | \U/\[/\.U] | | | | | | | 8 | 2x95 | 2xB5 | 2xD5 | 2xF5 | 1 | | | | | | | | | | | 9 | 2x97 | 2xB7 | 2xD7 | 2xF7 | | | | | | | | | | | | 10 | 2x99 | 2xB9 | 2xD9 | 2xF9 | | | | | | | | | | | | 11 | 2x9B | 2xBB | 2xDB | 2xFB | | | | | | | | | | | | 12 | 2x9D | 2xBD | 2xDD | 2xFD | | | | | | | | | | | $\mathsf{MD}_{-}\mathsf{MASK}$ Motion Mask/Detection Cell for VIN MD\_MASK[15] is right end and MD\_MASK[0] is left end of column. ### Writing mode - 0 Non-masking cell for motion detection (default) - 1 Masking cell for motion detection Reading mode when MASK\_MODE = "0" - 0 Motion is not detected for cell - 1 Motion is detected for cell Reading mode when MASK\_MODE = "1" - 0 Non-masked cell - 1 Masked cell | Index | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |-------|---------|-----|-----|---------------|-----|-------|--------|-----| | 2x9E | MD_PATH | 0 | 0 | DETCOL<br>_EN | | DETCO | DL_SEL | | MD\_PATH Select the path to store motion detection information - 0 Display path - 1 Record path DETCOL\_EN Enable the different color for detection plane of 2D arrayed Box - 0 Same as plane color (default) - 1 Different color with the DETCOL\_SEL register DETCOL\_SEL Select the color for detection plane when DETCOL\_EN = 1 Color selection table - 0 White (75% Amplitude 100% Saturation) (default) - 1 Yellow (75% Amplitude 100% Saturation) - 2 Cyan (75 % Amplitude 100 Saturation) - 3 Green (75% Amplitude 100% Saturation) - 4 Magenta (75% Amplitude 100% Saturation) - 5 Red (75% Amplitude 100% Saturation) - 6 Blue (75% Amplitude 100% Saturation) - 7 0% Black - 8 100% White - 9 50% Gray - 10 25% Gray - 11 Blue (75% Amplitude 75% Saturation) - 12 Defined by CLUT0 - 13 Defined by CLUT1 - 14 Defined by CLUT2 - 15 Defined by CLUT3 # **Parametric Information** #### **DC Electrical Parameters** Table 11 Absolute Maximum Ratings | Parameter | Symbol | Min | Тур | Max | Units | |------------------------------------------------------|---------------------|--------------------------|-----|--------------------------|-------| | VDDADC (measured to VSSADC) | VDD <sub>ADCM</sub> | | | 3.5 | V | | VDDDAC (measured to VSSDAC) | $VDD_{DACM}$ | | | 3.5 | V | | VDDI (measured to VSSI) | $VDD_{IM}$ | | | 3.5 | V | | VDDO (measured to VSSO) | VDD <sub>OM</sub> | | | 4.6 | V | | Voltage on Any Digital Data Pin (See the note below) | - | VSSO-0.5 | | 6.0 | V | | Analog Input Voltage for ADC | ı | VDD <sub>ADCM</sub> -0.5 | | VDD <sub>ADCM</sub> +0.5 | V | | Analog Input Voltage for DAC | | VDD <sub>DACM</sub> -0.5 | | VDD <sub>DACM</sub> +0.5 | V | | Storage Temperature | Ts | - 65 | | 150 | °C | | Junction Temperature | T <sub>J</sub> | 0 | | 125 | °C | | Vapor Phase Soldering (15 Seconds) | T <sub>VSOL</sub> | | | 220 | °C | **NOTE**: Long-term exposure to absolute maximum ratings may affect device reliability, and permanent damage may occur if operate exceeding the rating. The device should be operated under recommended operating condition. Table 12 Recommended Operating Conditions | Parameter | Symbol | Min | Тур | Max | Units | |---------------------------------------------------|--------------------|------|-----|------|-------| | VDDADC (measured to VSSADC) | VDD <sub>ADC</sub> | 2.25 | 2.5 | 2.75 | V | | VDDDAC (measured to VSSDAC) | VDD <sub>DAC</sub> | 2.25 | 2.5 | 2.75 | V | | VDDI (measured to VSSI) | VDD <sub>I</sub> | 2.25 | 2.5 | 2.75 | V | | VDDO (measured to VSSO) | VDDo | 3.0 | 3.3 | 3.6 | V | | Maximum VDD <sub>I</sub> – VDD <sub>ADC</sub> | | | | 0.3 | V | | Maximum VDD <sub>I</sub> – VDD <sub>DAC</sub> | | | | 0.3 | V | | Maximum VDD <sub>ADC</sub> - VDD <sub>DAC</sub> | | | | 0.3 | V | | Maximum VDD <sub>O</sub> – VDD <sub>ADC</sub> | | | | 1.05 | V | | Maximum VDD <sub>O</sub> – VDD <sub>DAC</sub> | | | | 1.05 | V | | Maximum VDD <sub>O</sub> – VDD <sub>I</sub> | | | | 1.05 | V | | Analog VIN Amplitude Range (AC coupling required) | | 0.5 | 1.0 | 2.0 | V | | Ambient Operating Temperature | T <sub>A</sub> | 0 | | 70 | °C | Table 13 DC Characteristics | Parameter | Symbol | Min | Тур | Max | Units | |----------------------------------------------------------------|-----------------|------|------|------|-------------| | Digital Inputs | | | | | | | Input High Voltage (TTL) | V <sub>IH</sub> | 2.0 | | 5.5 | V | | Input Low Voltage (TTL) | V <sub>IL</sub> | -0.3 | | 0.8 | <b>V</b> | | Input Leakage Current<br>(@V <sub>I</sub> =2.5V or 0V) | IL | | | ±1 | μΑ | | Input Capacitance | C <sub>IN</sub> | | 6 | 1 | pF | | Digital Outputs | | | | | | | Output High Voltage | V <sub>OH</sub> | 2.4 | | | <b>&gt;</b> | | Output Low Voltage | $V_{OL}$ | | 4 | 0.4 | ٧ | | High Level Output Current (@V <sub>OH</sub> =2.4V) | Іон | 5.7 | 11.6 | 18.6 | mA | | Low Level Output Current (@V <sub>OL</sub> =0.4V) | I <sub>OL</sub> | 4.1 | 6.7 | 8.2 | mA | | Tri-state Output Leakage Current (@V <sub>O</sub> =2.5V or 0V) | l <sub>OZ</sub> | | | ±1 | μΑ | | Output Capacitance | Co | | 6 | | pF | | Analog Pin Input Capacitance | C <sub>A</sub> | | 6 | | pF | Table 14 Supply Current and Power Dissipation | Parameter | Symbol | Min | Тур | Max | Units | |----------------------------------------|------------------|-----|-----|-----|-------| | Analog Supply Current (2.5V) | I <sub>DDA</sub> | | 200 | 220 | mA | | Digital Internal Supply Current (2.5V) | I <sub>DDI</sub> | | 640 | 700 | mA | | Digital I/O Supply Current (3.3V) | I <sub>DDO</sub> | | 27 | 30 | mA | | Total Power Dissipation | Pd | | 2.2 | 2.4 | W | Table 15 Thermal Characteristics of 208 QFP Package | Parameter | | $\theta_{JA}$ (C/W) | γлτ | $\theta_{JC}$ | | |---------------|-------|---------------------|-------|---------------|-------| | r ai ailietei | 0 m/s | 1 m/s | 2 m/s | (C/W) | (C/W) | | 208 QFP | 14.7 | 11.6 | 10.6 | 0.6 | 4.7 | **NOTE**: $\theta_{JA}$ is under air velocity 0, 1, 2 m/s and $\psi_{JT}$ is in still air. $\theta_{\text{JA}}$ : Thermal resistance from junction to ambient $\psi_{\text{JT}}\!:$ Thermal characterization parameter from junction to top center $\theta_{\text{JC}}$ : Thermal resistance from junction to case ### **AC Electrical Parameters** Table 16 Clock Timing Parameters | Parameter | Symbol | Min | Тур | Max | Units | |-------------------------------------|--------|-----|-----|------|-------| | Delay from CLK54I to CLK27ENC | 1 | 4.7 | | 12.5 | ns | | Hold from CLK27ENC (27MHz) to Data | 2a | 17 | | | ns | | Delay from CLK27ENC (27MHz) to Data | 2b | | | 21 | ns | | Hold from CLK54I to Data | 3a | 8 | | | ns | | Delay from CLK54I to Data | 3b | | | 12 | ns | | Setup from PBIN to PBCLK | 4a | 5 | | | ns | | Hold from PBCLK to PBIN | 4b | 5 | | | ns | Note: Cload = 25pF. Fig 78 Clock Timing Diagram Table 17. Serial Interface Timing | Parameter | Symbol | Min | Тур | Max | Units | |--------------------------------------|--------------------|-----|-----|-----|-------| | Bus Free Time between STOP and START | t <sub>BF</sub> | 1.3 | | | us | | SDAT setup time | t <sub>sSDAT</sub> | 100 | | | ns | | SDAT hold time | t <sub>hSDAT</sub> | 0 | | 0.9 | us | | Setup time for START condition | t <sub>sSTA</sub> | 0.6 | | | us | | Setup time for STOP condition | t <sub>sSTOP</sub> | 0.6 | | | us | | Hold time for START condition | t <sub>hSTA</sub> | 0.6 | | - | us | | Rise time for SCLK and SDAT | t <sub>R</sub> | | | 300 | ns | | Fall time for SCLK and SDAT | t <sub>F</sub> | | | 300 | ns | | Capacitive load for each bus line | C <sub>BUS</sub> | | | 400 | pF | | SCLK clock frequency | f <sub>SCLK</sub> | | | 400 | KHz | Fig 79. Serial Interface Timing Diagram Table 18 Parallel Interface Timing Parameter | Parameter | Symbol | Min | Тур | Max | Units | |----------------------------------------------------------------------------|--------|-----|-----|-----|-------| | CSB setup until AEN active | Tsu(1) | 10 | | | ns | | PDATA setup until AEN,WENB active | Tsu(2) | 10 | | | ns | | AEN, WENB, RENB active pulse width | Tw | 40 | | | ns | | CSB hold after WENB, RENB inactive | Th(1) | 60 | | | ns | | PDATA hold after AEN,WENB inactive | Th(2) | 20 | | | ns | | PDATA delay after RENB active | Td(1) | | | 12 | ns | | PDATA delay after RENB inactive | Td(2) | 60 | | | ns | | CSB inactive pulse width | Tcs | 60 | | | ns | | RENB active delay after AEN inactive RENB active delay after RENB inactive | Trd | 60 | | | ns | Fig 80 Write timing of parallel interface with auto index increment mode Fig 81 Read timing of parallel interface with auto index increment mode Table 19. Analog Performance Parameter | Parameter | Symbol | Min | Тур | Max | Units | | |---------------------|-------------------|-----|-----|-----|-------|--| | ADC characteristics | | | | | | | | Differential gain | D <sub>GA</sub> | | | 3 | % | | | Differential phase | D <sub>pA</sub> | | | 2 | deg | | | Channel Cross-talk | α <sub>ct</sub> A | | | -50 | dB | | | DAC characteristic | | | | | | | | Differential gain | D <sub>GD</sub> | | | 3 | % | | | Differential phase | D <sub>pD</sub> | | | 2 | deg | | | Channel Cross-talk | $\alpha_{ctA}$ | | | -50 | dB | | # Table 20.Decoder Performance Parameter | Parameter | Symbol | Min | Тур | Max | Units | |---------------------------------------------|--------------------------|------|-----|------|-------| | Horizontal PLL permissible static deviation | $\Delta f_H$ | | | ±6 | % | | Color Sub-carrier PLL lock in range | $\Delta f_{SC}$ | ±800 | | | Hz | | Video level tracking range | AGC | -6 | | 18 | dB | | Color level tracking range | ACC | -6 | | 30 | dB | | Oscillator Input | | | | | | | Nominal frequency | fosc | | 54 | | MHz | | Permissible frequency deviation | $\Delta f_{OSC}/f_{OSC}$ | | | ±100 | ppm | | Duty cycle | dtosc | | | 60 | % | # **Application Schematic** ## **Package Dimension** # **Revision History** Table 21 Datasheet Revision History | Revision | Date | Description | | |----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 1.0 | Mar. 04, 2005 | Preliminary Specification Release | BAPA2-GE | | 2.0 | Jun. 20. 2005 | Rev C. Specification Release | BAPA3-GE | | 2.1 | Apr. 26. 2006 | Specification update for Errata 1) Pin Diagram Update for VDDDADC/VDDDAC (P. 8) 2) Pin Description Update for VDDDADC/VDDDAC (P. 13) 3) Modify Fig 43 for ID example (P. 68) 4) Modify SAVE_FLD description (P. 150) 5) Insert AUTO_STRB description (P. 173) 6) Modify CCIR_OUT_Y for CCIR_OUT_SEL_Y (P. 190) 7) Modify CCIR_LMT Description (P.193) 8) Modify for FONT_RD_FLD description (P. 202) 9) Modify for CLASS3_COL description (P. 203) 10) Modify for address of 2DBOX_HL (P. 227) 11) Modify for DETCOL_EN (P. 236) 12) Insert the thermal characteristics of 208 QFP package | BAPA3-GE | | 2.11 | Aug. 29. 2006. | 6. Specification update for Errata 1) Modify SAVE_FLD description (P. 150) | | | FN7739.0 | Feb. 1, 2011 | Assigned file number FN7739 to datasheet as this will be the first release with an Intersil file number. Replaced header and footer with Intersil header and footer. No changes to datasheet content. | | Table 22. List of Revision Point in TW2834 RevC | No. | Issue | TW2834 RevB | TW2834 RevC | |-----|------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | 1 | Switching Queue | Limited switching channel order in switching queue for 16 channel cascade application | Free switching channel order in switching queue for 16 channel cascade application | | 2 | Quad MUX | Supports Quad MUX by frame unit | Supports Quad MUX by field unit (Page 72, 73, 153, 185) | | 3 | Alpha Blending | Supports only half-tone | Supports the alpha blending with 25%, 50% and 75% level (Page 84, 86, 88, 209, 217) | | 4 | Vertical Active Line | Supports fixed 240 lines for ITU-R<br>BT.656 output in 60Hz system | Also supports 244 lines in odd field and 243 in even field for ITU-R BT. 656 standard in 60Hz system. (Page 95, 195) | | 5 | Memory Clock<br>Frequency | Supports only 54MHz | Supports both 54MHz and 27MHz<br>(Page 189) | | 6 | Channel ID<br>Decoding | Supported only in VBI Period | Supported in both VBI and Vertical active period (Page 25, 213) | | 7 | Playback Stop | No stop mode for auto strobe in playback input | Supports stop mode for auto strobe in playback input (Page 59, 165) | | 8 | Variable 656 Data<br>Parsing for<br>Playback Input | Supports fixed ITU-R BT.656 data parsing for playback input | Supports variable ITU-R BT.656 data parsing for playback input (Page 145) | | 9 | Independent<br>Scaling Filter and<br>Sync Control for<br>Playback Path | Controlled by the scaling filter and sync control register of VIN path | Controlled by the independent scaling filter and sync control register of Playback path (Page 136,137,138,139) | All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.