Date: July. 27, 2012 # TECHNICAL DATA Product Name TX54D14VC0CAA ## (NOTES) - 1. This document may, wholly or partially, be subject to change without notice. - 2. All rights are reserved; No one is permitted to reproduce, duplicate or distribute in any form, the whole or part of this document without Japan Display's prior written consent. - 3. No one is permitted to explain nor disclose the contents of this document to third parties without Japan Display's prior written consent. - 4. Japan Display will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document, any previous reports or oral discussions. - 5. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Japan Display's products. Japan Display assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein. - 6. No license is granted by implication or otherwise under any patents or other rights of any third party or Japan Display Inc. - 7. <u>LIFE SUPPORT APPLICATIONS</u>: The product covered by this document is not authorized for use in LIFE SUPPORT SYSTEMS. Japan Display Inc. | No. | Item | Sheet No. | Page | |-----|----------------------------|----------------|-----------------| | _ | COVER | DPBC10000266-1 | 1-1/1 | | _ | RECORD OF REVISION | DPBC10000266-1 | 2-1/1 | | _ | APPLICATION | DPBC10000266-1 | 3-1/1 | | _ | DESCRIPTION | DPBC10000266-1 | 4-1/1 | | 1 | ABSOLUTE MAXIMUM RATINGS | DPBC10000266-1 | 5-1/1 | | 2 | OPTICAL CHARACTERISTICS | DPBC10000266-1 | 6-1/2 - 6-2/2 | | 3 | ELECTRICAL CHARACTERISTICS | DPBC10000266-1 | 7-1/2 - 7-2/2 | | 4 | BLOCK DIAGRAM | DPBC10000266-1 | 8-1/1 | | 5 | INTERFACE PIN ASSIGNMENT | DPBC10000266-1 | 9-1/6 - 9-6/6 | | 6 | INTERFACE TIMING | DPBC10000266-1 | 10-1/3 - 10-3/3 | | 7 | DIMENSIONAL OUTLINE | DPBC10000266-1 | 11-1/2 - 11-2/2 | | 8 | DESIGNATION OF LOT MARK | DPBC10000266-1 | 12-1/1 | | 9 | COSMETIC SPECIFICATIONS | DPBC10000266-1 | 13-1/3 - 13-3/3 | | 10 | PRECAUTION | DPBC10000266-1 | 14-1/3 - 14-3/3 | | | | | CI | | | | ĺ | |--------------------|------|----------------|------------|----------------|------|-------|---| | Japan Display Inc. | Date | July. 27, 2012 | Sn.<br>No. | DPBC10000266-1 | Page | 1-1/1 | | ## RECORD OF REVISION | Date | The lower sect | ion : After rev | vision | | Summary | | | |------|----------------|-----------------|--------|-----------------|---------|--|--| | | Sheet | No. | Page | | J | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | - | | | | | | | | 1 | ı. <sub>D</sub> | | | | ## APPLICATION In the case of applying this product for such as control and safety device of transportation facilities (airplane, train, automobile, ship, etc), equipments aiming for rescue and security, and the other safety related devices which should secure higher reliability and safety, please make it sure that proper countermeasure such as fail-safe functions and enough system design for the protection are mandatory. Please do not apply this product for equipments or devices which need exceedingly high reliability, such as aerospace applications, telecommunication facilities (trunk lines), nuclear related equipments or plants, and critical life support devices or applications. Usage style of this product is limited to Landscape mode. Optical characteristics mentioned in this spec. sheet is applied for only initial stage after delivery, and the characteristics will be changed by long time usage. Reliability of this product is secured as normal office use. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 3-1/1 | | |--------------------|------|----------------|------------|----------------|------|-------|--| |--------------------|------|----------------|------------|----------------|------|-------|--| ## **DESCRIPTION** The following specifications are applied to the following IPS-Pro module. Note: The LED driver for the backlight unit is built in this module. Product Name: TX54D14VC0CAA ## GENERAL SPECIFICATIONS Effective Display Area : (H) $432.0 \times (V) 324.0$ (mm) Number of Pixels : (H) $1,600 \times (V) 1,200$ (pixels) Pixel Pitch : (H) $0.270 \times (V) 0.270$ (mm) Color Pixel Arrangement : R + G + B Vertical Stripe Display Mode : Transmissive Mode Normally Black Mode IPS-Pro Top Polarizer Type : Anti-glare Number of Colors : 16,777,216 colors Viewing Angle Range : Super Wide Version Input Signal : 2-channel LVDS (LVDS: Low Voltage Differential Signaling) Back Light : Edge Light Type with White LED External Dimensions : (H) $460.6 \times$ (V) $362 \times$ (t) 27.5 (mm) Weight : Typ. 3,000 (g) (Max.3,400 (g)) RoHS : Compliance | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 4-1/1 | |--------------------|------|----------------|------------|----------------|------|-------| |--------------------|------|----------------|------------|----------------|------|-------| ## 1. ABSOLUTE MAXIMUM RATINGS #### 1.1 ELECTRICAL ABSOLUTE MAXIMUM RATINGS | Item | Oper | ating | Stor | rage | Unit | Note | | |-----------------|---------|------------|----------------|------------|----------------------|------|--| | Item | Min. | Max. | Min. | Max. | Onit | note | | | Temperature | 0 | 50 | -20 | 60 | $^{\circ}\mathrm{C}$ | 1) | | | Humidity | 2 | 2) | | 2) | %RH | 1) | | | Vibration | _ | 4.9 (0.5G) | _ | 9.8 (1.0G) | $\mathrm{m/s}^2$ | 3) | | | Shock | _ | 29.4 (3G) | _ | 294 (30G) | m/s | 4) | | | Corrosive Gas | Not Acc | eptable | Not Acceptable | | _ | _ | | | Illumination at | | 50,000 | | 50,000 | lx | | | | LCD Surface | _ | 50,000 | _ | 50,000 | IX | | | Notes 1) Temperature and Humidity should be applied to the center glass surface of TFT-LCD module, not to the system installed with a module. The temperature at the center of rear surface should be less than 60°C on the condition of operating. Function of module is guaranteed in above operating temperature range, but optical characteristics is specified for only 25°C operating condition. - 2) Ta $\leq$ 40°C ....... Relative humidity should be less than 85%RH max. Dew is prohibited. Ta > 40°C ....... Relative humidity should be lower than the moisture of the 85%RH at 40°C. - 3) Frequency of the vibration is between 15Hz and 100Hz. (Except the resonance point) - 4) Pulse width of the shock is 10 ms. ### 1.2 ELECTRICAL ABSOLUTE MAXIMUM RATINGS ### (1) TFT-LCD Module Vss=0V | Item | Symbol | Min. | Max. | Unit | Note | |--------------------------|------------------|------|------|------|-------| | Power Supply Voltage | $ m V_{DD}$ | 0 | 13.5 | V | | | Input Voltage for logic | $V_{\mathrm{I}}$ | -0.3 | 3.6 | V | 1) | | El 4 4 4 D 1:1:4 | $ m V_{ESD0}$ | ±100 | | V | 2),3) | | Electrostatic Durability | $ m V_{ESD1}$ | ± | :8 | kV | 2),4) | Notes 1) It is applied to pixel data signal and clock signal. - 2) Discharge Coefficient: 200pF-250Ω, Environmental: 25°C-70%RH - 3) It is applied to I/F connector pins. - 4) It is applied to the surface of a metallic bezel and a LCD panel. ## (2) Back-Light Vss=0V | Item | Symbol | Min. | Max. | Unit | Note | |-------------------------------|--------------|------|------|------|------| | Input Voltage | $V_{\rm IN}$ | 0 | 28 | V | | | ON/OFF Control Input Voltage | ON/OFF | 0 | 5.5 | V | | | Analog Dimming Signal Voltage | $ m V_{BC}$ | 0 | 5.5 | V | 1) | | PWM Dimming Signal Voltage | PWM | 0 | 5.5 | V | 1) | Notes 1) These signals should not be inputted simultaneously. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 5-1/1 | |--------------------|------|----------------|------------|----------------|------|-------| |--------------------|------|----------------|------------|----------------|------|-------| ## 2. OPTICAL CHARACTERISTICS The following optical characteristics are measured when the LCD is set alone (apart from driving circuits and monitor cabinets) and under stable conditions. It takes about 30 minutes to reach stable conditions. The measuring point is the center of display area unless otherwise noted. The optical characteristics should be measured in a dark room or equivalent state. Measuring equipment :KONICA MINOLTA CS-2000, CS-1000A, CA-210 or EZ-contrast Ambient Temperature =25±3°C, $V_{DD}\!\!=\!\!12.0V,\,f_{V}\!\!=\!\!60Hz,\,V_{IN}\!\!=\!\!24V$ and $V_{BC}\!\!=\!\!3.3V$ or PWM=100% | Item | l | Symbol | Condition | Min. | Typ. | Max. | Unit | Note | |----------------|-----------|---------------------|------------------------|-------|-------|-------|-------------------|------------| | Contrast | Ratio | $\operatorname{CR}$ | | 700 | 1100 | _ | _ | 2) | | Response | Rise | ton | | | 12 | 22 | <b>200</b> G | 3) | | Time | Fall | toff | | | 10 | 21 | ms | ა) | | Brightness | of white | Bwh | | 680 | 820 | | cd/m <sup>2</sup> | | | Brightness un | niformity | Buni | | 75 | _ | _ | % | 4) | | | Red | X | $\theta = 0$ ° | 0.620 | 0.650 | 0.680 | | | | | neu | У | 1) | 0.295 | 0.325 | 0.355 | | | | Color | Green | X | | 0.278 | 0.308 | 0.338 | | | | Chromaticity | Green | у | | 0585 | 0.615 | 0.645 | _ | Gray scale | | (CIE) | Blue | X | | 0.120 | 0.150 | 0.180 | | = 255 | | | Dide | У | | 0.025 | 0.055 | 0.085 | | | | | White | X | | 0.269 | 0.299 | 0.329 | | | | | VVIIICE | У | | 0.285 | 0.315 | 0.345 | | | | | Red | $\Delta x$ | | | | 0.04 | | | | | nea | Δy | | | | 0.04 | | | | Variation of | Green | $\Delta x$ | $\theta = +50^{\circ}$ | | | 0.04 | | 5) | | Color Position | Green | Δy | φ = 0°, 90° | — | — | 0.04 | _ | | | (CIE) | Blue | $\Delta x$ | 180°, 270° | | — | 0.04 | | Gray scale | | | Dide | Δy | 1) | | | 0.04 | | = 255 J | | | White | $\Delta x$ | | | — | 0.04 | | | | | WIIILE | Δy | | | — | 0.04 | | | | | | | $\theta = +85^{\circ}$ | | | | | | | Contrast Rat | io at 85° | $ m CR85^{\circ}$ | φ = 0°, 90° | 10 | | | _ | _ | | | | | 180°, 270° 1) | | | | | | | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 6-1/2 | |--------------------|------|----------------|------------|----------------|------|-------| |--------------------|------|----------------|------------|----------------|------|-------| Notes 1) Definition of Viewing Angle 2) Definition of Contrast Ratio (CR) CR = (Luminance at displaying WHITE) (Luminance at displaying BLACK) 3) Definition of Response Time 4) Definition of Brightness Uniformity Display pattern is white (255 level). The brightness uniformity is defined as the following equation. Brightness at each point is measured, and average, maximum and minimum brightness is calculated. $$Buni = \left(\frac{Bmin}{Bmax}\right) \times 100$$ $$where, Bmax = Maximum brightness$$ $$Bmin = Minimum brightness$$ 5) Variation of color position on CIE is defined as difference between colors at $\theta = 0^{\circ}$ and at $\theta = 50^{\circ}$ & $\phi = 0^{\circ}$ , $90^{\circ}$ , $180^{\circ}$ , $270^{\circ}$ . | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 6-2/2 | |--------------------|------|----------------|------------|----------------|------|-------| |--------------------|------|----------------|------------|----------------|------|-------| ## 3. ELECTRICAL CHARACTERISTICS ## 3.1 TFT-LCD MODULE Ta=25°C, Vss=0V | Item | Symbol | Min. | Тур. | Max. | Unit | Note | |----------------------|-------------------|------|------|------|------------|----------| | Power Supply Voltage | $V_{ m DD}$ | 11.0 | 12.0 | 13.0 | V | _ | | Power Supply Current | $I_{\mathrm{DD}}$ | | 0.4 | 0.7 | A | 1),2),3) | | Vsync Frequency | $f_V$ | 57 | 60 | 63 | $_{ m Hz}$ | _ | | Hsync Frequency | $\mathrm{f_H}$ | | 72 | 75 | kHz | _ | | DCLK Frequency | $ m f_{CLK}$ | 40 | 67.5 | 81 | MHz | _ | Notes 1) DC current at $f_V\!\!=\!\!60 Hz,\, f_{CLK}\!\!=\!\!67.5 MHz$ and $V_{DD}\!\!=\!\!12 V$ - 2) Current capacity of power supply for $V_{DD}$ should be larger than 5A, so that the fuse can be opened at the trouble of power supply. - 3) The picture on maximum current is white picture. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 7-1/2 | | |--------------------|------|----------------|------------|----------------|------|-------|--| |--------------------|------|----------------|------------|----------------|------|-------|--| 3.2 BACK LIGHT Ta=25°C | Item | | Sym | nbol | Min. | Тур. | Max. | Unit | Note | |--------------------|---------|------------------|------|------|------|------|------|---------| | Input Voltage | | $V_{I}$ | IN | 21.6 | 24 | 26.4 | V | _ | | Input Current | | $I_{\mathrm{I}}$ | N | | 2.48 | 2.74 | A | 4) | | ON/OFF | ON | ON/0 | ) FF | 2.5 | _ | 5.0 | V | B/L=ON | | Control Voltage | OFF | ONA | Эгг | 0 | | 0.8 | V | B/L=OFF | | Brightness Control | Voltage | $V_{\rm I}$ | ВС | 1.0 | | 3.6 | V | 1), 2) | | PWM dimming sign | al | PWM | High | 3.0 | | 5.0 | V | 3) | | Input Voltage | | L AA IAI | Low | 0 | _ | 0.8 | V | | | PWM Frequency | PW. | M f | 125 | 135 | 145 | Hz | | | - Notes 1) As for Vbc, it is recommendable to use more than 1.0V. If Vbc is set less than 1.0V in which brightness becomes less than 20% to the maximum, display image may look unstable since relative change of brightness tends to become large by the slight drift of Vbc. - Notes 2) Brightness rises almost linearly by increasing the Vbc in less than 3.0V. However, brightness is saturated when Vbc exceeds 3.0V. - Notes 3) Brightness is almost proportional to the on-duty ratio of PWM signal input. - Notes 4) The protection fuse is built into this module. Current capacity of power supply for Vin should be greater than 8A, so that the fuse can blow if there is a problem with the power supply. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 7-2/2 | | |--------------------|------|----------------|------------|----------------|------|-------|--| |--------------------|------|----------------|------------|----------------|------|-------|--| ## **5. INTERFACE PIN ASSIGNMENT** ## 5.1 TFT-LCD MODULE CN1: HIROSE: MDF76GW-30S-1H(55) or Equivalent (Matching connector: JAE FI-X30H or FI-X30M or Equivalent) | Pin No. | Symbol | Function | Note | |---------|-------------|--------------------|------| | 1 | RAIN0- | ODD pixel data | 2) | | 2 | RAIN0+ | 1 | | | 3 | RAIN1- | ODD pixel data | 2) | | 4 | RAIN1+ | 1 | | | 5 | RAIN2- | ODD pixel data | 2) | | 6 | RAIN2+ | 1 | | | 7 | Vss | GND (0V) | 1) | | 8 | RACLKIN- | ODD pixel clock | 2) | | 9 | RACLKIN+ | 1 | | | 10 | RAIN3- | ODD pixel data | 2) | | 11 | RAIN3+ | 1 | | | 12 | RBIN0- | EVEN pixel data | 2) | | 13 | RBIN0+ | 1 | | | 14 | Vss | GND (0V) | 1) | | 15 | RBIN1- | EVEN pixel data | 2) | | 16 | RBIN1+ | ] | | | 17 | Vss | GND (0V) | 1) | | 18 | RBIN2- | EVEN pixel data | 2) | | 19 | RBIN2+ | 1 | | | 20 | RBCLKIN- | EVEN pixel clock | 2) | | 21 | RBCLKIN+ | 1 | | | 22 | RBIN3- | EVEN pixel data | 2) | | 23 | RBIN3+ | | | | 24 | Vss | GND (0V) | 1) | | 25 | NC | No connection | 3) | | 26 | NC | No connection | 3) | | 27 | NC | No connection | 3) | | 28 | $V_{ m DD}$ | | | | 29 | $V_{ m DD}$ | Power supply (12V) | 4) | | 30 | $V_{ m DD}$ | | | Notes 1) All Vss pins should be grounded. - 2) RnINm+ and RnINm- (n=A,B $\,$ m=0,1,2,3) should be wired by twist-pairs or side-by-side FPC patterns, respectively. - 3) Please keep open. - 4) All $V_{DD}$ pins should be connected to +12.0 V (typ.). - 5) Pin assignment is as follows. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 9-1/6 | |--------------------|------|----------------|------------|----------------|------|-------| |--------------------|------|----------------|------------|----------------|------|-------| #### 5.2 BACK-LIGHT UNIT CN2: TARNG YU Enterprise TU2001WNR-14S or Equivalent (Matching connector: JST PHR-14 or TARNG YU Enterprise TU2001HNO-14) | Pin No. | Symbol | Description | Note | |---------|--------------|----------------------------------------|-------| | 1 | $V_{\rm IN}$ | | | | 2 | $V_{\rm IN}$ | | | | 3 | $V_{\rm IN}$ | Power Supply (typ. 24.0V) | 1) | | 4 | $V_{\rm IN}$ | | | | 5 | $V_{\rm IN}$ | | | | 6 | Vss | | | | 7 | $V_{SS}$ | | | | 8 | $V_{SS}$ | GND (0V) | 2) | | 9 | Vss | | | | 10 | $V_{SS}$ | | | | 11 | NC | NC | 3) | | 12 | ON/OFF | High: Backlight ON, Low: Backlight OFF | 4) | | 13 | $V_{ m BC}$ | Brightness Control Signal | 5),6) | | 14 | PWM | External PWM for Dimming Control | 4),6) | Notes 1) Vin pins should be connected to +24.0V (Typ.). - 2) Vss pins should be grounded. The metal bezel is internally connected to GND. - 3) Please set the terminal to NC (No Connection). - 4) High level:3.0~5.0V, Low level:0~0.8V (High:Max. Brightness, Low:Min. Brightness) - 5) Input Voltage : $1.0 \sim 3.6 \text{V DC}$ (Brightness becomes maximum at 3.3 + 0.3 V.) - 6) These signals should not be inputted simultaneously. i.e. when the PWM signal is to be inputted, please set the terminal of $V_{BC}$ to NC. Or when the $V_{BC}$ signal is to be inputted, please set the PWM terminal to NC. - 7) Pin assignment is as follows. ## BLOCK DIAGRAM OF INTERFACE RA0~7, RB0~7 : R data Receiver: Equivalent of THC63LVDF84B by THine GA0~7, GB0~7∶G data BA0~7, BB0~7∶B data DTMG : Display timing data Notes 1) RSVD (reserved) pins on a transmitter should be connected with Vss. - 2) The system must have a LVDS transmitter to drive a module. - 3) The impedance of LVDS cable should be 50 ohms per a signal line or about 100 ohms per a twist-pair line when it is used differentially. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 9-3/6 | |--------------------|------|----------------|------------|----------------|------|-------| |--------------------|------|----------------|------------|----------------|------|-------| ## LVDS INTERFACE | Signal | | Input Transmitter | | Interface connector | | | Receiver | TFT | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|----|---------------------|---------------------|----------------------|----------|-----------|---------------| | RA1 | | | | | System side | Super-TFT module | Pin | Output | Control input | | RA1 | | RA0 | | | | | 27 | | RA0 | | RA2 | | | | TAIN1 | | | 29 | | RA1 | | RA3 | | | | | TA OUT0+ | RA IN0+ | | | RA2 | | RA4 | | | | | | | | | | | RA5 3 | | | | | | | | | RA4 | | GAO | | | | | TA OUT0- | RA INO- | | | RA5 | | GA1 | | | | | 111 0 0 1 0 | 1411110 | | | | | GA2 | | | | | | | | | | | GA3 | | | | | | | | | | | GA4 | | | | | TA OUT1+ | RA IN1+ | | | | | GA5 | | | | | 111 0011 | 10111111 | | | | | NA | | | | | | | | | | | IADDS BA1 | | | | | TA OUT1- | RΔ IN1- | | | | | ODD | LVDS | | | | 111 0011 | 1021 1111 | | | BA1 | | BA3 | | | | | | | | | | | BA4 | ODD | | | | | | | | | | BA5 | | | | | $TA \cap ITP9 \bot$ | DA INO± | | | | | RSVD 1) | | | | | 1A 0012+ | IM INZT | | | | | RSVD DTMG | | | | | | | | | | | DTMG | | | | | TA OUTO- | DA INO. | | | | | RA6 | | | | | 1A 0012 | na mz | | | | | RA7 | | | | | | | | | | | GA6 | | | | | | | | | | | GA7 | | | | | TA OLTES | DA IMO | | | | | BA6 | | | | | TA 0013+ | KA IN3+ | | | | | BA7 | | | | | | | | | | | RSVD 1) | | | | | ma otimo | DA INO | | | | | DCLK | | | | | TA OUT3- | KA IN3- | | | | | RB0 | | | | | mot tra otim. | DOLLA IN | | | | | RB0 | | DCLK | 31 | TCLKAIN | | | 26 | RCLKA OUT | DCLK | | RB1 | | RB0 | 51 | TBIN0 | TOLIMIOUI | TO LIGHT IIV | 27 | RBOUT0 | RB0 | | RB2 | | | | | | | | | | | RB3 | | | | | TB OUT0+ | ROUT0+ RB IN0+ | | | RB2 | | RB4 | | | | | 15 0010 | 100 1110 | | | | | RB5 | | | | | | TB OUT0- RB IN0- | | | | | GB0 | | | | | ТВ ОПТО- | | | | | | GB1 | | | | | 100010 | | | | | | GB2 | | | | | | | | RBOUTS | | | GB3 | | | | | | | | | | | GB4 12 TBIN13 GB5 H4 TBIN14 BB0 H5 TBIN15 TB OUT1- RB IN1- H7 RBOUT15 BB0 H6 RBOUT14 GB5 BB0 H6 RBOUT15 RBOUT19 BB2 H6 RBOUT19 BB2 H6 RBOUT20 BB3 BB4 H6 RBOUT20 BB3 BB4 RBOUT20 BB3 BB4 RBOUT20 BB3 BB4 RBOUT21 BB4 H6 RBOUT22 BB5 RBOUT21 BB4 H7 RBOUT22 BB5 RBOUT24 RSVD RSVD RSVD RSVD RSVD RB0 TBIN25 TBOUT2- RBIN2- FRBOUT25 RSVD RB6 FRBOUT25 RSVD RB6 RB0 TBIN16 RB7 RB1N3+ H1 RBOUT10 GB6 RB0 RB6 RB0 TBIN16 H6 RB1N16 RB7 RB1N3+ H1 RBOUT16 RB6 RSVD RB7 RSVD RSVD RSVD RSVD RSVD RSVD RB7 RSVD RB1N3- RB1N3- RB1N3- RB0UT17 RB7 RSVD | | | | | TR OUT1+ | RR IN1+ | | | | | CB5 | | | | | 1000111 | IVD IIVI | | | | | BB0 | | | | | | | | | | | LVDS BB1 19 TBIN18 51 RBOUT18 BB1 EVEN BB2 20 TBIN19 53 RBOUT19 BB2 BB3 22 TBIN20 54 RBOUT20 BB3 BB4 23 TBIN21 TB OUT2+ RB IN2+ 55 RBOUT21 BB4 BB5 24 TBIN22 1 RBOUT22 BB5 RSVD 1) 27 TBIN24 3 RBOUT24 RSVD RSVD 1) 28 TBIN25 TB OUT2- RB IN2- 5 RBOUT25 RSVD RSVD 1) 30 TBIN26 6 RBOUT26 RSVD RSVD RB6 50 TBIN27 7 RBOUT27 RB6 RSVD RB7 2 TBIN5 34 RBOUT5 RB7 GB6 8 TBIN10 TB OUT3+ RB IN3+ 41 RBOUT10 GB6 GB7 10 TBIN11 42 RBOUT16 BB6 | | | | | TR OUT1- | RR IN1- | | | | | EVEN BB2 BB3 BB3 BB4 BB4 BB5 BB5 BB5 BB5 BB5 BB5 BB5 BB5 | LVDS | | | | 100011 | IVD IIVI | | | | | BB3 | | | | | | | | | | | BB4 | EVEN | | | | | | | | | | BB5 | | | | | TR OHTOL | BB IMə∓ | | | | | RSVD 1) 27 | | | | | 100012 | 10 1104 <sup>±</sup> | | | | | RSVD 1) 28 | | | | | | | | | | | RSVD 1) 30 | | | | | TR OUTS. | RR IN9- | | | | | RB6 50 TBIN27 7 RBOUT27 RB6 RB7 2 TBIN5 34 RBOUT5 RB7 GB6 8 TBIN10 TB OUT3+ RB IN3+ 41 RBOUT10 GB6 GB7 10 TBIN11 42 RBOUT11 GB7 BB6 16 TBIN16 49 RBOUT16 BB6 BB7 18 TBIN17 TB OUT3- RB IN3- 50 RBOUT17 BB7 RSVD 1) 25 TBIN23 2 RBOUT23 RSVD DCLK 31 TCLKB IN TCLKB OUT+ RCLKB IN+ 26 RCLKB OUT DCLK | | | | | 15 0012 | 1111 11114 | | | | | RB7 | | | | | | | | | | | GB6 | | | | | | | | | | | GB7 | | | | | тр отто | DD IMe : | | | | | BB6 16 TBIN16 | | | | | 10 0013+ | νο 1Ν9+ | | | | | BB7 | | | | | | | | | | | RSVD 1) 25 TBIN23 2 RBOUT23 RSVD DCLK 31 TCLKB IN TCLKB OUT+ RCLKB IN+ 26 RCLKB OUT DCLK | | | | | TR OTTES | DD IM9- | | | | | DCLK 31 TCLKB IN TCLKB OUT+ RCLKB IN+ 26 RCLKB OUT DCLK | | | | | 1D 0013- | UD INQ. | | | | | | | | | | TCLKB OUT+ | RCLKB IN+ | | | | | | | DOLK | 91 | 1 OLKD IN | | | 20 | | DOLK | | | | | | | | | | | | | Japan Display Inc. Date July. 27, 20 | Sh.<br>No. | DPBC10000266-1 | Page | 9-4/6 | |--------------------------------------|------------|----------------|------|-------| |--------------------------------------|------------|----------------|------|-------| ## CORRESPONDENCE BETWEEN INPUT DATA AND DISPLAY IMAGE ODD pixel: RA0~RA7 : R data GA0~GA7 : G data BA0~BA7 : B data EVEN pixel: RB0~RB7 : R data GB0~GB7 : G data BB0~BB7 : B data | 1 | | | \ | | |---|---------|---------|---------|----------------| | | 1, 1 | 1, 2 | 1, 3 | <br>1, 1600 | | , | 2, 1 | 2, 2 | 2, 3 | <br>2, 1600 | | | 3, 1 | 3, 2 | 3, 3 | <br>3, 1600 | | | | | | | | | 1200, 1 | 1200, 2 | 1200, 3 | <br>1200, 1600 | ## **6. INTERFACE TIMING** ## 6.1 LVDS RECEIVER TIMING CHARACTERISTICS (Regulation with the Input Terminal of the Module) | Item Condition | | Symbol | Min. | Typ. | Max. | Unit | Remarks | | |----------------|-------------|------------------------|-------------------|------|------|------|---------|--| | DCLK frequency | | $1/t_{\rm CLK}$ | 40 | 67.5 | 81 | MHz | | | | RinX (X=0,1,2) | Set up time | $t_{CLK}$ =12ns | | 350 | i | - | ps | | | | | $t_{CLK}$ =15ns | $ m t_{SU}$ | 450 | • | - | | | | | | $t_{CLK}$ =25ns | | 1000 | - | - | | | | | Hold time | $t_{CLK}$ =12ns | | 350 | - | - | | | | | | $t_{CLK}$ =15ns | $\mathrm{t_{HD}}$ | 450 | - | - | | | | | | $t_{CLK}\!\!=\!\!25ns$ | | 1000 | - | - | | | | Japan Display Inc. | Date July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 10-1/3 | |--------------------|---------------------|------------|----------------|------|--------| |--------------------|---------------------|------------|----------------|------|--------| ## 6.2 TIMING PARAMETERS 2pxl/clk | Signal | Item | Symbol | Min. | Тур. | Max. | Unit | Note | |-----------------------------------|--------------------------|----------------------------|-------|-------|-------|--------|------| | | Frequency | 1/Tc | 40 | 67.5 | 81 | MHz | | | Clock | High Time | $T_{\mathrm{CH}}$ | 4 | | _ | nsec | | | | Low Time | ${ m T_{CL}}$ | 4 | | _ | nsec | | | Data | Setup Time | $T_{ m DS}$ | 4 | | _ | nsec | _ | | Data | Hold Time | $\mathrm{T}_{\mathrm{DH}}$ | 4 | _ | _ | nsec | | | DTMG | Setup Time | $\mathrm{T_{ES}}$ | 4 | | | nsec | | | Frame Frequency | Cycle | $\mathrm{T_{V}}$ | 15.90 | 16.7 | 17.5 | msec | | | Frame Frequency | Сусіе | ıγ | 1,203 | 1,203 | 1,270 | lines | _ | | 77 - 41 1 A -41 | Display Period | $T_{ m VD}$ | 1,200 | 1,200 | 1,200 | lines | _ | | Vertical Active<br>Display Term | Vertical Blank<br>Period | $\mathrm{T}_{\mathrm{VB}}$ | 3 | 3 | 70 | lines | | | One Line Scanning Time Cycle | | $\mathrm{T_{H}}$ | 840 | 936 | 1,080 | clocks | _ | | Horizontal Active<br>Display Term | Display Period | $\mathrm{T_{HD}}$ | 800 | 800 | 800 | clocks | | | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 10-2/3 | | |--------------------|------|----------------|------------|----------------|------|--------|--| |--------------------|------|----------------|------------|----------------|------|--------|--| #### 6.3 TIMING BETWEEN INTERFACE SIGNALS AND POWER SUPPLY Power supply voltage V<sub>DD</sub> Timing of power supply voltage and input signals should be used under the following specifications. $$\begin{array}{ccccc} 0ms & \leq & TPR & \leq & 10ms \\ 10ms & \leq & TDR & \leq & 50ms \\ 0ms & \leq & TDF & \leq & 50ms \\ & & TIN & \geq & 1s \\ & & TBR & \geq & 500ms \\ & & TBF & \geq & 100ms \end{array}$$ Notes - (1) Please set the time of (a) to 500ms, or less. - (a) is the interval from the input of power supply $V_{DD}$ to synchronization signal of UXGA and clock. - (2) Please set the time of (b) 1s, or as short as possible. - (b) is the interval from the input to synchronization signal of UXGA and clock to the power supply OFF. - When the synchronization signal or clock becomes off, please set the input signal for the display image to black. - (3) $V_{DD}$ supply without synchronization signal and clock input should be avoided to avoid abnormal display or module defect. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 10-3/3 | |--------------------|------|----------------|------------|----------------|------|--------| |--------------------|------|----------------|------------|----------------|------|--------| # 7. DIMENSIONAL OUTLINE (1) Front View Note 1) Dimension in parentheses are reference value. Tolerance not specified is +/- 0.5mm. Maximum torque for M3 screw: 0.588N-m. Unit: mm Scale:NTS | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 11-1/2 | |--------------------|------|----------------|------------|----------------|------|--------| |--------------------|------|----------------|------------|----------------|------|--------| ## (2) Rear View Note 1) Dimension in parentheses are reference value. - 2) Tolerance not specified is +/- 0.5mm. - 3) LED driver is protected by the plastic cover. For this cover, please take the clearance at least 10mm from conductive materials such as back chassis in order to suppress the electromagnetic coupling. Unit: mm Scale:NTS | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 11-2/2 | |--------------------|------|----------------|------------|----------------|------|--------| |--------------------|------|----------------|------------|----------------|------|--------| ## 8. DESIGNATION OF LOT MARK #### 8.1 LOT MARK #### Notes | 1) | Year | Mark | |----|------|------| | | 2012 | 2 | | | 2013 | 3 | | | 2014 | 4 | | | 2015 | 5 | | | 2016 | 6 | | Month | Mark | Month | Mark | |-------|------|-------|------| | 1 | 01 | 7 | 07 | | 2 | 02 | 8 | 08 | | 3 | 03 | 9 | 09 | | 4 | 04 | 10 | 10 | | 5 | 05 | 11 | 11 | | 6 | 06 | 12 | 12 | | Week (Days) | Mark | |-------------|------| | 1~7 | 1 | | 8~14 | 2 | | 15~21 | 3 | | 22~28 | 4 | | 29~31 | 5 | | 4) | Produc | tion management sign | |----|--------|----------------------| | | Н | Made in Japan | | | Т | Made in Taiwan | 2) 5) It is the mark that was opened up by production person to take correspondence with production number. 3) #### 8.2 REVISION (REV.) CONTROL REV. is the column for manufacturing convenience. A-Z except I and O may be written on this column. #### 8.3 LOCATION OF LOT MARK The Lot mark is a label. The label is on the rear bezel as shown in 7. DIMENSIONAL OUTLINE. The style of character can be changed without prior notice. Japan Display Inc. Date July. 27, 2012 Sh. No. DPBC10000266-1 Page 12 - 1/1 ## 9. COSMETIC SPECIFICATIONS #### 9.1 CONDITIONS FOR COSMETIC INSPECTION ## (1) Viewing zone a) The figure shows the correspondence between eyes (of inspector) and TFT-LCD module. $\theta \le 45^{\circ}$ : when non-operating inspection $\theta \le 5^{\circ}$ : when operating inspection b) Inspection should be executed only from front side and only A-zone. Cosmetic of B-zone and C-zone are ignore. (refer to 9.2 DEFINITION OF ZONE) #### (2) Environment a) Temperature : 25°C b) Ambient light : Sufficient darker condition when operating inspection. about 1000 lx and non-directive when non-operating inspection. c) Back-light : when non-operating inspection, back-light should be off. #### 9.2 DEFINITION OF ZONE • A-zone : Display area (pixel area). • B-zone : Area between A-zone and C-zone. •C-zone : Metal bezel area. (Include I/F connector) ## 9.3 COSMETIC SPECIFICATIONS When displaying conditions are not stable (ex. at turn on or off), the following specifications are not applied. | | No. | | | Item | | Max acceptable number A-zone | Unit | Note | |------------|-----|----------|--------------|---------------------------------|---------------|------------------------------|--------------|------------| | Operating | 1 | Dot | Sparkle | 1-dot | | 0 | pcs | 1), 2), 4) | | inspection | | Defect | mode | 2-dot | | 0 | | | | | | | | 3-dot | | 0 | | 1), 2), 5) | | | | | | 4-dots | | 0 | pcs | | | | | | | Density | | 0 | pcs/\phi20mm | 1), 2), 6) | | | | | | Total | | 0 | pcs | - | | | | | Black | 1-dot | | 7 | pcs | 1), 3), 4) | | | | | mode | 2-dot | | 3 | | | | | | | | 3-dot | | 0 | Units | 1), 3), 5) | | | | | | 4-dots | | 0 | | | | | | | | Density | | 2 | pcs/\phi20mm | 1), 3), 6) | | | | | | Total | | 7 | pcs | - | | | | | Total (Wi | thout slightly | y bright dot) | 10 | pcs | - | | | 2 | Line d | efect | | | Serious one is | | - | | | 3 | Uneve | n brightne | ess | | not allowed. | | | | | 4 | Stain in | clusion | | L < 1.0 | 4 | | | | | | Line s | hape | $W \leq 0.1$ | | | pcs | 7) | | | | W: wie | dth (mm) | | $L \ge 1.0$ | 0 | | | | | | L: leng | gth (mm) | J | | | | | | | 5 | Stain in | clusion | $D \le 0.22$ | | Ignore | | | | | | Dot sh | nape | D ≤ 0.4 | | 5 | pcs | 7) | | | | D: ave | e. dia. (mm) | $0.4 < D \le 0$ | 0.5 | 4 | | | | | | , | • | D > 0.5 | | 0 | | | | | 6 | Scratch | on polarize | $\text{er} \text{W} \leq 0.02$ | L: Ignore | Ignore | | | | | | Line s | hape | $W \le 0.04$ | $L \le 40$ | 10 | | | | | | W: wie | dth (mm) | | L > 40 | 0 | pcs | 8) | | | | | _ | $W \le 0.08$ | $L \le 20$ | 10 | | | | | | | | | L > 20 | 0 | | | | | | L: leng | gth (mm) | W > 0.08 | _ | 0 | | | | | 7 | Scratch | on polarize | er D ≤ 0.2 | | Ignore | | | | | | Dot sh | nape | D ≤ 0.6 | | 10 | pcs | 8) | | | | D: ave | . dia. (mm) | D > 0.6 | | 0 | | | | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 13-2/3 | | |--------------------|------|----------------|------------|----------------|------|--------|--| |--------------------|------|----------------|------------|----------------|------|--------|--| | | No. | | Item | Max. acceptable number A-zone | Unit | Note | |------------|-----|----------------------|-------------|-------------------------------|------|------| | non- | 8 | Bubbles, peeling | $D \le 0.3$ | Ignore | | | | operating | | in polarizer | $D \le 0.5$ | 10 | pcs | 8) | | inspection | | D: ave. dia. (mm) | D ≤ 1.0 | 5 | | | | | | | D > 1.0 | 0 | | | | | 9 | Wrinkles on polarize | er | Serious one is | - | - | | | | | | not allowed. | | | Notes 1) Dot defect: defect area > 1/2 dot - 2) Sparkle mode : brightness of dot is more than DDL:147( $W \ge 147, R \ge 147, G \ge 147, B \ge 147$ ) at Black (0 level). - 3) Black mode: brightness of dot is less than 70% at white. (visible to eye) - 4) 1 dot: defect dot is isolated, not attached to other defect dot. - 5) N dots: N defect dots are consecutive. (N means the number of defects dots) - 6) Density: Number of defect dots inside $20mm \phi$ . - 7) Those stains which can be wiped out easily are acceptable. - 8) Polarizer area inside of B-zone is not applied. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 13-3/3 | | |--------------------|------|----------------|------------|----------------|------|--------|--| |--------------------|------|----------------|------------|----------------|------|--------|--| ## 10. PRECAUTION Please pay close attention to the following precautions whilst using, handling and mounting the TFT module. #### 10.1 PRECAUTION FOR HANDLING AND MOUNTING - (1) Applying excessive force to any part of the module may result in partial deformation of the frame or mould, which could result in permanent damage to the display. - (2) The module should be held gently and firmly using both hands. In order to avoid internal damage, never hold the module by just one hand. Also never drop or hit the module. - (3) The module should be installed using the mounting holes of the module. - (4) Uneven force such as twisted stress should not be applied directly to the module once it is mounted within the cover case. The cover case must have sufficient strength such that any external forces are not transmitted directly to the module. - (5) It is recommended that you maintain a gap between the display module and the rear chassis so as to avoid any mechanical stress being passed to the module. - (6) The edge of the cover case should be positioned with more than a 1mm overlap from the edge of the module's upper frame. - (7) A transparent protective plate should be added to the front of the display in order to protect both the polarizer and TFT cell. The transparent protective plate should have sufficient strength such that the plate can not be deformed, due to external forces, and touch the module. - (8) Materials containing acetic acid and chlorine should not be used for the cover case nor for other parts which are positioned in close proximity to the module. This is because the Acetic acid will attack the polarizer, whilst the chlorine will attack the electric circuits by way of electro-chemical reaction. - (9) The front polarizer on the TFT cell should be handled carefully, due to its softness, and must not be touched, pushed or rubbed with glass, tweezers or anything harder than an HB pencil lead. The surface of the polarizer should not be touched nor rubbed with bare hands, greasy or dusty clothes. - (10) If the surface of polarizer becomes dirty, it should be gently wiped using an absorbent cotton, chamois or other soft material with recommended potion. Do not rub strongly to avoid damaging the surface. IPA (isopropyl alcohol) is recommended to clean away the traces of adhesive which is used to attach the front/rear polarizers to the TFT cell. Other cleaning chemicals such as acetone, toluene and alcohol should not be used to clean adhesives because they cause chemical damage to the polarizer. - (11) Saliva or water drops should be immediately wiped off. Otherwise, the affected portion of the polarizer may become deformed and its color may fade. - (12) The module should not be opened or modified, under any circumstances, as this may cause it to malfunction. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 14-1/3 | |--------------------|------|----------------|------------|----------------|------|--------| |--------------------|------|----------------|------------|----------------|------|--------| - (13) The metallic bezel of the module should not be handled with bare hand or dirty gloves. Otherwise, the color of the metallic frame may become dirty during its storage. It is recommended to use clean soft gloves and clean finger stalls whilst the module is handled during incoming inspection and production assembly processes. - (14) Please pay attention to the packing and handling not to apply strong Z axis vibration. Because during our vibration test, of course we didn't have any functional failure, but we observed very tiny bright dots (within spec though) at Z axis direction. #### 10.2 PRECAUTION TO OPERATION - (1) Spike noise could result in the mis-operation of this module. The level of spike noise should be as follows: $-200 \text{mV} \leq \text{over-}$ and under- shoot of $V_{DD} \leq +200 \text{mV}$ - $V_{\mbox{\scriptsize DD}}$ including over- and under- shoot should not exceed the absolute maximum ratings. - (2) Optical response times, luminance and chromaticity depend on the temperature of the TFT module. - (3) Sudden temperature changes may cause dew on and/or in the module. Dew can cause damage to the polarizer and/or electrical contacting areas of the module. Dew causes fading of the image quality. - (4) Using screen saver is recommended that it avoids any potential of sticking image. - (5) This module has high frequency circuits. Sufficient suppression to electromagnetic interference should be done by the system manufacturers. Grounding and shielding methods may be effective to minimize such interference. - (6) Noise may be heard when the back-light is operated. If necessary, sufficient suppression should be done by the system manufacturers. - (7) The module should not be connected or disconnected whilst the main system is operating. - (8) Connecting or disconnecting the I/F cables, whilst the power and data signals are present, could result in permanent damage to the module. The I/F connectors should only be connected and disconnected after the power supply and data signal have been turned off. - (9) The ambient temperature near the operated module should be satisfied with the absolute maximum ratings. Unless it meets the specifications, sufficient cooling system should be adopted to system. #### 10.3 ELECTROSTATIC DISCHARGE CONTROL - (1) This module consists of a TFT cell and electronic circuits with CMOS-ICs, which are very susceptible to electrostatic discharge. Persons who are handling the module should be grounded through adequate methods such as a wrist band. I/F connector pins should not be touched directly with bare hands. - (2) The polarizer protective film should be removed slowly so as to avoid an excessive build-up of electrostatic charge. #### 10.4 PRECAUTION TO STRONG LIGHT EXPOSURE (1) The module should not be exposed to strong light. Otherwise, characteristics of the polarizer and color filter, may be degraded. #### 10.5 PRECAUTION TO STORAGE When modules are stored, for long period's of time, the following precautions should be taken: - (1) Modules should be stored in a dark place. It is prohibited to apply direct sunlight or fluorescent light during storage. Modules should be stored between 0 to 35°C at normal humidity (60%RH or less). - (2) The surface of the polarizer should not come into direct contact with other objects. It is recommended that modules should be stored in the original shipping box. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 14-2/3 | |--------------------|------|----------------|------------|----------------|------|--------| |--------------------|------|----------------|------------|----------------|------|--------| #### 10.6 PRECAUTION TO HANDLING PROTECTION FILM - (1) The protective film for polarizers should be pealed off slowly and carefully by people who are electrically grounded with adequate methods such as wrist bands. Also ionized air should be blown over the module during the peeling process. - Dust on the polarizer should be blown off gently using an ionized nitrogen gun. - (2) The protective film should be peeled off carefully to avoid it rubbing on the polarizer. If the film rubs together with the polarizer it is possible that a small amount of adhesive may remain on the polarizer. - (3) The module with protective film should be stored under the conditions explained in 10.5 (1). However, in case's where the storage time is excessive, some adhesive may remain on the polarizer even after the protective film has been removed. In the case where a module is stored at higher temperatures and/or higher humidity, adhesive may remain on the polarizer. Any remaining adhesive may cause non-uniformity of the displayed image. #### **10.7 SAFETY** - (1) Since the TFT cell is made of glass, handling of any broken module's should be carried out with the utmost care so as to avoid any injury. Hands which have come into direct contact with liquid crystal material should be washed immediately and thoroughly. - (2) The module should not be taken apart during operation so that back-light drives by high voltage. #### 10.8 USE RESTRICTIONS AND LIMITATIONS - (1) In no event shall Japan Display Inc. be liable for any incidental, indirect or consequential damages in connection with the installation or use of this product, even if informed of the possibility there of in advance. These limitations apply to all causes action in aggregate, including without limitation breach of contract, breach of warranty, negligence, strict liability, misrepresentation and other torts. - (2) This product is not authorized for military applications or other applications which pose a significant risk of personal injury. - (3) This specification is valid only for a bare panel. The specification values are not valid for a panel after fabrication work, which gives any effect on panel characteristics such as disassemble, glass bonding, or else. | Japan Display Inc. | Date | July. 27, 2012 | Sh.<br>No. | DPBC10000266-1 | Page | 14-3/3 | |--------------------|------|----------------|------------|----------------|------|--------| |--------------------|------|----------------|------------|----------------|------|--------|