# HIGH-VOLTAGE ANALOG-SIGNAL IC ES Specifications Datasheet Revision 0.62 IC Version c\_D June 25, 2021 # **Table of Content** | INTRODUCTION | | |--------------------------------------------------------|----| | MAIN APPLICATIONS | 3 | | FEATURE HIGHLIGHTS | 3 | | ORDERING INFORMATION | | | BLOCK DIAGRAM | | | PIN DESCRIPTION | | | RECOMMENDED COG LAYOUT | | | | | | CONTROL REGISTERS | | | COMMAND TABLE | | | COMMAND DESCRIPTION | 10 | | (1) Mode-Set | | | (2) Load-Data-Pointer | | | (3) Frame-Rate-Select | | | (4) Device-Select | | | (6) Blink-Select | | | FUNCTION DESCRIPTION | 12 | | Power-ON Reset | 12 | | LCD Bias Generator | | | LCD Voltage Selector | | | LCD Drive Mode Waveforms – Static drive mode | | | LCD Drive Mode Waveforms – 1:2 Multiplex drive mode | | | LCD Drive Mode Waveforms – 1:3 Multiplex drive mode 17 | | | LCD Drive Mode Waveforms – 1:4 Multiplex drive mode 18 | | | Oscillator | | | Timing and Frame Frequency | | | Data Pointer | | | Sub-address Counter | | | Input Bank Selector | | | Blinking | | | Characteristics of the I <sup>2</sup> C-bus | | | Bit Transfer | | | START and STOP Conditions23 | | | System configuration | | | Acknowledge | | | I <sup>2</sup> C-bus Controller | | | Input Filters | | | Command decoder | | | Display Controller | | | POWER MANAGEMENT | 27 | | Power-Up Sequence | –. | | Sample Power Management Command Sequences | | | INTERNAL CIRCUITRY | 29 | | ABSOLUTE MAXIMUM RATING | | | DC CHARACTERISTICS | | | | | | AC CHARACTERISTICS | | | CASCADED OPERATION | _ | | PHYSICAL DIMENSIONS | | | ALIGNMENT MARK INFORMATION | 38 | | PAD COORDINATES | 39 | | TRAY INFORMATION | 40 | | REVISION HISTORY | 41 | # **UC1671** #### 4BPx40SEG Dot Matrix LCD Controller/Driver #### INTRODUCTION The UC1671 is a peripheral device which interfaces to almost any Liquid Crystal Display (LCD) with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 40 SEGs. It can be easily cascaded for larger LCD applications. The UC1671 is compatible with most microprocessors or microcontrollers and communicates via a two-line bidirectional I<sup>2</sup>C-bus. Communication overheads are minimized by a display RAM with auto-incremented addressing, by hardware sub-addressing, and by display memory switching (static and duplex drive modes). #### MAIN APPLICATIONS - · Battery-operated hand held devices - · Portable instruments #### **FEATURE HIGHLIGHTS** - · Single chip LCD controller and driver - Selectable backplane drive configuration: static, 2, 3, or 4 backplane multiplexing - Display bias: static, <sup>1</sup>/<sub>2</sub>, or <sup>1</sup>/<sub>3</sub> Selectable frame frequency: 64Hz, 82Hz, 110Hz, or 200Hz 400Hz is supported when using external oscillator, (Max.: 9.6KHz.) - 40 SEG drives: - Up to twenty 7-SEG alphanumeric characters - Up to ten 14-SEG alphanumeric characters - Any graphics of up to 160 elements - 40 x 4-bit RAM for display data storage - Auto-incremented display data loading across device sub-address boundaries - Display memory bank switching in static and duplex drive modes - Versatile blinking modes - Independent supplies possible for LCD and logic voltages - Wide power supply range: from 2.5 V to 5.5 V - Wide logic LCD supply range: - From 2.5 V for low-threshold LCDs - Up to 11.0V for guest-host LCDs and high-threshold twisted nematic LCDs - Low power consumption - Extended temperature range up to 85 °C - 400 kHz I<sup>2</sup>C-bus interface - May be cascaded for large LCD applications (up to 2560 elements possible) - · No external components required - · Manufactured in silicon gate CMOS process **Remark:** The inspection standard of the product appearance is based on Ultrachip's inspection document. #### **ORDERING INFORMATION** | Part Number | I <sup>2</sup> C | Package | Description | |-------------|------------------|---------|------------------------------------| | UC1671cGAD | Yes | COG | Gold bumped die. Bump Height: 9uM. | #### **General Notes** #### **APPLICATION INFORMATION** For improved readability, the specification contains many application data points. When application information is given, it is advisory and does not form part of the specification for the device. #### USE OF I2C The implementation of I<sup>2</sup>C is already included and tested in all silicon. #### **BARE DIE DISCLAIMER** All die are tested and are guaranteed to comply with all data sheet limits up to the point of wafer sawing. There is no post waffle saw/pack testing performed on individual die. Although the latest modern processes are utilized for wafer sawing and die pick-&-place into waffle pack carriers, UltraChip has no control of third party procedures in the handling, packing or assembly of the die. Accordingly, it is the responsibility of the customer to test and qualify their application in which the die is to be used. UltraChip assumes no liability for device functionality or performance of the die or systems after handling, packing or assembly of the die. #### LIFE SUPPORT APPLICATIONS These devices are not designed for use in life support appliances, or systems where malfunction of these products can reasonably be expected to result in personal injuries. Customer using or selling these products for use in such applications do so at their own risk. #### CONTENT DISCLAIMER UltraChip believes the information contained in this document to be accurate and reliable. However, it is subject to change without notice. No responsibility is assumed by UltraChip for its use, nor for infringement of patents or other rights of third parties. No part of this publication may be reproduced, or transmitted in any form or by any means without the prior consent of UltraChip Inc. UltraChip's terms and conditions of sale apply at all times. #### **CONTACT DETAILS** UltraChip Inc. (Headquarter) 4F, No. 618, Recom Road, Neihu District, Taipei 114, Taiwan, R. O. C. Tel: +886 (2) 8797-8947 Fax: +886 (2) 8797-8910 Sales e-mail: sales@ultrachip.com Web site: http://www.ultrachip.com #### **BLOCK DIAGRAM** # **PIN DESCRIPTION** | Pin | Pad No. | Туре | Description | |---------|---------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | SDA | 2~3 | I/O | I <sup>2</sup> C bus serial data input | | SCL | 4~5 | I | I <sup>2</sup> C bus serial clock input | | SYNC | 6 | I/O | Cascade synchronization input and output. Leave it open when cascade function is not used. | | CLK | 7 | I/O | Clock input and output When OSC pin is Low: Leave it open. When OSC pin is High: External clock is input. | | RSTB | 8 | I | Reset pin Reset if set to Low. Connect to VDD or keep it floating if not used. | | VDD | 9~11 | PWR | Supply voltage | | OSC | 12 | I | Oscillator selection. Low: Built-in oscillator is used. High: Built-in oscillator is stopped. External clock via the CLK pin is used. | | A0~A2 | 13~15 | I | Hardware device address selection for cascading. Connect to Vss for logic 0, VDD for logic 1. Connect to Vss when the cascade function is not used. | | SA0 | 16 | | $I^2C$ bus slave address selection. Connect to $V_{SS}$ for logic 0, $V_{DD}$ for logic 1. When not used, connect to Vss. | | TEST2~1 | 17~18 | X | Test pins, for UC's use only. Not Connected. Keep floating, neither short nor connecting to High/Low. | | Vss | 19~21 | PWR | Ground supply voltage. | | VLCD | 22~24 | PWR | LCD supply voltage. | | BP0~BP3 | 27~30,<br>73~76 | 0 | LCD backplane outputs. | | S0~S39 | 31~42,<br>44~59,<br>61~72 | 0 | LCD SEG outputs. | | Dummy | 1, 25, 26,<br>43, 60, 77 | _ | Dummy pins. Not Connected. Keep floating. Neither short nor connecting to High/Low. | #### RECOMMENDED COG LAYOUT #### NOTES FOR VDD WITH COG: The operation condition, $V_{DD}$ =2.5V (min.), should be satisfied under all operating conditions. UC1671c's peak current ( $I_{DD}$ ) can be up to ~15mA during high speed data-write to UC1671c's on-chip SRAM. Such high pulsing current mandates very careful design of $V_{DD}$ and $V_{SS}$ ITO trances in COG modules. When $V_{DD}$ and $V_{SS}$ trace resistance is not low enough, the pulsing $I_{DD}$ current can cause the actual on-chip $V_{DD}$ to drop to below 2.5V and cause the IC to malfunction. # **CONTROL REGISTERS** | Register | # of Bits | Description | |----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PS | 1 | Display power saving mode selection When OSC pin is Low, 0: internal clock is ON 1: internal clock is OFF When OSC pin is High, internal clock is OFF. | | E | 1 | Display Status 0: Display disabled (blank) 1: Display enabled | | В | 1 | LCD bias configuration 0: 1/3 bias 1: 1/2 bias | | M[1:0] | 2 | LCD drive mode selection 00b: 1:4 multiplex; BP0~3 01b: static; 1 backplane; BP0 10b: 1:2 multiplex; BP0~1 11b: 1:3 multiplex; BP0~2 | | DP[5:0] | 6 | Display RAM addresses. Value range: 00 0000b~10 0111b (0~39d) | | FR[1:0] | 2 | Frame Rate 00b: 64Hz 01b: 82Hz 10b: 110Hz 11b: 200Hz | | A[2:0] | 3 | Device sub-address counter | | ı | 1 | Input bank selection 0: RAM bit 0 (RAM bits 0 and 1) 1: RAM bit 2 (RAM bits 2 and 3) | | 0 | 1 | Output bank selection 0: RAM bit 0 (RAM bits 0 and 1) 1: RAM bit 2 (RAM bits 2 and 3) | | A | 1 | Blink mode selection O: Normal blinking. Normal blinking can only be selected when multiplex drive mode=1:3 or 1:4. 1: Blinking by alternating display RAM banks. Alternate RAM bank blinking does not apply in 1:3 and 1:4 multiplex drive modes. | | BF[1:0] | 2 | Blink frequency selection 00b: OFF 01b: Blink mode 1 10b: Blink mode 2 11b: Blink mode 3 | #### @1333~Z0Z1 # **COMMAND TABLE** D7-D0: C: Continuation bit. C=0: last control byte in the transfer; next byte will be regarded as display data. C=1: control byte continues; next byte will be a command, too. | # | Command | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Action | |---|-------------------|----|----|-----|-----|-----|-----|-----|-----|-------------------| | 1 | Mode-set | O | 1 | 0 | PS | Е | В | M1 | MO | Set Display Mode | | 2 | Load-data-pointer | O | 0 | DP5 | DP4 | DP3 | DP2 | DP1 | DP0 | | | 3 | Frame-Rate-select | O | 1 | 1 | 0 | 1 | 0 | FR1 | FR0 | Select Frame Rate | | 4 | Device-select | C | 1 | 1 | 0 | 0 | A2 | A1 | A0 | Select Device | | 5 | Bank-select | С | 1 | 1 | 1 | 1 | 0 | ı | 0 | Select Bank | | 6 | Blink-select | С | 1 | 1 | 1 | 0 | Α | BF1 | BF0 | Select Blink Mode | #### **COMMAND DESCRIPTION** D7-D0: C: Continuation bit. C=0: last control byte in the transfer; next byte will be regarded as display data. C=1: control bytes continue; next byte will be a command too. #### (1) Mode-Set | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------|----|----|----|----|----|----|----|----| | Set mode | С | 1 | 0 | PS | Е | В | M1 | M0 | PS: Display power saving mode switch. 0: Internal clock ON 1: Internal clock OFF, (for Power Saving). The power saving mode is ON only when the OSC pin is Low and the display is disabled (E=0). E: Display status 0: Display disabled (blank) 1: Display enabled B: LCD bias configuration 0: 1/3 bias M[1:0]: LCD drive mode selection 00b: 1:4 multiplex; BP0~3 10b: 1:2 multiplex; BP0~1 01b: static; 1 backplane; BP0 11b: 1:3 multiplex; BP0~2 To increase driving capabilities, refer to section "Backplane Outputs" on page 19 and its illustration on page 21. #### (2) Load-Data-Pointer | (=) | | | | | | | | | |-------------------|----|------|-----|-----|-----|-----|-----|-----| | Action | D7 | D6 🔼 | D5 | D4 | D3 | D2 | D1 | D0 | | Load data pointer | C | 0 | DP5 | DP4 | DP3 | DP2 | DP1 | DP0 | 1: 1/2 bias DP[5:0]: Display RAM addresses. Value range: 00 0000b~10 0111b, that is 0~39 in decimal. The value will be transferred to the data pointer to define one of 40 Display RAM addresses. #### (3) Frame-Rate-Select | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------------|----|----|----|----|----|----|-----|-----| | Select Frame Rate | C | 1 | 1 | 0 | 1 | 0 | FR1 | FR0 | 00b: 64Hz 01b: 82Hz 10b: 110Hz FR[1:0]: Frame rate 11b: 200Hz #### (4) Device-Select | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------------|----|----|----|----|----|----|----|----| | Select Device | (O | 1 | 1 | 0 | 0 | A2 | A1 | A0 | A[2:0]: 3-bit binary value of 0 to 7, transferred to the sub-address counter to define one of 8 hardware sub-addresses. C: Continuation bit. C=0: last control byte in the transfer; next byte will be regarded as display data. C=1: control bytes continue; next byte will be a command too. #### (5) Bank-Select | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|----|----|----|----|----|----|----|----| | Select RAM I/O | С | 1 | 1 | 1 | 1 | 0 | I | 0 | I: Input bank selection 0: RAM bit 0 (RAM bits 0 and 1) 1: RAM bit 2 (RAM bits 2 and 3) | | Storage of | Arriving Display Data | |-----|------------|-----------------------| | | Static | 1:2 multiplex | | I=0 | RAM bit 0 | RAM bits 0 and 1 | | I=1 | RAM bit 2 | RAM bits 2 and 3 | O: Output bank selection 0: RAM bit 0 (RAM bits 0 and 1) | | Retrieval | of LCD Display Data | |-----|-----------|---------------------| | | Static | 1:2 multiplex | | O=0 | RAM bit 0 | RAM bits 0 and 1 | | O=1 | RAM hit 2 | RAM hits 2 and 3 | 1: RAM bit 2 (RAM bits 2 and 3) This command has no effect in 1:3 or 1:4 multiplex drive mode. #### (6) Blink-Select | Action | D7 | D6 D5 | | D4 | D3 | D2 | D1 | D0 | |--------------|----|-------|---|----|----|----|-----|-----| | Select blink | С | 1 | 1 | 1 | 0 | Α | BF1 | BF0 | #### A: Blink mode selection 0: Normal blinking. Normal blinking can only be selected when multiplex drive mode=1:3 or 1:4. Blinking by alternating display RAM banks Alternate RAM bank blinking does not apply in 1:3 and 1:4 multiplex drive modes. BF[1:0]: Blink frequency selection 00b: OFF 10b: Blink mode 2 01b: Blink mode 1 11b: Blink mode 3 See the Blink Frequency table for detailed description about each blink mode on page 22. @1999~2021 #### **FUNCTION DESCRIPTION** The UC1671 is a versatile peripheral device designed to interface any microprocessor or microcontroller with a wide variety of LCDs. It can directly drive any static or multiplexed LCD containing up to 4 backplanes and up to 40 SEGs. The possible display configurations of the UC1671 depend on the number of active backplane outputs required. A selection of display configurations is shown in the table below: **Possible Display Configurations** | # of | # of | 7-SEG | alphanumeric | 14-SEG | Dot matrix | | |------------|----------|--------|-------------------|------------|-------------------|-------------------| | Backplanes | Elements | Digits | Indicator Symbols | Characters | Indicator Symbols | Dot matrix | | 4 | 160 | 20 | 20 | 10 | 20 | 160 dots (4 x 40) | | 3 | 120 | 15 | 15 | 8 | 8 | 120 dots (3 x 40) | | 2 | 80 | 10 | 10 | 5 | 10 | 80 dots (2 x 40) | | 1 | 40 | 5 | 5 | 2 | 12 | 40 dots (1 x 40) | All of the display configurations can be implemented in a typical system as shown in following figure: #### **Typical System Configuration** The resistance of the power lines must be kept to a minimum. The host microprocessor or microcontroller maintains the 2-line I<sup>2</sup>C-bus communication channel with the UC1671. The internal oscillator is enabled by connecting pin OSC to pin VSS. The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are the power supplies (VDD, Vss, and VLCD) and the LCD panel chosen for the application. #### **Power-ON Reset** At power-ON, the UC1671 resets to the following starting conditions: - · All backplane and SEG outputs are set to VLCD - The selected drive mode is 1:4 multiplex with $\frac{1}{3}$ bias - Blinking is switched OFF. - · Input and output bank selectors are reset. - The I<sup>2</sup>C-bus interface is initialized. - The data pointer and the sub-address counter are cleared (set to logic 0). - · Display is disabled. **Remark:** Do not transfer data on the $I^2C$ bus for at least 1mS after a power-ON to allow the reset action to complete. #### **LCD Bias Generator** Fractional LCD biasing voltages are obtained from an internal voltage divider of 3 series resistors between VLCD and Vss. The center resistor is bypassed by switch if the $\frac{1}{2}$ bias voltage level for the 1:2 multiplex configuration is selected. #### **LCD Voltage Selector** The LCD voltage selector coordinates the multiplexing of the LCD in accordance with the selected LCD drive configuration. The operation of the voltage selector is controlled by the Mode-Set command from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of VLCD and the resulting discrimination ratios (D), are given in table below: | LCD Drive Mode | # of<br>Backplanes | # of<br>Levels | LCD Bias<br>Configuration | VOFF(RMS) VLCD | VON(RMS) VLCD | $D = \frac{VON(RMS)}{VOFF(RMS)}$ | |----------------|--------------------|----------------|---------------------------|----------------|---------------|----------------------------------| | static | 1 | 2 | static | 0 | 1 | <b>∞</b> | | 1:2 multiplex | 2 | 3 | 1/2 | 0.354 | 0.791 | 2.236 | | 1:2 multiplex | 2 | 4 | 1/3 | 0.333 | 0.745 | 2.236 | | 1:3 multiplex | 3 | 4 | 1/3 | 0.333 | 0.638 | 1.915 | | 1:4 multiplex | 4 | 4 | 1/3 | 0.333 | 0.577 | 1.732 | A practical value for VLCD is determined by equating VOFF(RMS) with a defined LCD threshold voltage (Vth), typically when the LCD exhibits approximately 10% contrast. In the static drive mode a suitable choice is VLCD > 3Vth. Multiplex drive modes of 1:3 and 1:4 with $\frac{1}{2}$ bias are possible but the discrimination and hence the contrast ratios are smaller. Bias is calculated with $\frac{1}{1+a}$ , where $$a = 1$$ for $\frac{1}{2}$ bias $$a = 2$$ for $\frac{1}{3}$ bias The RMS on-state voltage (Von(RMS)) for the LCD is calculated with Equation (1) below: VON(RMS) = VLCD $$\sqrt{\frac{a^2 + 2a + n}{n x(1+a)^2}}$$ .....(1) where n = 1 for static mode n = 2 for 1:2 multiplex n = 3 for 1:3 multiplex n = 4 for 1:4 multiplex The RMS off-state voltage (VOFF(RMS)) for the LCD is calculated with Equation (2): VOFF(RMS) = VLCD $$\sqrt{\frac{a^2 - 2a + n}{n x(1+a)^2}}$$ .....(2) Discrimination is the ratio of VON(RMS) to VOFF(RMS) and is determined from Equation (3): $$D = \frac{Von(rms)}{Voff(rms)} = \sqrt{\frac{(a+1)^2 + (n-1)}{(a-1)^2 + (n-1)}} \dots (3)$$ where the discrimination for an LCD drive mode of 1:3 multiplex with $$\frac{1}{2}$$ bias is $\sqrt{3} = 1.732$ and the discrimination for an LCD drive mode of 1:4 multiplex with $$\frac{1}{2}$$ bias is $\frac{\sqrt{21}}{3} = 1.528$ . The advantage of these LCD drive modes is a reduction of the LCD full scale voltage VLCD, shown as follows: • 1:3 multiplex ( $\frac{1}{2}$ bias): $$VLCD = \sqrt{6} \times VOFF(RMS) = 2.449 \text{ VOFF}(RMS)$$ • 1:4 multiplex ( $\frac{1}{2}$ bias): $$VLCD = \left[ \frac{(4x\sqrt{3})}{3} \right] = 2.309 \text{ VOFF(RMS)}$$ These compare with VLCD=3 VOFF(RMS) when $\frac{1}{3}$ bias is used. It should be noted that $\ensuremath{\mathsf{VLCD}}$ is sometimes referred as the LCD operating voltage. #### LCD Drive Mode Waveforms - Static drive mode The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and SEG drive waveforms for this mode are shown in the figure below: #### Static Drive Mode Waveforms $$V_{state1}(t) = V_{Sn}(t) - V_{BP0}(t)$$ . $$V_{on(RMS)} = V_{LCD}$$ $$V_{\text{state2}}(t) = V_{(\text{Sn + 1})}(t) - V_{\text{BP0}}(t).$$ $$V_{off(RMS)} = 0 V.$$ #### LCD Drive Mode Waveforms - 1:2 Multiplex drive mode When 2 backplanes are provided in the LCD, the 1:2 multiplex mode applies. The UC1671 allows the use of $\frac{1}{2}$ bias or $\frac{1}{3}$ bias in this mode as shown in the following 2 figures. Waveforms for the 1:2 multiplex drive mode with $\frac{1}{2}$ bias Waveforms for the 1:2 multiplex drive mode with $$\frac{1}{3}$$ bias #### LCD Drive Mode Waveforms - 1:3 Multiplex drive mode When 3 backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in the figure below: Waveforms for the 1:3 multiplex drive mod with $\frac{1}{3}$ bias #### LCD Drive Mode Waveforms - 1:4 Multiplex drive mode When 4 backplanes are provided in the LCD, the 1:4 multiplex drive mode applies, as shown in the figure below: Waveforms for the 1:4 multiplex drive mod with $\frac{1}{3}$ bias #### Oscillator The internal logic of the UC1671 and its LCD drive signals are timed either by its internal oscillator or by an external clock. #### **Internal Clock** The internal oscillator is enabled by connecting pin OSC to pin Vss. If the internal oscillator is used, the output from pin CLK can be used as the clock signal for several UC1671 in the system that are connected in cascade. #### **External Clock** A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state, which is not suitable for the liquid crystal. #### **Timing and Frame Frequency** The UC1671 timing controls the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the correct timing relationship between each UC1671 in the system is maintained by the synchronization signal at pin SYNC. The timing also generates the LCD frame signal whose frequency is derived from the clock frequency. The frame signal frequency is a fixed division of the clock frequency from either the internal or an external clock: $$f$$ FR = $\frac{\text{fCLK}}{24}$ The internal clock frequency, fcLK, can be selected using command Frame-Rate-select. As a result, 4 frame frequencies are available: 64Hz, 82Hz, 110Hz, or 200Hz: | FR[1:0] | Typical Clock Freq. | LCD Frame Freq. | |---------|---------------------|-----------------| | 00b | 1536 Hz | 64 Hz | | 01b | 1970 Hz | 82 Hz | | 10b | 2640 Hz | 110 Hz | | 11b | 4800 Hz | 200 Hz | However, 400Hz of frame frequency is supported when using external Oscillator, (Maximum: 9.6KHz.) The timing of the UC1671 organizes the internal data flow of the device. This includes the transfer of display data from the display RAM to the display SEG outputs. In cascaded applications, the synchronization signal (SYNC) maintains the correct timing relationship between all the UC1671 in the system. #### **Display Register** The display register holds the display data while the corresponding multiplex signals are generated. #### **SEG Outputs** The LCD drive section includes 40 SEG outputs (S0 to S39), which must be connected directly to the LCD. The SEG output signals are generated in accordance with the multiplexed backplane signals and with data residing in the display register. When less than 40 SEG outputs are required the unused SEG outputs must be left open-circuit. #### **Backplane Outputs** | static | The same signal is carried by all four (4) | |-----------|-------------------------------------------------| | | backplane outputs; and they can be connected in | | | parallel for very high drive requirements. | | 1:2 | BP0 and BP2, BP1 and BP3 respectively carry | | multiplex | the same signals and may also be paired to | | | increase the drive capabilities. | | 1:3 | BP3 carries the same signal as BP1 does; | | multiplex | therefore, these 2 adjacent outputs can be tied | | | together to give enhanced drive capabilities. | | 1:4 | BP0~ BP3 must be connected directly to the | | multiplex | LCD. | #### **Display RAM** The display RAM is a static 40x4-bit RAM, which stores LCD data. There is a one-to-one correspondence between - the bits in the RAM bitmap and the LCD elements. - the RAM columns and the SEG outputs - the RAM rows and the backplane output. A logic 1 in the RAM bit map indicates the on-state of the corresponding LCD element; similarly, a logic 0 indicates the OFF-state. The display RAM bit map figure below shows rows 0 to 3, which correspond with the backplane outputs BP0 to BP3, and columns 0 to 39, which correspond with the SEG outputs S0 to S39. In multiplexed LCD applications, the SEG data of the first, second, third and fourth row of the display RAM are time-multiplexed with BP0, BP1, BP2, and BP3, respectively. #### **Display RAM Bit Map** | Columns→ | | | | Dis | splay R | AM Ad | dresse | d/SEG | outpu | t (S) | | | | |--------------------|---|---|---|-----|---------|-------|--------|-------|-------|-------|----|----|----| | Rows↓ | | 0 | 1 | 2 | 3 | 4 | | | | 36 | 37 | 38 | 39 | | | 0 | | | | | | | | | | | | | | Display RAM Rows / | 1 | | | | | | | | | | | | | | backplane outputs | 2 | | | | | | | | | | | | | | (BP) | 3 | | | | | | | | | | | | | This display RAM bitmap shows the direct relationship between the display RAM addresses and the SEG outputs and between the bits in a RAM word and the backplane output. When display data are transmitted to the UC1671, the display bytes received are stored in the display RAM in accordance with the selected LCD drive mode. The data is stored as it arrives and does not wait for an acknowledge cycle as with the commands. Depending on the current multiplex drive mode, data are stored singularly, in pairs, triples or quadruples. To illustrate the filling order, an example of a 7-SEG numeric display showing all drive modes is given in the figure below; the RAM filling organization depicted applies equally to other LCD types. # Relationship between LCD Layout, Drive Mode, Display RAM Filling Order and Display Data transmitted over the I<sup>2</sup>C bus #### Drive Mode: Static | LCD segments | LCD backplanes | | | ( | display f | RAM fillir | ng order | | | | | | | | | | | |----------------------------------------------|--------------------------|-------------------------------------------|------|-------|-----------|------------|--------------------------|----------|--------------|-------|----|---|---|---|---|---|---| | S <sub>n+2</sub> —a | | | | dis | play RAI | M addre | lumns<br>ss/segm<br>yte1 | ent outp | outs (s) | | | | | | | | | | S <sub>n+3</sub> — f b — S <sub>n+1</sub> | BPO [] | rows | n | n + 1 | n + 2 | n + 3 | n + 4 | n+5 | n + 6 | n + 7 | | | | | | | | | S <sub>n+4</sub> _ g | | display RAM <sub>0</sub> rows/backplane , | С | b | а | f | g | е | d | DP | | | | | | | | | S <sub>n+5</sub> - {e} { S <sub>n+7</sub> | | | | | $\Gamma$ | $\Gamma$ | $\cap$ $\cap$ $\cap$ | ו ה ה | outputs (BP) | х | х | х | х | Х | х | X | X | | Jule 2014 2014 2014 2014 2014 2014 2014 2014 | e c S <sub>n+7</sub> | | х | х | х | x | X | х | × | Х | | | | | | | | | S <sub>n+6</sub> – d OP | | 3 | х | х | х | × | х | X | x | х | | | | | | | | | | | ' | | | | \ | | | | | | | | | | | | | • | Tra | nsmitted Display | Rvte | (MSB | LSB) | : С | b | a f | a e | e d | DP | | | | | | | #### Drive Mode: 1:4 multiplex **Remark:** x = data bit unchanged The following applies to the figure on last page: | Mode | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | static | the 8 transmitted data bits are placed into row 0 of 8 successive 4-bit RAM words. | | 1:2 multiplex | the 8 transmitted data bits are placed in pairs into rows 0 and 1 of 4 successive 4-bit RAM words. | | 1:3 multiplex | the 8 bits are placed in triples into row 0, 1 and 2 of 3 successive 4-bit RAM words, with bit 3 of the third address left unchanged. It is not recommended to use this bit in a display because of the difficult addressing. This last bit may, if necessary, be controlled by an additional transfer to this address, but care should be taken to avoid overwriting adjacent data because always full bytes are transmitted. | | 1:4 multiplex | the 8 transmitted data bits are placed in quadruples into row 0, 1, 2, and 3 of 2 successive 4-bit RAM words. | #### **Data Pointer** The addressing mechanism for the display RAM is realized using a data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the load-data-pointer command. Following this command, an arriving data byte is stored at the display RAM address indicated by the data pointer. The filling order is shown in the Figure on the previous page. After each byte is stored, the content of the data pointer is automatically increased by a value dependent on the selected LCD drive mode: | Mode | Content of Data Pointer | |---------------|-------------------------| | Static | Increased by eight (8) | | 1:2 multiplex | Increased by four (4) | | 1:3 multiplex | Increased by three (3) | | 1:4 multiplex | Increased by two (2) | If an I<sup>2</sup>C-bus data access is terminated early then the state of the data pointer is unknown. Consequently, the data pointer must be rewritten prior to further RAM accesses. #### **Sub-address Counter** The storage of display data is conditioned by the content of the sub-address counter. Storage is allowed only when the content of the sub-address counter match with the hardware sub-address applied to A0, A1, and A2. The sub-address counter value is defined by the device-select command (see command (4) Device-select). If the content of the sub-address counter and the hardware sub-address do not match, then data storage is inhibited but the data pointer is increased as if data storage had taken place. The sub-address counter is also increased when the data pointer overflows. The storage arrangements described lead to extremely efficient data loading in cascaded applications. When a series of display bytes are sent to the display RAM, automatic wrap-over to the next UC1671 occurs when the last RAM address is exceeded. Sub-addressing across device boundaries is successful even if the change to the next device in the cascade occurs within a transmitted character. The hardware sub-address must not be changed whilst the device is being accessed on the I<sup>2</sup>C -bus interface. #### **Output bank selector** The output bank selector selects one of the 4 rows per display RAM address for transfer to the display register. The actual row selected depends on the selected LCD drive mode in operation and on the instant in the multiplex sequence. | Mode | Rows selected for Transfer | | | | | | | |---------------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Static | Row 0 is selected | | | | | | | | 1:2 multiplex | Rows 0 and 1 are selected | | | | | | | | 1:3 multiplex | Rows 0, 1, and 2 are selected sequentially | | | | | | | | 1:4 multiplex | All RAM addresses of row 0 are selected, which are followed by the contents of row 1, row 2, and then row 3. | | | | | | | The UC1671 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled. #### **Input Bank Selector** The input bank selector loads display data into the display RAM in accordance with the selected LCD drive configuration. Display data can be loaded in row 2 in static drive mode or in rows 2 and 3 in 1:2 multiplex drive mode by using the bank-select command. The input bank selector functions independently to the output bank selector. ### **Blinking** The display blinking capabilities of the UC1671 are very versatile. The whole display can blink at frequencies selected by the blink-select command (see command (6) Blink-select). The blink frequencies are fractions of the clock frequency. The ratio between the clock and blink frequencies depends on the blink mode selected: | Blink mode | Blink frequency Equation | |------------|--------------------------| | OFF | _ | | 1 | fblink = fclk / 768 | | 2 | fblink = fclk / 1536 | | 3 | fblink = fclk / 3072 | An additional feature is for an arbitrary selection of LCD SEGs to blink. This applies to the static and 1:2 multiplex drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blink frequency. This mode can also be specified by the blink-select command. In the 1:3 and 1:4 multiplex modes, where no alternate RAM bank is available; groups of LCD SEGs can blink by selectively changing the display RAM data at fixed time intervals. The entire display can blink at a frequency other than the typical blink frequency. This can be effectively performed by resetting and setting the display enable bit E at the required rate using the Mode-set command (See Command Description section for more details). #### Characteristics of the I2C-bus The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial Data line (SDA) and a Serial Clock Line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. #### **Bit Transfer** One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal. #### **START and STOP Conditions** Both data and clock lines remain HIGH when the bus is not busy. A High-to-Low change of the data line, while the clock is High, is defined as the START condition (S). A Low-to-High change of the data line, while the clock is High, is defined as the STOP condition (P). #### System configuration A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves. #### **System Configuration** #### Acknowledge The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge cycle. - A slave receiver, which is addressed, must generate an acknowledge after the reception of each byte. - A master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. - The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). - A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition. #### I<sup>2</sup>C-bus Controller The UC1671 acts as an I<sup>2</sup>C-bus slave receiver. It does not initiate I<sup>2</sup>C-bus transfers or transmit data to an I<sup>2</sup>C-bus master receiver. The only data output from the UC1671 are the acknowledge signals from the selected devices. Device selection depends on the I<sup>2</sup>C-bus slave address, on the transferred command data, and on the hardware sub-address. In single device applications, the hardware sub-address inputs A0, A1, and A2 are normally tied to Vss which defines the hardware sub-address 0. In multiple device applications A0, A1, and A2 are tied to Vss or VDD using a binary coding scheme, so that no two devices with a common I<sup>2</sup>C-bus slave address have the same hardware sub-address. #### **Input Filters** To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines. #### I<sup>2</sup>C-bus Protocol Two $I^2C$ -bus slave addresses (0111 000 and 0111 001) are used to address the UC1671. I<sup>2</sup>C Slave address byte | (MSB | 3) | Slave Address | | | | | | | | |------|----|---------------|---|---|---|-----|-----|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0 | 1 | 1 | 1 | 0 | 0 | SA0 | R/W | | | The UC1671 is a write/read access device. When performing write action, bit 0 should be logic 0. When performing read action, bit 0 should be logic 1. Bit 1 of the slave address that a UC1671 will respond to, is defined by the level tied at input SA0 input (Vss for logic 0, and VDD for logic 1). Having 2 reserved slave addresses allows the followings on the same $I^2C$ -bus: - Up to 16 UC1671 for very large LCD applications - · The use of two types of LCD multiplex drive See the figure below for the I<sup>2</sup>C-bus protocol. The sequence is initiated with a START condition (S) from the I<sup>2</sup>C-bus master which is followed by 1 of 2 possible UC1671 slave addresses available. All UC1671s whose SA0 inputs correspond to bit 0 of the slave address respond by asserting an acknowledgement (A) in parallel. This I<sup>2</sup>C-bus transfer is ignored by all UC1671 whose SA0 inputs are set to the alternative level. #### I<sup>2</sup>C-bus Protocol (for Write) #### I<sup>2</sup>C-bus Protocol (for Read) After acknowledgement, one or more command bytes follow that define the status of each addressed UC1671. The last command byte sent is identified by resetting its most significant bit (MSB), continuation bit C. (as below) #### Format of Command byte | ٨ | /ISB | | | | | | | LSI | 3 | |---|------|---|----|------|------|-----|----|-----|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | С | | Re | st o | f OP | COI | DΕ | | | | | | | | | | | | | | The command bytes are also acknowledged by all addressed UC1671 connected to the bus. After the last command byte, one or more display data bytes may follow. Display data bytes are stored in the display RAM at the address specified by the data pointer and the sub-address counter. Both data pointer and sub-address counter are automatically updated and the data directed to the intended UC1671 device. An acknowledgement after each byte is asserted only by UC1671 that are addressed via address lines A0, A1, and A2. After the last display byte, the I<sup>2</sup>C-bus master asserts a STOP condition ( ${\bf P}$ ). Alternatively a START may be asserted to restart an I<sup>2</sup>C-bus access. #### **Command decoder** The command decoder identifies command bytes that arrive on the $I^2C$ -bus. The commands available to the UC1671 are defined in the "Command Table" and "Command Description" sections. #### **Display Controller** The display controller executes the commands identified by the command decoder. It contains the status registers and coordinates their effects. The display controller is also responsible for loading the display data into the display RAM in the correct filling order. # POWER MANAGEMENT #### **Power-Up Sequence** Figure 8: Reference Power-Up Sequence There's no delay needed while turning ON VDD: Figure 9: Power Off-On Sequence #### **Sample Power Management Command Sequences** The following tables are examples of command sequence for power-up and power-down operations. These are only to demonstrate some "*typical, generic*" scenarios. Designers are encouraged to study related sections of the datasheet and find out what the best parameters and control sequences are for their specific design needs. Type Required: These items are required <u>C</u>ustomized: These items are not necessary if customer parameters are the same as default <u>A</u>dvanced: We recommend new users to skip these commands and use default values. Optional: These commands depend on what users want to do. D7 - D0 C: Continuation bit. C=0: last control byte in the transfer; next byte will be regarded as display data. C=1: control bytes continue; next byte will be a command too. #### Power-Up | Type | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action | Comments | |------|----|----|----|----|----|----|----|----|----------------------------------------------|---------------------------------| | R | - | - | - | - | _ | _ | _ | _ | Turn on V <sub>DD</sub> and V <sub>LCD</sub> | Wait until VDD, VLCD are stable | | R | - | - | - | - | _ | _ | _ | _ | Wait 1mS | | | R | - | ı | ı | ı | _ | _ | _ | _ | Set RST pin High | Wait 10uS after RST is High. | | R | C | 1 | 1 | 0 | 1 | # | # | # | Select Frame Rate | | | R | C | 1 | 1 | 0 | 0 | # | # | # | Select Device | | | R | С | 1 | 1 | 1 | 1 | 0 | # | # | Select Bank | | | R | С | 1 | 1 | 1 | 0 | # | # | # | Select Blink Mode | | | R | С | 0 | # | # | # | # | # | # | Set load data pointer | | | | # | # | # | # | # | # | # | # | | | | 0 | | | | | | | | | Write display RAM Bit Map | Set up display image | | | # | # | # | # | # | # | # | # | | | | R | C | 1 | 0 | 0 | 1 | 0 | 0 | 0 | Set Display Mode | Set display enable | #### Power-Down | Type | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action | Comments | |------|----|----|----|----|----|----|----|----|------------------|---------------------| | R | С | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Set Display Mode | Set display disable | | R | _ | - | - | _ | - | - | - | 1 | | VDD and VLCD OFF | ### INTERNAL CIRCUITRY #### **Device Protection Circuits** #### **ABSOLUTE MAXIMUM RATING** In accordance with the Absolute Maximum Rating System (IEC 134). | Symbol | Parameter | Conditions | Min. | Max. | Unit | |----------|-------------------------|--------------------------------------------------------------|-------------|-------|------| | VDD | Supply voltage | | -0.5 | +6.05 | V | | VLCD | LCD supply voltage | | -0.5 | +12.1 | V | | Vi | Input Voltage | On each of the pins: CLK, SDA, SCL, SYNC, SA0, OSC, A0 to A2 | -0.5 | +6.05 | V | | Vo | Output Voltage | On each of the pins: S0 to S39, BP0 to BP3 | -0.5 | +12.1 | V | | li | Input current | | -10 | +10 | mA | | lo | Output current | | -10 | +10 | mA | | IDD | Supply current | | <b>–</b> 50 | +50 | mA | | IDD(LCD) | LCD supply current | | <b>-</b> 50 | +50 | mA | | Iss | Ground supply current | | <b>-50</b> | +50 | mA | | Ртот | Total power dissipation | | | 400 | mW | | Po | Output Power | | _ | 100 | mW | | tstg | Storage temperature | | -55 | +125 | °C | | topr | Operation temperature | | -40 | +85 | °C | **Note:** Static voltages across the liquid crystal display (LCD) can build up when the LCD supply voltage (VLCD) is ON while the IC supply voltage (VDD) is OFF, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts, VLCD and VDD must be applied or removed together. #### **DC CHARACTERISTICS** VDD=2.5V~5.5V, Vss=0V, VLcD=2.5V~11.0V, Ta=-40°C~+85°C; unless otherwise specified. | Symbol | Characteristics | Condition | | Min. | Typical | Max. | Unit | |-----------|--------------------------|--------------------------------------|----------------------|------------|---------|------|------| | Supply | | | | | | | | | VDD | Supply voltage | | | 2.5 | _ | 5.5 | V | | VLCD | LCD supply voltage | [1] | | 2.5 | - / | 11.0 | V | | IDD | Supply current | fclk(ext)=1536Hz [2] | | _ | _ | 20 | uA | | IDD(LCD) | LCD supply current | fclk(ext)=1536Hz [2] | | _ | - | 60 | uA | | Logic | | | | | 6 / | | , | | Vpor | Power-on reset voltage | | | 1.0 | 1.3 | 1.6 | V | | VIL | Input voltage - low | on pins CLK, SYNC, | Vss | 1- | 0.2 VDD | V | | | VIH | Input voltage – high | SDA [3] [4] | 0.8 VDD | , - | VDD | V | | | lol | Output current – low | Output sink current; | On pins CLK and SYNC | 1 | _ | _ | mA | | | · | VOL=0.4V, VDD=5V | On pin SDA | 3 | _ | _ | mA | | IOH(CLK) | Output current – high | Output source current; | VOH=4.6V, VDD=5V | +1 | _ | _ | mA | | IL | Leakage current | on pins CLK, SCL, SD, VI=VDD or Vss. | A, A0~A2, SA0, | <b>–</b> 1 | _ | +1 | uA | | IL(osc) | Leakage current | VI=VDD | | -1 | _ | +1 | uA | | Cı | Input capacitance | [5] | | _ | _ | 7 | pF | | LCD outpu | its | | | | | | | | ΔVο | Output voltage variation | on pin BP0~BP3 and S | 60~S39 | -100 | - | +100 | mV | | Do | Output registance | VLCD=5V, on pin BP0~ | _ | 1.5 | _ | kΩ | | | Ro | Output resistance | VLCD=5V, on pin S0~S | _ | 6.0 | _ | kΩ | | #### Note: - [1] VLCD > 3V for 1/3 bias - [2] LCD outputs are open-circuit; inputs at Vss or VDD; external clock with 50% duty factor; I<sup>2</sup>C bus inactive. - [3] When tested, I<sup>2</sup>C pins SCL and SDA have no diode to VDD and may be driven to the VI limiting values given in the "Absolute Maximum Rating" section on last page. - [4] Propagation delay of driver between clock (CLK) and LCD driving signals. - [5] Periodically sampled, not 100% tested. - [6] Outputs measured one at a time. ### **AC CHARACTERISTICS** Figure: Driver Timing Waveform Figure: I<sup>2</sup>C Bus Timing Waveform VDD=2.5V~5.5V, Vss=0V, VLCD=2.5V~11.0V, TAMB= -40°C~+85°C; unless otherwise specified. | Symbol | V, Vss=UV, VLCD=2.5V~11.0V, IAMB= −40°C~+ Parameter | Condition | Min. | Тур. | Max. | Unit | |--------------------------|------------------------------------------------------|-----------------------------|---------------------------|-------------------------------|-------|------| | - | Cloc | :k | | | | | | f <sub>CLK</sub> (INT) | Internal clock frequency | [1] | -25% | 1536<br>1970 | +25% | Hz | | ·CLK (IIVI) | memar dook nequency | 111 | 2070 | <b>2640</b> 4800 | 12070 | 112 | | f <sub>CLK</sub> (EXT) | External clock frequency | | 800 | - | 9600 | Hz | | <sup>f</sup> FR (INT) | Internal clock Frame frequency | | -25% | 64<br>82<br><b>110</b><br>200 | +25% | Hz | | f <sub>FR (EXT)</sub> | External clock Frame frequency | | 33 | | 400 | | | t <sub>CLK(H)</sub> | High-level clock time | | 60 | <del>-</del> | _ | uS | | t <sub>CLK(L)</sub> | Low-level clock time | | 60 | <b>)</b> - | _ | uS | | | Synchron | ization | | | | | | t <sub>PD</sub> (SYNC_N) | SYNC propagation delay | | _ | 30 | _ | nS | | t <sub>SYNC_NL</sub> | SYNC low time | | [2] | _ | _ | uS | | t <sub>PD(DRV)</sub> | Driver propagation delay | VLCD=5V [3] | _ | _ | 30 | uS | | | I <sup>2</sup> C bus t <mark>im</mark> | | | | | | | f <sub>SCL</sub> | SCL clock frequency | pin SCL | - | - | 400 | kHz | | t <sub>LOW</sub> | LOW period of the SCL clock | pin SCL | 1.3 | _ | _ | uS | | t <sub>HIGH</sub> | HIGH period of the SCL clock | pin SCL | 0.6 | - | ı | uS | | t <sub>SU;DAT</sub> | Data set-up time | pin SDA | 100 | - | ı | nS | | t <sub>HD;DAT</sub> | Data hold time | pin SDA | 0 | _ | ı | nS | | t <sub>BUF</sub> | Bus free time between STOP & START | pins SCL and SDA | 1.3 | 1 | 1 | uS | | t <sub>SU;STO</sub> | Set-up time from STOP condition | | 0.6 | - | I | uS | | t <sub>HD;STA</sub> | Hold time (repeated) START condition | | 0.6 | _ | - | uS | | t <sub>SU;STA</sub> | Set-up time for a repeated START condition | | 0.6 | _ | _ | uS | | t- | Diag time and both CDA and COL simple | F <sub>SCL</sub> =400kHz | _ | _ | 0.3 | C | | чR | t <sub>R</sub> Rise time of both SDA and SCL signals | | F <sub>SCL</sub> <125Hz – | | 1.0 | uS | | t <sub>F</sub> | Fall time of both SDA and SCL signals | | _ | _ | 0.3 | uS | | $C_{B}$ | Capacitive load for each bus line | | Ī | - | 400 | pF | | tw(SPIKE) | Spike pulse width | On the I <sup>2</sup> C bus | - | - | 50 | nS | - Typical output duty factor: 50 % measured at the CLK output pin. The value is half cycle time. - Not tested in production. - All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to V⊥ and VIH with an input voltage swing of Vss to VDD. #### **CASCADED OPERATION** In large display configurations, up to 16 UC1671, can be recognized on the same I<sup>2</sup>C bus by using the 3-bit hardware sub-address (A0, A1, and A2) and the programmable I<sup>2</sup>C bus slave address (SA0). | Cluster | SA0 | A[2:0] | Device | |---------|-----|--------|--------| | | | 000 b | 0 | | | | 001 b | 1 | | | ( | 010 b | 2 | | 1 | _ | 011 b | 3 | | 1 | 0 | 100 b | 4 | | | | 101 b | 5 | | | | 110 b | 6 | | | | 111 b | 7 | | Cluster | SA0 | A[2:0] | Device | |---------|-----|---------------------|--------| | | | 000 b | 8 | | | | 001 b | 9 | | | | 010 b | 10 | | 2 | 4 | 011 b | 11 | | | ! | 100 b | 12 | | | | 101 b | 13 | | | | 11 <mark>0</mark> b | 14 | | | | 111 b | 15 | When cascaded UC1671 are synchronized, they can share the backplane signals from one of the devices in the cascade. Such an arrangement is cost-effective in large LCD applications since the backplane outputs of only one device need to be through-plated to the backplane electrodes of the display. The other UC1671 of the cascade contribute additional SEG outputs, but their backplane outputs are left open-circuit (See the following Figure). #### **Cascaded UC1671 Configuration** The SYNC line is provided to maintain the correct synchronization between all cascaded UC1671's. Synchronization is guaranteed after the Power-ON Reset. The only time that SYNC is likely to be needed is if synchronization is accidentally lost (e.g. by noise in adverse electrical environments or by the definition of a multiplex drive mode when UC1671 with different SA0 levels are cascaded). SYNC is organized as an input/output pin; The output selection is realized as an open-drain driver with an internal pull-up resistor. A UC1671 asserts the SYNC line at the onset of its last active backplane signal and monitors the SYNC line at all other times. If synchronization in the cascade is lost, it is restored by the first UC1671 to assert SYNC. The timing relationships between the backplane waveforms and the SYNC signal for the various drive modes of the UC1671 are shown in the Figure below. The contact resistance between the SYNC pins on each cascaded device must be controlled. If the resistance is too high, the device can not synchronize properly; this is particularly applicable to Chip-on-Glass applications. The table below shows the maximum SYNC contact resistance allowed for the number of devices in cascade. | Number of devices | Maximum contact resistance | |-------------------|----------------------------| | 2 | 6000 Ω | | 3~5 | 2200 Ω | | 6~10 | 1200 Ω | | 11~16 | 700 Ω | @1999~202° The UC1671 can always be cascaded with other devices of the same type or conditionally with other devices of the same family. This allows optimal drive selection for a given number of pixels to display. In a cascaded configuration, only one UC1671 master must be used as clock source. All other UC1671's in the cascade must be configured as slave such that they receive the clock from the master. If an external clock source is used, all UC1671's in the cascade must be configured such as to receive the clock from that external source (pin OSC connected to VDD). Thereby it must be ensured that the clock tree is designed such that on all UC1671's the clock propagation delay from the clock source to all UC1671 in the cascade is as equal as possible since otherwise synchronization artefacts may occur. In mixed cascading configurations, care has to be taken that the specifications of the individual cascaded devices are met at all times. #### **PHYSICAL DIMENSIONS** #### **ALIGNMENT MARK INFORMATION** #### **ALIGNMENT MARK POSITION:** #### ALIGNMENT MARK SHAPES: #### ALIGNMENT MARK COORDINATES: | | D-Left | mark | D-Righ | t mark | |-------|--------|------|--------|--------| | Point | Х | Υ | Х | Υ | | 1 | -1325 | -215 | 1295 | -215 | | 2 | -1295 | -215 | 1325 | -215 | | 3 | -1295 | -245 | 1325 | -245 | | 4 | -1265 | -245 | 1355 | -245 | | 5 | -1265 | -275 | 1355 | -275 | | 6 | -1295 | -275 | 1325 | -275 | | 7 | -1295 | -305 | 1325 | -305 | | 8 | -1325 | -305 | 1295 | -305 | | 9 | -1325 | -275 | 1295 | -275 | | 10 | -1355 | -275 | 1265 | -275 | | 11 | -1355 | -245 | 1265 | -245 | | 12 | -1325 | -245 | 1295 | -245 | ## PAD COORDINATES | # | Name | Х | Υ | W | Н | |----|-------|--------------------|------|----|----| | 1 | DUMMY | -1224 | -333 | 30 | 84 | | 2 | SDA | -1122 | -333 | 30 | 84 | | 3 | SDA | -1020 | -333 | 30 | 84 | | 4 | SCL | -918 | -333 | 30 | 84 | | 5 | SCL | -816 | -333 | 30 | 84 | | 6 | SYNC | -714 | -333 | 30 | 84 | | 7 | CLK | -612 | -333 | 30 | 84 | | 8 | RSTB | -510 | -333 | 30 | 84 | | 9 | VDD | -408 | -333 | 30 | 84 | | 10 | VDD | -306 | -333 | 30 | 84 | | 11 | VDD | -204 | -333 | 30 | 84 | | 12 | OSC | -102 | -333 | 30 | 84 | | 13 | A0 | 0 | -333 | 30 | 84 | | 14 | A1 | 102 | -333 | 30 | 84 | | 15 | A2 | 204 | -333 | 30 | 84 | | 16 | SA0 | 306 | -333 | 30 | 84 | | 17 | TEST2 | 408 | -333 | 30 | 84 | | 18 | TEST1 | 510 | -333 | 30 | 84 | | 19 | VSS | 612 | -333 | 30 | 84 | | 20 | VSS | 714 | -333 | 30 | 84 | | 21 | VSS | 816 | -333 | 30 | 84 | | 22 | VLCD | 918 | -333 | 30 | 84 | | 23 | VLCD | 1020 | -333 | 30 | 84 | | 24 | VLCD | 1122 | -333 | 30 | 84 | | 25 | DUMMY | 1224 | -333 | 30 | 84 | | 26 | DUMMY | 1275 | 335 | 32 | 80 | | 27 | BP0 | 1225 | 335 | 32 | 80 | | 28 | BP1 | 1175 | 335 | 32 | 80 | | 29 | BP2 | 1125 | 335 | 32 | 80 | | 30 | BP3 | 1075 | 335 | 32 | 80 | | 31 | S0 | 1025 | 335 | 32 | 80 | | 32 | S1 | 975 | 335 | 32 | 80 | | 33 | S2 | 925 | 335 | 32 | 80 | | 34 | S3 | 875 | 335 | 32 | 80 | | 35 | S4 | 825 | 335 | 32 | 80 | | 36 | S5 | 775 | 335 | 32 | 80 | | 37 | S6 | 7 <mark>2</mark> 5 | 335 | 32 | 80 | | 38 | S7 | 675 | 335 | 32 | 80 | | 39 | S8 | 625 | 335 | 32 | 80 | | 40<br>41 | | | Υ | W | Н | |----------|-------------|-------|-------------|------------|----| | 11 | S9 | 575 | 335 | 32 | 80 | | 41 | S10 | 525 | 335 | 32 | 80 | | 42 | S11 | 475 | 335 | 32 | 80 | | 43 | DUMMY | 425 | 335 | 32 | 80 | | 44 | S12 | 375 | 335 | 32 | 80 | | 45 | S13 | 325 | 335 | 32 | 80 | | 46 | S14 | 275 | 335 | 32 | 80 | | 47 | S15 | 225 | 335 | 32 | 80 | | 48 | S16 | 175 | 335 | 32 | 80 | | 49 | S17 | 125 | 335 | 32 | 80 | | 50 | S18 | 75 | 335 | 32 | 80 | | 51 | S19 | 25 | 335 | <b>3</b> 2 | 80 | | 52 | S20 | -25 | 335 | 32 | 80 | | 53 | S21 | -75 | <b>3</b> 35 | 32 | 80 | | 54 | S22 | -125 | 335 | 32 | 80 | | 55 | S23 | -175 | 335 | 32 | 80 | | 56 | S24 | -225 | 335 | 32 | 80 | | 57 | <b>S</b> 25 | -275 | 335 | 32 | 80 | | 58 | S26 | -325 | 335 | 32 | 80 | | 59 | S27 | -375 | 335 | 32 | 80 | | 60 | DUMMY | -425 | 335 | 32 | 80 | | 61 | S28 | -475 | 335 | 32 | 80 | | 62 | S29 | -525 | 335 | 32 | 80 | | 63 | S30 | -575 | 335 | 32 | 80 | | 64 | S31 | -625 | 335 | 32 | 80 | | 65 | S32 | -675 | 335 | 32 | 80 | | 66 | S33 | -725 | 335 | 32 | 80 | | 67 | S34 | -775 | 335 | 32 | 80 | | 68 | S35 | -825 | 335 | 32 | 80 | | 69 | S36 | -875 | 335 | 32 | 80 | | 70 | S37 | -925 | 335 | 32 | 80 | | 71 | S38 | -975 | 335 | 32 | 80 | | 72 | S39 | -1025 | 335 | 32 | 80 | | 73 | BP3 | -1075 | 335 | 32 | 80 | | 74 | BP2 | -1125 | 335 | 32 | 80 | | 75 | BP1 | -1175 | 335 | 32 | 80 | | 76 | BP0 | -1225 | 335 | 32 | 80 | | 77 | DUMMY | -1275 | 335 | 32 | 80 | # TRAY INFORMATION # **REVISION HISTORY** | Revision | Content | Date | |----------|-----------------------------------|---------------| | 0.6 | (First Release) | Aug. 19, 2020 | | 0.61 | The "Mode-set"command is updated. | Mar. 9, 2021 | | 0.62 | Remove register default values. | Jun. 25, 2021 |