## HIGH-VOLTAGE ANALOG-SIGNAL IC UC1676 4BPx80SEG Dot Matrix LCD Controller/Driver BUS MP Specifications Datasheet Revision 1.1 IC Version c\_E December 15, 2017 ## **Table of Content** | INTRO | DUCTION | 4 | |-------|-----------------------------------------------------|---------| | MAIN | APPLICATIONS | 4 | | FEATU | IRE HIGHLIGHTS | 4 | | ORDE | RING INFORMATION | 5 | | BLOCK | CDIAGRAM | 6 | | | ESCRIPTION | | | | MMENDED COG LAYOUT | | | | AND TABLE | | | | | A. N. | | | AND DESCRIPTION | W. 77 - | | • | 1) MODE-SET | | | | 2) LOAD-DATA-POINTER | 4 | | ( | 3) FRAME-RATE-SELECT | 10 | | • | 4) DEVICE-SELECT | | | | 5) BANK-SELECT | | | - | 6) BLINK-SELECT | | | | ( FUNCTION DESCRIPTION | | | | _CD BIAS GENERATOR | | | | LCD VOLTAGE SELECTOR | | | L | LCD DRIVE MODE WAVEFORMS - STATIC DRIVE MODE | 13 | | ı | LCD DRIVE MODE WAVEFORMS - 1:2 MULTIPLEX DRIVE MODE | 14 | | ı | LCD DRIVE MODE WAVEFORMS - 1:3 MULTIPLEX DRIVE MODE | 16 | | | LCD Drive Mode Waveforms – 1:4 Multiplex drive mode | | | | OSCILLATOR | | | ( | OSCILLATOR – INTERNAL CLOCK | 18 | | ( | OSCILLATOR – EXTERNAL CLOCK | 18 | | 7 | TIMING AND FRAME FREQUENCY | 18 | | [ | DISPLAY REGISTER | 18 | | 5 | SEGMENT OUTPUTS | 18 | | [ | DISPLAY RAM | 18 | | _ [ | DATA POINTER | 20 | | _/^; | SUB-ADDRESS COUNTER | 20 | | | OUTPUT BANK SELECTOR | 20 | | , l | NPUT BANK SELECTOR | 20 | | | BLINKING | | | ( | CHARACTERISTICS OF THE I <sup>2</sup> C-BUS | 21 | | | BIT TRANSFER | 21 | | 5 | START AND STOP CONDITIONS | 21 | | 5 | SYSTEM CONFIGURATION | 21 | | | ACKNOWLEDGE | 22 | | I | <sup>2</sup> C-BUS CONTROLLER | 22 | | ı | NPUT FILTERS | 22 | | ı | <sup>2</sup> C-BUS PROTOCOL | 23 | | | COMMAND DECODER | | | | DISPLAY CONTROLLER | 23 | | DOWE | P MANAGEMENT | 2/ | | Power-Up Sequence24 | | |-------------------------------------------|------| | SAMPLE POWER MANAGEMENT COMMAND SEQUENCES | | | INTERNAL CIRCUITRY | . 26 | | ABSOLUTE MAXIMUM RATING | . 27 | | DC CHARACTERISTICS | . 28 | | AC CHARACTERISTICS | . 29 | | CASCADED OPERATION | . 31 | | PHYSICAL DIMENSIONS | . 33 | | ALIGNMENT MARK INFORMATION | . 34 | | PAD COORDINATES | . 35 | | TRAY INFORMATION | . 37 | | REVISION HISTORY | . 38 | | Onfide his | | # **UC1676** ## 4BPx80SEG Dot Matrix LCD Controller/Driver #### Introduction The UC1676 is a peripheral device which interfaces to almost any Liquid Crystal Display (LCD) with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four (4) backplanes and up to eighty (80) SEGs and can easily be cascaded for larger LCD applications. The UC1676 is compatible with most microprocessors or microcontrollers and communicates via a two-line bidirectional I<sup>2</sup>C-bus. Communication overheads are minimized by a display RAM with auto-increment addressing, by hardware sub-addressing, and by display memory switching (static and duplex drive modes). #### MAIN APPLICATIONS - Battery operated hand held devices - Portable Instruments #### **FEATURE HIGHLIGHTS** - Single-chip LCD controller and driver - Selectable backplane drive configuration: static, 2, 3, or 4 backplane multiplexing - Selectable display bias configuration: static, $\frac{1}{2}$ , or $\frac{1}{3}$ - Selectable frame frequency: 64Hz, 82Hz, 110Hz, or 200Hz 400Hz is supported when using external Oscillator, (Max. 9.6KHz.) - Internal LCD bias generation with voltage-follower buffers - 80 SEG drives: - Up to 40 7-SEG alphanumeric characters - Up to 21 14-SEG alphanumeric characters - Any graphics of up to 320 elements - 80 x 4 bit RAM for display data storage - Auto-incremental display data loading across device sub-address boundaries - Display memory bank switching in static and duplex drive modes - Versatile blinking modes - Independent supplies possible for LCD and logic voltages - Wide power supply range: from 2.5V to 5.5V - Wide LCD supply range for low-threshold LCDs, guest-host LCDs, and high-threshold twisted nematic LCDs: from 2.5V to 11.0V - · Low power consumption - 400 kHz I<sup>2</sup>C -bus interface - Compatible with 4-bit, 8-bit, or 16-bit microprocessors or microcontrollers - May be cascaded for large LCD applications (up to 5120 SEGs possible) - · No external components needed - · Compatible with Chip-On-Glass (COG) technology - Manufactured using silicon gate CMOS process **Remark**: The inspection standard of the product appearance is based on Ultrachip's inspection document. #### ORDERING INFORMATION | Part Number | I <sup>2</sup> C | Package | Description | |-------------|------------------|---------|------------------| | UC1676cGAE | Yes | COG | Gold bumped die. | #### **General Notes** #### **APPLICATION INFORMATION** For improved readability, the specification contains many application data points. When application information is given, it is advisory and does not form part of the specification for the device. The implementation of I<sup>2</sup>C is already included and tested in all silicon. #### BARE DIE DISCLAIMER All die are tested and are guaranteed to comply with all data sheet limits up to the point of wafer sawing. There is no post waffle saw/pack testing performed on individual die. Although the latest modern processes are utilized for wafer sawing and die pick-&-place into waffle pack carriers, UltraChip has no control of third party procedures in the handling, packing or assembly of the die. Accordingly, it is the responsibility of the customer to test and qualify their application in which the die is to be used. UltraChip assumes no liability for device functionality or performance of the die or systems after handling, packing or assembly of the die. #### LIFE SUPPORT APPLICATIONS These devices are not designed for use in life support appliances, or systems where malfunction of these products can reasonably be expected to result in personal injuries. Customer using or selling these products for use in such applications do so at their own risk. ## **CONTENT DISCLAIMER** UltraChip believes the information contained in this document to be accurate and reliable. However, it is subject to change without notice. No responsibility is assumed by UltraChip for its use, nor for infringement of patents or other rights of third parties. No part of this publication may be reproduced, or transmitted in any form or by any means without the prior consent of UltraChip Inc. UltraChip's terms and conditions of sale apply at all times. ## **CONTACT DETAILS** UltraChip Inc. (Headquarter) 4F, No. 618, Recom Road, Neihu District, Taipei 114, Taiwan, R. O. C. Tel: +886 (2) 8797-8947 Fax: +886 (2) 8797-8910 Sales e-mail: sales@ultrachip.com Web site: http://www.ultrachip.com ## **BLOCK DIAGRAM** ## **PIN DESCRIPTION** | Pin (Pad) Name | Pad No. | Туре | Description | |-------------------------------------------------------|----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDAACK | 1 | 0 | I <sup>2</sup> C bus acknowledge output. Connect to SDA. | | SDA | 2~3 | ı | I <sup>2</sup> C bus serial data input | | SCL | 4~5 | 1 | I <sup>2</sup> C bus serial clock input | | CLK | 6 | I/O | Clock input and output When OSC pin is Low: Built-in oscillator is used, internal clock is output. Leave it open. When OSC pin is High: External clock is input. | | VDD | 7 | PWR | Supply voltage | | SYNC | 8 | I/O | Cascade synchronization input and output. Leave it open when cascade function is not used. | | OSC | 9 | I | Oscillator select Low: Built-in oscillator is used. High: Built-in oscillator is stopped. External clock via the CLK pin is used. | | A0, A1, A2 | 10~12 | I | Hardware device address selection for cascading. Connect to Vss for logic 0, VDD for logic 1. Connect to Vss when the cascade function is not used. | | SA0 | 13 | I | I <sup>2</sup> C bus slave address selection<br>Connect to Vss for logic 0, VDD for logic 1.<br>When not used, connect to Vss. | | Vss | 14 | PWR | Ground supply voltage | | VLCD | 15 | PWR | LCD supply voltage | | BP2, BP0, BP3, BP1<br>(BO<2>, BO<0>,<br>BO<3>, BO<1>) | 16, 17, 98, 99 | HV | LCD backplane output | | \$0~\$79<br>(\$O<0>~\$O<79>) | 18~97 | HV | LCD SEG output | | Dummy1~Dummy8 | 100~107 | \\\-\\\\ | Dummy pins. | Note: The substrate (rear side of the die) is wired to Vss but should not be electrically contracted. ## RECOMMENDED COG LAYOUT #### Notes for V<sub>DD</sub> with COG: The operation condition, $V_{DD}$ =2.5V (min.), should be satisfied under all operating conditions. UC1676c's peak current ( $I_{DD}$ ) can be up to ~15mA during high speed data-write to UC1676c's on-chip SRAM. Such high pulsing current mandates very careful design of $V_{DD}$ and $V_{SS}$ ITO trances in COG modules. When $V_{DD}$ and $V_{SS}$ trace resistance is not low enough, the pulsing $I_{DD}$ current can cause the actual on-chip $V_{DD}$ to drop to below 2.5V and cause the IC to malfunction. ## **COMMAND TABLE** | # | Command | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Action | Default | |---|-------------------|----|-----|-----|-----|-----|-----|-----|-----|-------------------|---------| | 1 | Mode-set | 1 | 1 | 0 | 0 | Е | В | M1 | M0 | Set Display Mode | C0h | | 2 | Load-data-pointer | 0 | DP6 | DP5 | DP4 | DP3 | DP2 | DP1 | DP0 | | 00h | | 3 | Frame-Rate-select | 1 | 0 | 0 | 0 | 0 | 0 | FR1 | FR0 | Select Frame Rate | 80h | | 4 | Device-select | 1 | 1 | 1 | 0 | 0 | A2 | A1 | A0 | Select Device | E0h | | 5 | Bank-select | 1 | 1 | 1 | 1 | 1 | 0 | Ī | 0 | Select Bank | F8h | | 6 | Blink-select | 1 | 1 | 1 | 1 | 0 | Α | BF1 | BF0 | Select Blink Mode | F0h | #### **COMMAND DESCRIPTION** (1) Mode-Set | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------|----|----|----|----|----|----|----|----| | Set mode | 1 | 1 | 0 | 0 | Е | В | M1 | M0 | E: Display status 0: display disabled (blank) 1: display enabled B: LCD bias configuration 0: $\frac{1}{2}$ bias 1: $\frac{1}{2}$ bias M[1:0]: LCD drive mode selection 00: 1:4 multiplex; 4 backplanes 01: static; 1 backplane 10: 1:2 multiplex; 2 backplanes 11: 1:3 multiplex; 3 backplanes To increase driving capabilities, refer to section "Backplane Outputs" on page 18 and its illustration on page 19. (2) Load-Data-Pointer | ſ | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---|-------------------|----|-----|-----|-----|-----|-----|-----|-----| | ľ | Load data pointer | 0 | DP6 | DP5 | DP4 | DP3 | DP2 | DP1 | DP0 | **P[6:0]:** 7-bit binary value of 0 to 79, transferred to the data pointer to define one of 80 display RAM addresses. Value range: **0000000**b~1001111b, that is 0~79 in decimal. (3) Frame-Rate-Select | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------------|----|----|----|----|----|----|-----|-----| | Select Frame Rate | 1 | 0 | 0 | 0 | 0 | 0 | FR1 | FR0 | FR[1:0]: 00b: 64Hz 01b: 82Hz 10b: 110Hz 11b: 200Hz (4) Device-Select | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------------|------------------|----|----|----|----|----|----|----| | Select Device | 1 <sub>0</sub> / | 1 | 1 | 0 | 0 | A2 | A1 | A0 | **A[2:0]:** 3-bit binary value of 0 to 7 (default **000b**), transferred to the sub-address counter to define one of 8 hardware sub-addresses. (5) Bank-Select | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|----|----|----|----|----|----|-----|----| | Select RAM I/O | 1 | 1 | 1 | 1 | 1 | 0 | - 1 | 0 | This command has no effect in 1:3 or 1:4 multiplex drive mode. 1: input bank selection, that is to select the storage of arriving display data 0: RAM bit 0 (RAM bits 0 and 1) 1: RAM bit 2 (RAM bits 2 and 3) O: output bank selection, that is to select the retrieval of LCD display data 0: RAM bit 0 (RAM bits 0 and 1) 1: RAM bit 2 (RAM bits 2 and 3) (6) Blink-Select | Action | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|----|----|----|-----|-----| | Select blink | 1 | 1 | 1 | 1 | 0 | Α | BF1 | BF0 | A: blink mode selection 0: normal blinking. Normal blinking can only be selected when multiplex drive mode=1:3 or 1:4. 1: blinking by alternating display RAM banks BF[1:0]: blink frequency selection **00b: off** 01b: blink mode 1 10b: blink mode 2 11b: blink mode 3 See the Blink Frequency table for detailed description about each blink mode. #### **BLOCK FUNCTION DESCRIPTION** The UC1676 is a versatile peripheral device, designed to interface between any microprocessor or microcontroller to a wide variety of LCDs. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 80 SEGs. The display configurations possible with the UC1676 depend on the required number of active backplane outputs. A selection of display configurations is shown in table below: Possible Display Configurations | # of | # of | 7-SEG | alphanumeric | 14-SEG | alphanumeric | Dot matrix | | |------------|----------|--------|-------------------|------------|-------------------|------------|--| | Backplanes | Elements | Digits | Indicator Symbols | Characters | Indicator Symbols | Dot matrix | | | 4 | 320 | 40 | 40 | 20 | 40 | 320 (4x80) | | | 3 | 240 | 30 | 30 | 16 | 16 | 240 (3x80) | | | 2 | 160 | 20 | 20 | 10 | 20 | 160 (2x80) | | | 1 | 80 | 10 | 10 | 5 | 10 | 80 (1x80) | | All of the display configurations can be implemented in a typical system as shown in following figure: The host microprocessor or microcontroller maintains the 2-line 1<sup>2</sup>C-bus communication channel with the UC1676. The internal oscillator is selected by connecting pin OSC to Vss. The only other connections required to complete the system are the power supplies (VDD, Vss, and VLCD) and the LCD panel selected for the application. #### **LCD Bias Generator** Fractional LCD biasing voltages are obtained from an internal voltage divider of three series resistors between VLCD and Vss. The center resistor is bypassed by switch if the $\frac{1}{2}$ bias voltage level for the 1:2 multiplex configuration is selected. #### **LCD Voltage Selector** The LCD voltage selector coordinates the multiplexing of the LCD in accordance with the selected LCD drive configuration. The operation of the voltage selector is controlled by the <code>Mode-Set</code> command in the <code>Command Description</code> section. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of VLCD and the resulting discrimination ratios (D), are given in table below: | LCD Drive Mode | # of<br>Backplanes | # of<br>Levels | LCD Bias<br>Configuration | VOFF(RMS) VLCD | VON(RMS) VLCD | $D = \frac{VON(RMS)}{VOFF(RMS)}$ | |----------------|--------------------|----------------|---------------------------|----------------|---------------|----------------------------------| | static | 1 | 2 | static | 0 | 1 | ∞ | | 1:2 multiplex | 2 | 3 | 1/2 | 0.354 | 0.791 | 2.236 | | 1:2 multiplex | 2 | 4 | 1/3 | 0.333 | 0.745 | 2.236 | | 1:3 multiplex | 3 | 4 | 1/3 | 0.333 | 0.638 | 1.915 | | 1:4 multiplex | 4 | 4 | 1/3 | 0.333 | 0.577 | 1.732 | A practical value for VLCD is determined by equating VOFF(RMS) with a defined LCD threshold voltage (Vth), typically when the LCD exhibits approximately 10% contrast. In the static drive mode a suitable choice is VLCD > 3Vth. Multiplex drive modes of 1:3 and 1:4 with $\frac{1}{2}$ bias are possible but the discrimination and hence the contrast ratios are smaller. Bias is calculated by $$\frac{1}{1+a}$$ , where $$a = 1$$ for $\frac{1}{2}$ bias $$a = 2$$ for $\frac{1}{3}$ bias The RMS on-state voltage (VON(RMS)) for the LCD is calculated with Equation (1): VON(RMS) = VLCD $$\sqrt{\frac{a^2 + 2a + n}{n x(1+a)^2}}$$ .....(1) where n = 1 for static mode n = 2 for 1:2 multiplex n = 3 for 1:3 multiplex n = 4 for 1:4 multiplex The RMS off-state voltage (VOFF(RMS)) for the LCD is calculated with Equation (2): VOFF(RMS) = VLCD $$\sqrt{\frac{a^2 - 2a + n}{n \times (1+a)^2}}$$ .....(2) Discrimination is the ratio of Von(RMS) to Voff(RMS) and is determined from Equation (3): $$D = \frac{Von(rms)}{Voff(rms)} = \sqrt{\frac{(\dot{a}+1)^2 + (n-1)}{(a-1)^2 + (n-1)}} \dots (3)$$ where the discrimination for an LCD drive mode of 1:3 multiplex with $$\frac{1}{2}$$ bias is $\sqrt{3} = 1.732$ and the discrimination for an LCD drive mode of 1:4 multiplex with $$\frac{1}{2}$$ bias is $\frac{\sqrt{21}}{3} = 1.528$ . The advantage of these LCD drive modes is a reduction of the LCD full scale voltage VLCD, shown as follows: • 1:3 multiplex ( $\frac{1}{2}$ bias): $$VLCD = \sqrt{6} \times VOFF(RMS) = 2.449 \text{ VOFF}(RMS)$$ • 1:4 multiplex ( $\frac{1}{2}$ bias): $$VLCD = \left[\frac{(4x\sqrt{3})}{3}\right] = 2.309 \text{ VOFF(RMS)}$$ These compare with VLCD=3 VOFF(RMS) when $\frac{1}{3}$ bias is It should be noted that $\ensuremath{\text{VLCD}}$ is sometimes referred as the LCD operating voltage. #### LCD Drive Mode Waveforms - Static drive mode The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and SEG drive waveforms for this mode are shown in the figure below: $$\begin{split} &V_{state1}(t) = V_{Sn}(t) - V_{BP0}(t). \\ &V_{on(RMS)} = V_{LCD}. \\ &V_{state2}(t) = V_{(Sn + 1)}(t) - V_{BP0}(t). \\ &V_{off(RMS)} = 0 \ V. \end{split}$$ ## LCD Drive Mode Waveforms - 1:2 Multiplex drive mode When two (2) backplanes are provided in the LCD, the 1:2 multiplex mode applies. The UC1676 allows the use of $\frac{1}{2}$ bias or $\frac{1}{3}$ bias in this mode as shown in the following 2 figures. $$V_{\text{state1}}(t) = V_{\text{Sn}}(t) - V_{\text{BP0}}(t)$$ $$V_{on(RMS)} = 0.791V_{LCD}$$ $$V_{state2}(t) = V_{Sn}(t) - V_{BP1}(t)$$ $$V_{\text{off(RMS)}} = 0.354 V_{\text{LCD}}$$ Waveforms for the 1:2 multiplex drive mode with $\frac{1}{2}$ bias $$\begin{split} & \bigvee_{\text{state}\,1}(t) = \bigvee_{\text{Sn}}(t) - \bigvee_{\text{BP0}}(t). \\ & \bigvee_{\text{on}(\text{RMS})} = 0.745 \bigvee_{\text{LCD}}. \\ & \bigvee_{\text{state}\,2}(t) = \bigvee_{\text{Sn}}(t) - \bigvee_{\text{BP1}}(t). \\ & \bigvee_{\text{off}(\text{RMS})} = 0.333 \bigvee_{\text{LCD}}. \end{split}$$ Waveforms for the 1:2 multiplex drive mode with $\frac{1}{3}$ bias ## LCD Drive Mode Waveforms - 1:3 Multiplex drive mode When three (3) backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in the figure below: ## LCD Drive Mode Waveforms - 1:4 Multiplex drive mode When four (4) backplanes are provided in the LCD, the 1:4 multiplex drive mode applies, as shown in the figure below: 4x80 Dot Matrix LCD Controller/Driver #### Oscillator The internal logic and the LCD drive signals of the UC1676 are timed by a frequency fclk which either is derived from the built-in oscillator frequency fosc: $$f$$ CLK = $\frac{\text{fosc}}{64}$ .....(4) or equals an external clock frequency fCLK(EXT): $$f$$ CLK = $f$ CLK(EXT) .....(5) #### Oscillator - Internal Clock The internal oscillator is enabled by connecting pin OSC to VSS. In this case the output from pin CLK provides the clock signal for any cascaded UC1676 in the system. After power-on, pin SDA must be HIGH to guarantee that the clock starts. #### Oscillator - External Clock Connecting pin OSC to VDD enables an external clock source. Pin CLK then becomes the external clock input. Remark: A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state, which is not suitable for the liquid crystal. #### **Timing and Frame Frequency** The clock frequency ( fCLK ) determines the LCD frame frequency ( fFR ) and is calculated as follows: $$f$$ FR = $\frac{fCLK}{24}$ The internal clock frequency, fcLK, can be selected using command Frame-Rate-select. As a result, 4 frame frequencies are available: 64Hz (typical), 82Hz, 110Hz, or 110Hz: | FR[1:0] | Typical Clock Freq. | LCD Frame Freq. | |---------------|---------------------|-----------------| | 00b (default) | 1536 Hz | 64 Hz | | 01b | 1970 Hz | 82 Hz | | 10b | 2640 Hz | 110 Hz | | 11b | 4800 Hz | 200 Hz | However, 400Hz of frame frequency is supported when using external Oscillator, (Maximum: 9.6KHz.) The timing of the UC1676 organizes the internal data flow of the device. This includes the transfer of display data from the display RAM to the display SEG outputs. In cascaded applications, the synchronization signal (SYNC) maintains the correct timing relationship between all the UC1676 in the system. #### **Display Register** The display register holds the display data while the corresponding multiplex signals are generated. There is a one-to-one relationship between the data in the display register, the LCD SEG outputs and one column of the display RAM. #### **Segment Outputs** The LCD drive section includes 80 SEG outputs (S0 to S79), which must be connected directly to the LCD. The SEG output signals are generated in accordance with the multiplexed backplane signals and with data residing in the display register. When less than 80 SEG outputs are required the unused SEG outputs must be left open-circuit. #### **Backplane Outputs** The LCD drive section includes four (4) backplane outputs: BP0 to BP3. The backplane output signals are generated in accordance with the selected LCD drive mode. | static | The same signal is carried by all four (4) | |-----------|---------------------------------------------------| | | backplane outputs; and they can be connected in | | | parallel for very high drive requirements. | | 1:2 | BP0 and BP2, BP1 and BP3 respectively carry | | multiplex | the same signals and can also be paired to | | | increase the drive capabilities. | | 1:3 | BP3 carries the same signal as BP1 does; | | multiplex | therefore, these two adjacent outputs can be tied | | | together to give enhanced drive capabilities. | | 1:4 | BP0~ BP3 must be connected directly to the | | multiplex | LCD. | If less than four (4) backplane outputs are required, the unused outputs can be left open-circuit. #### Display RAM The display RAM is a static 80x4-bit RAM, which stores LCD data. A logic 1 in the RAM bit map indicates the on-state of the corresponding LCD element; similarly, a logic 0 indicates the off-state. There is a one-to-one correspondence between the RAM addresses and the SEG outputs and between the individual bits of a RAM word and the backplane outputs. The display RAM bit map figure below shows rows 0 to 3, which correspond with the backplane outputs BP0 to BP3, and columns 0 to 79, which correspond with the SEG outputs S0 to S79. In multiplexed LCD applications, the SEG data of the first, second, third and fourth row of the display RAM are time-multiplexed with BP0, BP1, BP2, and BP3, respectively. | Columns→ | | | | Dis | splay F | RAM Ad | dresse | d/SEG | outpu | t (S) | | | | |--------------------|---|---|---|-----|---------|--------|--------|-------|-------|-------|----|----|----| | Rows↓ | _ | 0 | 1 | 2 | 3 | 4 | | | | 76 | 77 | 78 | 79 | | | 0 | | | | | | | | | | | | | | Display RAM Rows / | 1 | | | | | | | | | | | | | | backplane outputs | 2 | | | | | | | | | | | | | | (BP) | 3 | | | | | | | | | | | | | This display RAM bitmap shows the direct relationship between the display RAM addresses and the SEG outputs and between the bits in a RAM word and the backplane output. d DP ©1999~2017 Drive Mode: Static Transmitted Display Byte: c b a f g Drive Mode: 1:2 multiplex | | | dis<br>b | lumns<br>ss/segment outputs (s)<br>byte2 | | | | |----------------------------------|---|----------|------------------------------------------|-------|---|---| | rows | n | n + 1 | n + 2 | n + 3 | | J | | display RAM 0 | а | f | е | d | | | | rows/backplane 1<br>outputs (BP) | b | g | С | DP | | ! | | 2 | х | Х | х | х | | İ | | 3 | Х | Х | Х | Х | L | i | Transmitted Display Byte: Drive Mode: 1:3 multiplex | columns | | | | | | | | | | |-----------------------------------------|----|-------|-------|-------|-------|------------|--|--|--| | display RAM address/segment outputs (s) | | | | | | | | | | | | | byte1 | | byte2 | byte3 | | | | | | rows | n | n + 1 | n + 2 | | r' | | | | | | display RAM 0<br>rows/backplane | b | а | f | | | ı — —<br>I | | | | | outputs (BP) | DP | d | е | | | | | | | | 2 | С | g | Х | | ! | ! | | | | | 3 | х | х | х | | | | | | | | | | | | | · | | | | | Transmitted Display Byte: Drive Mode: 1:4 multiplex Transmitted Display Byte: a c b DP f e g d Remark: x = data bit unchanged When display data is transmitted to the UC1676, the received display bytes are stored in the display RAM in accordance with the selected LCD drive mode. The data is stored as it arrives and does not wait for the acknowledge cycle as with the commands. Depending on the current multiplex drive mode, data is stored singularly, in pairs, triples or quadruples. To illustrate the filling order, an example of a 7-SEG display showing all drive modes is given in the Figure on the previous page; the RAM filling organization depicted applies equally to other LCD types. The following applies to the figure on last page: | static | the 8 transmitted data bits are placed into row 0 of 8 successive 4-bit RAM words. | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:2 multiplex | the 8 transmitted data bits are placed in pairs into rows 0 and 1 of 4 successive 4-bit RAM words. | | 1:3 multiplex | the 8 bits are placed in triples into row 0, 1 and 2 of 3 successive 4-bit RAM words, with bit 3 of the third address left unchanged. It is not recommended to use this bit in a display because of the difficult addressing. This last bit may, if necessary, be controlled by an additional transfer to this address, but care should be taken to avoid overwriting adjacent data because always full bytes are transmitted. | | 1:4 multiplex | the 8 transmitted data bits are placed in quadruples into row 0, 1, 2, and 3 of 2 successive 4-bit RAM words. | #### **Data Pointer** The addressing mechanism for the display RAM is realized using a data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the load-data-pointer command. Following this command, an arriving data byte is stored at the display RAM address indicated by the data pointer. The filling order is shown in the Figure on the previous page. After each byte is stored, the content of the data pointer is automatically increased by a value dependent on the selected LCD drive mode: | Static | by eight (8) | |---------------|--------------| | 1:2 multiplex | by four (4) | | 1:3 multiplex | by three (3) | | 1:4 multiplex | by two (2) | If an I<sup>2</sup>C-bus data access is terminated early then the state of the data pointer is unknown. Consequently, the data pointer must be rewritten prior to further RAM accesses. #### **Sub-address Counter** The storage of display data is conditioned by the content of the sub-address counter. Storage is allowed only when the content of the sub-address counter match with the hardware sub-address applied to A0, A1, and A2. The sub-address counter value is defined by the device-select command (see command (4) Device-select). If the content of the sub-address counter and the hardware sub-address do not match, then data storage is inhibited but the data pointer is incremented as if data storage had taken place. The sub-address counter is also increased when the data pointer overflows. The storage arrangements described lead to extremely efficient data loading in cascaded applications. When a series of display bytes are sent to the display RAM, automatic wrap-over to the next UC1676 occurs when the last RAM address is exceeded. Sub-addressing across device boundaries is successful even if the change to the next device in the cascade occurs within a transmitted character (ex. during the 27th display data byte transmitted in 1:3 mux mode). The hardware sub-address must not be changed whilst the device is being accessed on the I<sup>2</sup>C -bus interface. #### **Output bank selector** The output bank selector selects one of the 4 rows per display RAM address for transfer to the display register. The actual row selected depends on the particular LCD drive mode in operation and on the instant in the multiplex sequence. | Static | Row 0 is selected | | | | | |---------------|---------------------------------------------|--|--|--|--| | 1:2 multiplex | Rows 0 and 1 are selected | | | | | | 1:3 multiplex | Rows 0, 1, and 2 are selected sequentially | | | | | | 1:4 multiplex | All RAM addresses of row 0 are selected, | | | | | | Y Y | these are followed by the contents of row 1 | | | | | | | row 2, and then row 3. | | | | | The UC1676 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled. #### Input bank selector The input bank selector loads display data into the display RAM in accordance with the selected LCD drive configuration. Display data can be loaded in row 2 in static drive mode or in rows 2 and 3 in 1:2 multiplex drive mode by using the bank-select command. The input bank selector functions independently to the output bank selector. #### **Blinking** The display blink capabilities of the UC1676 are very versatile. The whole display can blink at frequencies selected by the blink-select command (see command (6) Blink-select). The blink frequencies are fractions of the clock frequency. The ratios between the clock and blink frequencies depend on the blink mode selected: | Blink mode | Operating mode ratio | Blink frequency | | | | | | | |---------------|----------------------|-----------------|--------------|---------------|---------------|--|--|--| | DIIIIK IIIOGE | Operating mode ratio | fclk=1.536kHz | fclk=1.97kHz | fclk=2.640kHz | fclk=4.800kHz | | | | | off | _ | blinking off | blinking off | Blinking off | Blinking off | | | | | 1 | fclk / 768 | 2.0Hz | 2.5Hz | 3.5Hz | 6.3Hz | | | | | 2 | fclk / 1536 | 1.0Hz | 1.3Hz | 1.7Hz | 3.1Hz | | | | | 3 | fclk / 3072 | 0.5Hz | 0.6Hz | 0.9Hz | 1.6Hz | | | | An additional feature is for an arbitrary selection of LCD SEGs to blink. This applies to the static and 1:2 multiplex drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blink frequency. This mode can also be specified by the blink-select command. In the 1:3 and 1:4 multiplex modes, where no alternate RAM bank is available, groups of LCD SEGs can blink by selectively changing the display RAM data at fixed time intervals. If the entire display can blink at a frequency other then the typical blink frequency. This can be effectively performed by setting the display enable bit E at the required rate using the Mode-set command in the Command Description section. ## Characteristics of the I<sup>2</sup>C-bus The $I^2$ C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial Data line (SDA) and a Serial Clock Line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. By connecting pin SDAACK to pin SDA on the UC1676, the SDA line becomes fully I<sup>2</sup>C-bus compatible. In COG applications where the track resistance from the SDAACK pin to the system SDA line can be significant, possibly a voltage divider is generated by the bus pull-up resistor and the Indium Tin Oxide (ITO) track resistance. As a consequence it may be possible that the acknowledge generated by the UC1676 can't be interpreted as logic 0 by the master. In COG applications where the acknowledge cycle is required, it is therefore necessary to minimize the track resistance from the SDAACK pin to the system SDA line to guarantee a valid LOW level. By separating the acknowledge output from the serial data line (having the SDAACK open circuit) design efforts to generate a valid acknowledge level can be avoided. However, in that case the I<sup>2</sup>C -bus master has to be set up in such a way that it ignores the acknowledge cycle. The following definition assumes SDA and SDAACK are connected and refers to the pair as SDA. #### **Bit Transfer** One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal (see the Bit Transfer Figure below). #### **START and STOP Conditions** Both data and clock lines remain HIGH when the bus is not busy. A High-to-Low change of the data line, while the clock is High, is defined as the START condition (S). A Low-to-High change of the data line, while the clock is High, is defined as the STOP condition (P). The START and STOP conditions are shown in the START/STOP Definition figure below: #### System configuration A device generating a message is a transmitter, a device receiving a message is the receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves. The system configuration is shown in the figure below: #### **Acknowledge** The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge cycle. - · A slave receiver, which is addressed, must generate an acknowledge after the reception of each byte. - A master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. - The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). - A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition. Acknowledgement on the I<sup>2</sup>C-bus is shown in the figure below. #### I<sup>2</sup>C-bus Controller The UC1676 acts as an $I^2$ C-bus slave receiver. It does not initiate $I^2$ C-bus transfers or transmit data to an $I^2$ C-bus master receiver. The only data output from the UC1676 are the acknowledge signals from the selected devices. Device selection depends on the $I^2$ C-bus slave address, on the transferred command data, and on the hardware sub-address. In single device applications, the hardware sub-address inputs A0, A1, and A2 are normally tied to Vss which defines the hardware sub-address 0. In multiple device applications A0, A1, and A2 are tied to Vss or VDD in accordance with a binary coding scheme such that no two devices with a common $l^2$ C-bus slave address have the same hardware sub-address. ## **Input Filters** To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines. 4x80 Dot Matrix LCD Controller/Driver I<sup>2</sup>C-bus protocol Two I<sup>2</sup>C-bus slave addresses (0111 000 and 0111 001) are reserved for the UC1676. The least significant bit of the slave address is bit R/W. For Write mode, set $R/\overline{W}$ to 0; for Read mode, 1. The second bit of the slave address is defined by the level tied at input SA0. Two types of UC1676 can be distinguished on the same I<sup>2</sup>C-bus which allows: Up to 16 UC1676 ICs on the same I<sup>2</sup>C-bus for very large LCD applications The use of two types of LCD multiplex drive modes on the same l<sup>2</sup>C-bus. The I<sup>2</sup>C-bus protocol is shown in the figure below. The sequence is initiated with a START condition (S) from the I<sup>2</sup>C-bus master, which is followed by one of the available UC1676 slave addresses. All UC1676 with the same SA0 level acknowledge in parallel to the slave address. All UC1676 with the alternative SA0 level ignore the whole I<sup>2</sup>C-bus transfer. | For Write, R/ W = 0 Slave address | |------------------------------------------------------| | Examples | | a) transmit two bytes of RAM data | | b) transmit two command bytes | | | | c) transmit two command bytes and two RAM data bytes | | | | For Read, $R/\overline{W} = 1$ | | | After acknowledgement, the control byte is sent, defining if the next byte is a RAM or command information. The control byte also defines if the next byte is a control byte or further RAM or command data (see the illustration below). In this way it is possible to configure the device and then fill the display RAM with little overhead. #### Control byte format: CO: Continue bit 0: last control byte 1: control bytes continue RS: Register selection 0: command register 1: data register (bits 5~0: not relevant) The command bytes and control bytes are also acknowledged by all addressed UC1676 connected to the bus. The display bytes are stored in the display RAM at the address specified by the data pointer and the sub-address counter. Both data pointer and sub-address counter are automatically updated. The acknowledgement after each byte is made only by the (A0, A1, and A2) addressed UC1676. After the last display byte, the $I^2C$ -bus master issues a STOP condition (P). Alternatively a START may be asserted to RESTART an $I^2C$ -bus access. #### **Command decoder** The command decoder identifies command bytes that arrive on the $I^2$ C-bus. The commands available to the UC1676 are defined in the "Command Table" and "Command Description" sections. #### **Display Controller** The display controller executes the commands identified by the command decoder. It contains the status registers and coordinates their effects. The display controller also loads the display data into the display RAM as required by the storage order. ## **POWER MANAGEMENT** ## **Power-Up Sequence** Figure 8: Reference Power-Up Sequence There's no delay needed while turning ON V<sub>DD</sub>: Figure 9: Power Off-On Sequence ## **Sample Power Management Command Sequences** The following tables are examples of command sequence for power-up and power-down operations. These are only to demonstrate some "*typical, generic*" scenarios. Designers are encouraged to study related sections of the datasheet and find out what the best parameters and control sequences are for their specific design needs. Type Required: These items are required <u>C</u>ustomized: These items are not necessary if customer parameters are the same as default <u>A</u>dvanced: We recommend new users to skip these commands and use default values. Optional: These commands depend on what users want to do. #### Power-Up | Туре | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action | Comments | |------|----|----|----|----|----|----|----|----|--------------------------------|--------------------------------------------| | R | - | - | 1 | - | - | _ | - | - | Turn on $V_{DD}$ and $V_{LCD}$ | Wait until $V_{DD}$ , $V_{LCD}$ are stable | | R | - | - | 1 | - | - | _ | - | - | Wait 10mS | • 6/\) | | R | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Select Frame Rate | Default: 00b | | R | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Select Device | Default: 000b | | R | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Select Bank | Default: 00b | | R | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | Select Blink Mode | Default: 000b | | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Set load data pointer | Default: 000 0000b | | | # | # | # | # | # | # | # | # | | | | 0 | | | | | | | | | Write display RAM Bit Map | Set up display image | | | | | | | | | | | | Var ap alepiaj ililage | | | # | # | # | # | # | # | # | # | | | | R | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | Set Display Mode | Set display enable | #### Power-Down | Туре | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action | Comments | |------|----|----|----|----|----|----|----|----|------------------|---------------------| | R | С | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Set Display Mode | Set display disable | | R | - | - | _ | - | - | _ | _ | _ | | VDD and VLCD OFF | ## **INTERNAL CIRCUITRY** ## **ABSOLUTE MAXIMUM RATING** In accordance with the Absolute Maximum Rating System (IEC 134). | Symbol | Parameter | Conditions | Min. | Max. | Unit | |----------|------------------------------|----------------------|-----------------|-------|------| | VDD | Supply voltage | | -0.5 | +6.5 | ٧ | | VLCD | LCD supply voltage | | -0.5 | +12.1 | ٧ | | Vi(n) | Voltage on any input | VDD related inputs | -0.5 | +6.5 | ٧ | | Vo(n) | Voltage on any output | VLCD related outputs | -0.5 | +12.1 | ٧ | | li | Input current | | -10 | +10 | mA | | lo | Output current | | <del>-</del> 10 | +10 | mA | | IDD | Supply current | | <b>-50</b> | +50 | mA | | Iss | Ground supply current | | -50 | +50 | mA | | IDD(LCD) | LCD supply current | | <i>–</i> 50 | +50 | mA | | Ptot | Total power dissipation | | _ | 400 | mW | | P/out | Power dissipation per output | | _ | 100 | mW | | tstg | Storage temperature | | -55 | +125 | °C | | topr | Operation temperature | | -40 | +85 | °C | **Note:** Static voltages across the liquid crystal display (LCD) can build up when the LCD supply voltage (VLCD) is ON while the IC supply voltage (VDD) is OFF, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts, VLCD and VDD must be applied or removed together. ## **DC CHARACTERISTICS** VDD=2.5V~5.5V, Vss=0V, VLCD=2.5V~11.0V, Ta=-40°C~+85°C, unless otherwise specified. | Symbol | Characteristics | Condition | Min. | Typical | Max. | Unit | |--------------------------|--------------------------|--------------------------------------------------------|---------|--------------|---------|------| | Supply | | | • | • | | | | VDD | Supply voltage | | 2.5 | _ | 5.5 | ٧ | | VLCD | LCD supply voltage | | 2.5 | - | 11.0 | ٧ | | IDD(LCD) | LCD supply current | fclk(EXT)=1536Hz [1] | | 16 | 60 | uA | | IDD | Supply current | fclk(ext)=1536Hz [2] | | 2 ^ | 20 | uA | | Logic | | | | | 37 | | | Vı | Input voltage | | Vss-0.5 | A-U | VDD+0.5 | V | | VIH | Input voltage – high | an ring CLIK SVNG OCC AC AC CAC | 0.8 VDD | \ <u>J</u> 2 | VDD | V | | VIL | Input voltage – low | on pins CLK, SYNC , OSC, A0~A2, SA0 | Vss | _ | 0.2 VDD | ٧ | | Vон | Output voltage – high | | 0.8 VDD | _ | _ | ٧ | | Vol | Output voltage – low | | · | - | 0.2 VDD | V | | Іон | Output current – high | on pins CLK, Voн=4.6V, VDD=5V | +1 | - | _ | mA | | lol | Output current – low | on pins CLK, SYNC , VoL=0.4V, VDD=5V | _ | - | -1 | mA | | IL | Leakage current | on pins OSC, CLK, SCL, SDA, A0~A2, SA0, VI=VDD or Vss. | -1 | - | +1 | uA | | Cı | Input capacitance | [2] | _ | - | 7 | рF | | I <sup>2</sup> C bus, in | put on pins SDA and SCL | | | | | | | Vı | Input voltage | | Vss-0.5 | _ | 5.5 | V | | ViH | Input voltage – high | | 0.8 VDD | _ | 5.5 | V | | VIL | Input voltage – low | | Vss | _ | 0.2 VDD | V | | Cı | Input capacitance | [2] | _ | _ | 7 | pF | | loL(SDA) | Output current – low | VOL=0.4V, VDD=5V, on pin SDA | +3 | _ | _ | mA | | LCD outpu | its | | | | | | | ΔVo | Output valtage variation | CBPL=35nF, on pin BPx | -100 | _ | +100 | mV | | 700 | Output voltage variation | Csgm=5nF, on pin Sx | -100 | _ | +100 | mV | | Ro | Output resistance | VLCD=5V, on pin BPx [3] | _ | 1.5 | 10 | kΩ | | по | Output resistance | VLCD=5V, on pin Sx [3] | _ | 6.0 | 13.5 | kΩ | ## Note: - [1] LCD outputs are open-circuit; inputs at Vss or VDD; external clock with 50% duty factor; I<sup>2</sup>C bus inactive. - [2] Not tested, design specification only. - [3] Outputs measured individually and sequentially. ## **AC CHARACTERISTICS** Figure: Driver Timing Waveform Figure: I<sup>2</sup>C Series Interface Characteristics VDD=2.5V~5.5V, Vss=0V, VLCD=2.5V~11.0V, TAMB=-40°C~+85°C; unless otherwise specified. | Symbol | VSS=0V, Signal | VLCD=2.5V~11.0V, TAMB= -40 C~+85 C; Description | Condition | Min. | Тур. | Max. | Unit | |-----------------|--------------------|--------------------------------------------------|-----------|------|------|--------------|------| | Internal: outpu | _ | · | | | 2. | | | | | | | | | 1536 | | | | fa | 01.14 | 01.1.6 | [1][2] | 050/ | 1970 | 050/ | | | fCLK | CLK | Clock frequency | [1][2] | -25% | 2640 | +25% | Hz | | | | | | | 4800 | | | | | | | | | 64 | | | | <b>450</b> | 01.14 | Former for more or | | 050/ | 82 | 050/ | | | fFR | CLK | Frame frequency | | -25% | 110 | +25% | Hz | | | | | | | 200 | | | | External: input | t pin CLK | | | | 7.0 | <del>/</del> | | | fCLK(EXT) | CLK | External clock frequency | [2] | 800 | ( ) | 9600 | Hz | | fCLK(H) | CLK | High-level clock time | | 90 | _ | _ | uS | | fCLK(L) | CLK | Low-level clock time | | 90 | _ | _ | uS | | Synchronization | on: input pin | SYNC | <u> </u> | | | | | | tPD(SYNC_N) | SYNC | SYNC propagation delay | 2, ( | V - | 30 | - | nS | | tSYNC_NL | SYNC | SYNC low time | XX | [5] | _ | - | uS | | Outputs: pins | BP0~BP3 and | S0~S79 | | | | | | | tPD(DRV) | BP0~BP3,<br>S0~S79 | Driver propagation delay | VLCD=5V | _ | _ | 30 | uS | | I2C bus timing | [3][4] | | , | | | | | | fSCL | SCL | SCL clock frequency | | _ | _ | 400 | kHz | | tHIGH | SCL | HIGH period of the SCL clock | | 0.6 | _ | _ | uS | | tLOW | SCL | LOW period of the SCL clock | | 1.3 | _ | _ | uS | | SDA pin | | | | | | | | | tSU/DAT | SDA | Data set-up time | | 100 | _ | _ | nS | | tHD;DAT | SDA | Data hold time | | 0 | _ | _ | nS | | SCL and SDA | pins | CY | | | | | | | Tbuf | SCL, SDA | Bus free time between STOP & START | | 1.3 | _ | _ | uS | | Tsu;sto | SCL, SDA | Set-up time from STOP | | 0.6 | _ | _ | uS | | Thd;sta | SCL, SDA | Hold time (repeated) START | | 0.6 | _ | _ | uS | | Tsu;sta | SCL, SDA | Set-up time for a repeated START | | 0.6 | _ | _ | uS | | Tr | SCL, SDA | Rise time of both SDA and SCL signals | | _ | - | 0.3 | uS | | Tf 🖊 | SCL, SDA | Fall time of both SDA and SCL signals | | _ | _ | 0.3 | uS | | Cb | SCL, SDA | Capacitive load for each bus line | | _ | _ | 400 | pF | | Tw(spike) | SCL, SDA | Spike pulse width | On bus | _ | _ | 50 | nS | ## Note: - [1] Typical output duty cycle of 50 %. - [2] The corresponding frame frequency is $f_{fr} = \frac{fclk}{24}$ . - [3] All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to VIL and VIH with an input voltage swing of VSS to VDD. - [4] For I<sup>2</sup>C-bus timings see the I<sup>2</sup>C Figure on the previous page. - [5] The value is half cycle time. ## **CASCADED OPERATION** In large display configurations, up to 16 UC1676 can be recognized on the same $I^2C$ bus by using the 3-bit hardware subaddress (A0, A1, and A2) and the programmable $I^2C$ bus slave address (SA0). | Cluster | SA0 | A[2:0] | Device | |---------|-----|--------|--------| | | | 000 | 0 | | | | 001 | 1 | | | | 010 | 2 | | 4 | 0 | 011 | 3 | | ' | 0 | 100 | 4 | | | | 101 | 5 | | | | 110 | 6 | | | | 111 | 7 | | Cluster | SA0 | A[2:0] | Device | |---------|-----|--------|------------| | | | 000 | 8 | | | | 001 | 9 | | | | 010 | 10 | | 2 | 1 | 011 | 11 | | | | 100 📐 | 12 | | | | 101 | 13 | | | | 110 | 14 | | | | 111/ | <b>1</b> 5 | When cascaded UC1676 are synchronized, they can share the backplane signals from one of the devices in the cascade. Such an arrangement is cost-effective in large LCD applications since the backplane outputs of only one device need to be through-plated to the backplane electrodes of the display. The other UC1676 of the cascade contribute additional SEG outputs, but their backplane outputs are left open-circuit (See the following Figure). For display sizes that are not multiple of 320 elements, a mixed cascaded system can be considered containing only devices like UC1676. Depending on the application, one must take care of the software command and pin connection compatibility. Only one master but multiple slaves are allowed in a cascade. No external clock should be used; the slaves get the clock from the master. The SYNC line is provided to maintain the correct synchronization between all cascaded UC1676's. The only time that SYNC is likely to be needed is if synchronization is accidentally lost (e.g. by noise in adverse electrical environments or by the definition of a multiplex drive mode when UC1676 with different SA0 levels are cascaded). SYNC is organized as an input/output pin; The output selection is realized as an open-drain driver with an internal pull-up resistor. A UC1676 asserts the SYNC line at the onset of its last active backplane signal and monitors the SYNC line at all other times. If synchronization in the cascade is lost, it is restored by the first UC1676 to assert SYNC. The timing relationships between the backplane waveforms and the SYNC signal for the various drive modes of the UC1676 are shown in the Figure below. The contact resistance between the SYNC pins of cascaded devices must be controlled. If the resistance is too high, then the device will not be able to synchronize properly. This is particularly applicable to COG applications. The table below shows the limited values for contact resistance. | Number of devices | Maximum contact resistance | |-------------------|----------------------------| | 2 | 6000 Ω | | 3~5 | 2200 Ω | | 6~10 | 1200 Ω | | 11~16 | 700 Ω | ## **PHYSICAL DIMENSIONS** $(5256\mu M \pm 40\mu M) \times (1382\mu M \pm 40\mu M)$ Die Size: Die Thickness: $300 \mu M \pm 20 \mu M$ Die TTV: $(D_{MAX} - D_{MIN})$ within die $\leq 2\mu M$ **Bump Height:** $15\mu M \pm 3\mu M$ $(H_{MAX}-H_{MIN})$ within die $\leqslant 2\mu M$ Hardness: $90Hv \pm 25Hv$ Bump Size: $(50\mu M \pm 3\mu M) \times (90\mu M \pm 3\mu M)$ $4500 \mu M^2$ **Bump Area: Bump Pitch:** 80μΜ Bump Gap: $30\mu M \pm 4\mu M$ Coordinate origin: Chip center Pad reference: Pad center ## **ALIGNMENT MARK INFORMATION** ## **ALIGNMENT MARK POSITION:** ## **ALIGNMENT MARK SHAPES:** ## **ALIGNMENT MARK COORDINATES:** | | Left mark | | Right | mark | |-------|-----------|------|-------|------| | Point | Х | Υ | X | Υ | | 1 | -2381 | -107 | 2361 | -121 | | 2 | -2361 | -107 | 2381 | -121 | | 3 | -2361 | -127 | 2381 | -141 | | 4 | -2341 | -127 | 2401 | -141 | | 5 | -2341 | -147 | 2401 | -161 | | 6 | -2361 | -147 | 2381 | -161 | | 7 | -2361 | -167 | 2381 | -181 | | 8 | -2381 | -167 | 2361 | -181 | | 9 | -2381 | -147 | 2361 | -161 | | 10 | -2401 | -147 | 2341 | -161 | | 11 | -2401 | -127 | 2341 | -141 | | 12 | -2381 | -127 | 2361 | -141 | | С | -2371 | -137 | 2371 | -151 | ## PAD COORDINATES | No | Name | х | Υ | W | Н | |----|--------|---------|--------|------|----| | 1 | SDAACK | -1079.2 | -594.4 | 50 | 90 | | 2 | SDA | -839.2 | -594.4 | 50 | 90 | | 3 | SDA | -759.2 | -594.4 | 50 | 90 | | 4 | SCL | -599.2 | -594.4 | 50 | 90 | | 5 | SCL | -519.2 | -594.4 | 50 | 90 | | 6 | CLK | -414.8 | -594.4 | 50 | 90 | | 7 | VDD | -284.8 | -594.4 | 50 | 90 | | 8 | SYNC | 4.2 | -594.4 | 50 | 90 | | 9 | OSC | 119.2 | -594.4 | 50 | 90 | | 10 | A0 | 249.2 | -594.4 | 50 | 90 | | 11 | A1 | 379.2 | -594.4 | 50 | 90 | | 12 | A2 | 581.2 | -594.4 | 50 | 90 | | 13 | SA0 | 711.2 | -594.4 | 50 | 90 | | 14 | VSS | 841.2 | -594.4 | 50 | 90 | | 15 | VLCD | 1099.6 | -594.4 | 50 | 90 | | 16 | BO<2> | 1277.6 | -594.4 | 50 | 90 | | 17 | BO<0> | 1357.6 | -594.4 | 50 | 90 | | 18 | SO<0> | 1437.6 | -594.4 | 50 | 90 | | 19 | SO<1> | 1517.6 | -594.4 | 50 | 90 | | 20 | SO<2> | 1597.6 | -594.4 | 50 / | 90 | | 21 | SO<3> | 1677.6 | -594.4 | 50 | 90 | | 22 | SO<4> | 1757.6 | -594.4 | 50 | 90 | | 23 | SO<5> | 1837.6 | -594.4 | 50 | 90 | | 24 | SO<6> | 1917.6 | -594.4 | 50 | 90 | | 25 | SO<7> | 1997.6 | -594.4 | 50 | 90 | | 26 | SO<8> | 2077.6 | -594.4 | 50 | 90 | | 27 | SO<9> | 2157.6 | -594.4 | 50 | 90 | | 28 | SO<10> | 2237.6 | -594.4 | 50 | 90 | | 29 | SO<11> | 2317.6 | -594.4 | 50 | 90 | | 30 | SO<12> | 2357.6 | 594.4 | 50 | 90 | | 31 | SO<13> | 2277.6 | 594.4 | 50 | 90 | | 32 | SO<14> | 2197.6 | 594.4 | 50 | 90 | | 33 | SO<15> | 2117.6 | 594.4 | 50 | 90 | | 34 | SO<16> | 2037.6 | 594.4 | 50 | 90 | | 35 | SO<17> | 1957.6 | 594.4 | 50 | 90 | | 36 | SO<18> | 1877.6 | 594.4 | 50 | 90 | | No | Name | Х | Υ | W | Н | |----|--------|---------|-------|----|----| | 37 | SO<19> | 1797.6 | 594.4 | 50 | 90 | | 38 | SO<20> | 1717.6 | 594.4 | 50 | 90 | | 39 | SO<21> | 1637.6 | 594.4 | 50 | 90 | | 40 | SO<22> | 1557.6 | 594.4 | 50 | 90 | | 41 | SO<23> | 1477.6 | 594.4 | 50 | 90 | | 42 | SO<24> | 1317.6 | 594.4 | 50 | 90 | | 43 | SO<25> | 1237.6 | 594.4 | 50 | 90 | | 44 | SO<26> | 1157.6 | 594.4 | 50 | 90 | | 45 | SO<27> | 1077.6 | 594.4 | 50 | 90 | | 46 | SO<28> | 997.6 | 594.4 | 50 | 90 | | 47 | SO<29> | 917.6 | 594.4 | 50 | 90 | | 48 | SO<30> | 837.6 | 594.4 | 50 | 90 | | 49 | SO<31> | 757.6 | 594.4 | 50 | 90 | | 50 | SO<32> | 677.6 | 594.4 | 50 | 90 | | 51 | SO<33> | 597.6 | 594.4 | 50 | 90 | | 52 | SO<34> | 437.6 | 594.4 | 50 | 90 | | 53 | SO<35> | 357.6 | 594.4 | 50 | 90 | | 54 | SO<36> | 277.6 | 594.4 | 50 | 90 | | 55 | SO<37> | 197.6 | 594.4 | 50 | 90 | | 56 | SO<38> | 117.6 | 594.4 | 50 | 90 | | 57 | SO<39> | 37.6 | 594.4 | 50 | 90 | | 58 | SO<40> | -42.4 | 594.4 | 50 | 90 | | 59 | SO<41> | -122.4 | 594.4 | 50 | 90 | | 60 | SO<42> | -202.4 | 594.4 | 50 | 90 | | 61 | SO<43> | -282.4 | 594.4 | 50 | 90 | | 62 | SO<44> | -362.4 | 594.4 | 50 | 90 | | 63 | SO<45> | -442.4 | 594.4 | 50 | 90 | | 64 | SO<46> | -602.4 | 594.4 | 50 | 90 | | 65 | SO<47> | -682.4 | 594.4 | 50 | 90 | | 66 | SO<48> | -762.4 | 594.4 | 50 | 90 | | 67 | SO<49> | -842.4 | 594.4 | 50 | 90 | | 68 | SO<50> | -922.4 | 594.4 | 50 | 90 | | 69 | SO<51> | -1002.4 | 594.4 | 50 | 90 | | 70 | SO<52> | -1082.4 | 594.4 | 50 | 90 | | 71 | SO<53> | -1162.4 | 594.4 | 50 | 90 | | 72 | SO<54> | -1242.4 | 594.4 | 50 | 90 | | No | Name | Х | Υ | W | Н | |----|--------|---------|--------|----|------| | 73 | SO<55> | -1322.4 | 594.4 | 50 | 90 | | 74 | SO<56> | -1402.4 | 594.4 | 50 | 90 | | 75 | SO<57> | -1562.4 | 594.4 | 50 | 90 | | 76 | SO<58> | -1642.4 | 594.4 | 50 | 90 | | 77 | SO<59> | -1722.4 | 594.4 | 50 | 90 | | 78 | SO<60> | -1802.4 | 594.4 | 50 | 90 | | 79 | SO<61> | -1882.4 | 594.4 | 50 | 90 | | 80 | SO<62> | -1962.4 | 594.4 | 50 | 90 | | 81 | SO<63> | -2042.4 | 594.4 | 50 | 90 | | 82 | SO<64> | -2122.4 | 594.4 | 50 | 90 | | 83 | SO<65> | -2202.4 | 594.4 | 50 | 90 | | 84 | SO<66> | -2282.4 | 594.4 | 50 | 90 | | 85 | SO<67> | -2362.4 | 594.4 | 50 | 90 | | 86 | SO<68> | -2322.4 | -594.4 | 50 | 90 | | 87 | SO<69> | -2242.4 | -594.4 | 50 | 90 | | 88 | SO<70> | -2162.4 | -594.4 | 50 | 90 | | 89 | SO<71> | -2082.4 | -594.4 | 50 | 90 | | 90 | SO<72> | -2002.4 | -594.4 | 50 | 90 / | | No | Name | Х | Υ | W | Н | |-----|--------|---------|--------|----|----| | 91 | SO<73> | -1922.4 | -594.4 | 50 | 90 | | 92 | SO<74> | -1842.4 | -594.4 | 50 | 90 | | 93 | SO<75> | -1762.4 | -594.4 | 50 | 90 | | 94 | SO<76> | -1682.4 | -594.4 | 50 | 90 | | 95 | SO<77> | -1602.4 | -594.4 | 50 | 90 | | 96 | SO<78> | -1522.4 | -594.4 | 50 | 90 | | 97 | SO<79> | -1442.4 | -594.4 | 50 | 90 | | 98 | BO<3> | -1362.4 | -594.4 | 50 | 90 | | 99 | BO<1> | -1282.4 | -594.4 | 50 | 90 | | 100 | DUMMY1 | 2469.7 | -594.4 | 50 | 90 | | 101 | DUMMY2 | 2549.7 | -594.4 | 50 | 90 | | 102 | DUMMY3 | 2517.6 | 594.4 | 50 | 90 | | 103 | DUMMY4 | 2437.6 | 594.4 | 50 | 90 | | 104 | DUMMY5 | -2442.3 | 594.4 | 50 | 90 | | 105 | DUMMY6 | -2522.3 | 594.4 | 50 | 90 | | 106 | DUMMY7 | -2554.4 | -594.4 | 50 | 90 | | 107 | DUMMY8 | -2474.4 | -594.4 | 50 | 90 | ## **TRAY INFORMATION** ## **REVISION HISTORY** | Revision | Descrioption | Date | |----------|------------------------------------------------------------------------------------------|---------------| | 0.6 | First Release | Sep. 17, 2014 | | 0.7 | (1) DC Characteristics section, VIH (Min.): 0.7VDD → 0.8VDD VIL (Max.): 0.3VDD → 0.2VDD | Jan. 6, 2015 | | | (2) AC Characteristics section, SYNC low time: 1 → half cycle time | | | 0.8 | (Same as Revision 0.7) | Mar. 20, 2015 | | 1.0 | (1) The description for command (1) is enriched. | <b>&gt;</b> | | | (2) Operation Temperature (Min.): -30 → -40°C (Absolute Maximum Rating section, page 27) | Aug. 12, 2015 | | 1.1 | (1) The Power-ON Reset section is removed. | | | | (2) The word "resetting" is removed from description in the Blinking section. | Dec. 15, 2017 | | | (3) "Power-ON Reset Voltage" item is removed from the DC Characteristics table. | | | | (4) "Power-ON Reset" related description is removed from the Cascaded Operation section. | | | | (5) The maximum limitation of falling/rising time, tf/tr, is removed. | |