

www.ti.com SLUS995 – NOVEMBER 2009

# Digital Control Compatible Synchronous Buck Gate Driver with Current Sense Conditioning Amplifier

Check for Samples: UCD7230A

#### **FEATURES**

- Input from Digital Controller Sets Operating Frequency and Duty Cycle
- Up to 2-MHz Switching Frequency
- Dual Current Limit Protection with Independently Adjustable Thresholds
- Fast Current Sense Circuit with Adjustable Blanking Interval Prevents Catastrophic Current Levels
- Digital Output Current Limit Flag
- Low Offset, Gain of 48, Differential Current Sense Amplifier
- 3.3-V, 10-mA Internal Regulator
- Dual TrueDrive™ High-Current Drivers
- 10-ns Typical Rise/Fall Times with 2.2-nF Loads
- 4.5-V to 15.5-V Supply Voltage Range

#### **APPLICATIONS**

- Digitally-Controlled Synchronous-Buck Power Stages for Single and Multi-Phase Applications
- Especially Suited for Use with UCD91xx or UCD92xx Contollers
- High-Current Multi-Phase VRM/EVRD Regulators for Desktop, Server, Telecom and Notebook Processors
- Digitally-Controlled Synchronous-Buck Power Supplies Using μCs or the TMS320<sup>™</sup> DSP Family

#### **DESCRIPTION**

The UCD7230A is one in the UCD7k family of digital control compatible drivers for applications utilizing digital control techniques or applications requiring fast local peak current limit protection.

The UCD7230A is a MOSFET gate driver specifically designed for synchronous buck applications. It is ideally suited to provide the bridge between digital controllers such as the UCD91xx or the UCD92xx and the power stage. With cycle-by-cycle current limit protection, the UCD7230A device protects the power stage from faulty input signals or excessive load currents.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TMS320, TrueDrive are trademarks of Texas Instruments.

SLUS995 – NOVEMBER 2009 www.ti.com





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **DESCRIPTION (CONTINUED)**

The UCD7230A includes high-side and low-side gate drivers which utilize Texas Instrument's TrueDrive™ output architecture. This architecture delivers rated current into the gate capacitance of a MOSFET during the Miller plateau region of the switching. Furthermore, the UCD7230A offers a low offset differential amplifier with a fixed gain of 48. This amplifier greatly simplifies the task of conditioning small current sense signals inherent in high efficiency buck converters.

The UCD7230A includes a 3.3-V, 10-mA linear regulator to provide power to digital controllers such as the UCD91xx. The UCD7230A is compatible with standard 3.3-V I/O ports of the UCD91xx, the TMS320™ family DSPs, microprocessors, or ASICs.

The UCD7230A is offered in the space-saving QFN package. Package pin out has been carefully designed for optimal board layout

#### ORDERING INFORMATION(1) (2)

| TEMPERATURE RANGE | PACKAGED DEVICES | PACKAGE QUANTITY | DELIVERY MEDIA      | DEVICE NUMBER |
|-------------------|------------------|------------------|---------------------|---------------|
| -40°C to + 125°C  | OEN 20 (BCW)     | 250              | Small tape and reel | UCD7230ARGWT  |
|                   | QFN-20 (RGW)     | 3000             | Large tape and reel | UCD7230ARGWR  |

<sup>(1)</sup> These products are packaged in Pb-Free and green lead finish of Pd-Ni-Au which is compatible with MSL level 1 between 255°C and 260°C peak reflow temperature to be compatible with either lead free or Sn/Pb soldering operations.

Submit Documentation Feedback

<sup>(2)</sup> QFN-20 (RGW) package is available taped and reeled only.

www.ti.com SLUS995 – NOVEMBER 2009

# ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                                       |                                                                                                                                                                                                                                 | MIN  | MAX                   | UNIT |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|
| lancit caltana                        | VDD                                                                                                                                                                                                                             |      | 16                    | V    |
| Input voltage                         | BST                                                                                                                                                                                                                             |      | V <sub>SW</sub> +16 V | V    |
| Complex accompant                     | BST  VDD  OUT1  OUT1, BST  OUT2  OUT1 (sink)  OUT1 (source)  OUT2 (sink)  OUT2 (source)  SW  CS+  CSHAS  POS, NEG  ILIM, DLY, I0  A0  IN, SRE, CLF  rge, human body model(HBM)  rge, charged device model (CDM)  emperature, TJ |      | 20                    | A    |
| Supply current                        | OUT1                                                                                                                                                                                                                            |      | 200                   | mA   |
| Output gate drive voltage             | OUT1, BST                                                                                                                                                                                                                       | -1   | 36                    | V    |
| Output gate drive voltage             | OUT2                                                                                                                                                                                                                            | -1   | V <sub>VDD</sub> +0.3 | V    |
| utput gate drive current              | OUT1 (sink)                                                                                                                                                                                                                     |      | 4.0                   |      |
| Output gata drive augrent             | OUT1 (source)                                                                                                                                                                                                                   |      | -2.0                  | А    |
| Output gate drive current             | OUT2 (sink)                                                                                                                                                                                                                     |      | 4.0                   | А    |
|                                       | OUT2 (source)                                                                                                                                                                                                                   |      | -4.0                  |      |
|                                       | SW                                                                                                                                                                                                                              | -1   | 20                    |      |
|                                       | CS+                                                                                                                                                                                                                             | -0.3 | 20                    |      |
| Analog input voltage                  | CSBIAS                                                                                                                                                                                                                          | -0.3 | 16                    | V    |
|                                       | POS, NEG                                                                                                                                                                                                                        | -0.3 | 5.6                   |      |
|                                       | ILIM, DLY, I0                                                                                                                                                                                                                   | -0.3 | 3.6                   |      |
| Analog output                         | A0                                                                                                                                                                                                                              | -0.3 | 3.6                   | V    |
| Digital I/O's                         | IN, SRE, CLF                                                                                                                                                                                                                    | -0.3 | 3.6                   | V    |
| Electrostatic discharge, huma         | n body model(HBM)                                                                                                                                                                                                               |      | 2                     | kV   |
| Electrostatic discharge, charg        | ed device model (CDM)                                                                                                                                                                                                           |      | 500                   | V    |
| Operating junction temperatu          | re, T <sub>J</sub>                                                                                                                                                                                                              | -55  | 150                   | °C   |
| Storage temperature, T <sub>stg</sub> |                                                                                                                                                                                                                                 | -65  | 150                   | -0   |
| Lead temperature (soldering,          | 10 sec)                                                                                                                                                                                                                         |      | 300                   | °C   |

<sup>(1)</sup> Stresses beyond those listed in this table may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal. Consult company packaging information for thermal limitations and considerations of packages.

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                |                       |           |    |  | MIN  | TYP | MAX<br>15<br>2000 | UNIT |
|----------------|-----------------------|-----------|----|--|------|-----|-------------------|------|
|                | Input voltage         | V         | DD |  | 4.75 | 12  | 15                | V    |
|                | Switching Frequency   |           |    |  | 200  | 500 | 2000              | kHz  |
| T <sub>A</sub> | Operating ambient ten | mperature |    |  | -40  |     | 85                | °C   |

DISSIPATION RATINGS TABLE (2 OZ. TRACE AND COPPER PAD WITH SOLDER)(1)

|            | .,,pre /2 or:,,or ,                       | 10 0011 =11 1 /10 111111                               | 30 <u>-</u> 5-11/         |
|------------|-------------------------------------------|--------------------------------------------------------|---------------------------|
| PACKAGE    | T <sub>A</sub> < 25°C<br>POWER RATING (W) | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C (mW/°C) | θ <sub>JA</sub><br>(°C/W) |
| 20-pin RGW | 2.4                                       | 24.0                                                   | 41.7                      |

(1) For more information on the RGW package and the test method, refer to TI technical brief, literature number SZZA017.

Product Folder Link(s): *UCD7230A* 



#### **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  =  $P_{VDD}$  = 12 V, 4.7 μF from  $V_{DD}$  to  $A_{GND}$ , 1 μF from  $P_{VDD}$  to  $P_{GND}$ , 0.1 μF from CSBIAS to AGND, 0.22 μF from BST to SW,  $T_A$  =  $T_J$  = -40°C to +125°C,  $R_{CS+}$  = 5 k $\Omega$ ,  $R_{DLY}$  = 50 k $\Omega$  over operating free-air temperature range (unless otherwise noted).

|                   | PARAMETER                                                 | TEST CONDITIONS                                               | MIN   | TYP  | MAX   | UNIT |  |
|-------------------|-----------------------------------------------------------|---------------------------------------------------------------|-------|------|-------|------|--|
| SUPPLY            |                                                           |                                                               |       |      |       |      |  |
| $I_{VDD}$         | Supply current, off                                       | V <sub>DD</sub> = 4.2 V                                       |       | 4    | 5.2   | mA   |  |
| I <sub>VDD</sub>  | Supply current                                            | Outputs not switching IN = LOW                                |       | 5    | 8     | mA   |  |
| LOW-VO            | LTAGE UNDER-VOLTAGE LOCK                                  | DUT                                                           |       |      | •     |      |  |
|                   | VDD UVLO ON                                               | V <sub>DD</sub> rising                                        | 4.25  | 4.50 | 4.75  | .,,  |  |
|                   | VDD UVLO OFF                                              | V <sub>DD</sub> falling                                       | 4.00  | 4.25 | 4.50  | V    |  |
|                   | VDD UVLO hysteresis                                       |                                                               | 100   | 250  | 400   | mV   |  |
| REFERE            | NCE / EXTERNAL BIAS SUPPLY                                |                                                               |       |      |       |      |  |
|                   | 3V3 initial set point                                     | T <sub>A</sub> = 25°C                                         | 3.267 | 3.3  | 3.333 | .,,  |  |
|                   | 3V3 over temperature                                      |                                                               | 3.234 | 3.3  | 3.366 | V    |  |
|                   | 3V3 load regulation                                       | $I_{LOAD} = 1$ mA to 10 mA, $V_{DD} = 5V$                     |       | 1    | 7     |      |  |
|                   | 3V3 line regulation                                       | V <sub>DD</sub> = 4.75 V to 12 V, I <sub>LOAD</sub> = 10 mA   |       | 3    | 10    | mV   |  |
|                   | Short circuit current                                     | V <sub>DD</sub> = 4.75 V to 12 V                              | 11    | 20   |       | mA   |  |
|                   | 3V3 OK threshold, ON                                      | 3.3 V rising                                                  | 2.8   | 3    | 3.2   |      |  |
|                   | 3V3 OK threshold, OFF                                     | 3.3 V falling                                                 | 2.6   | 2.8  | 3.0   | V    |  |
| INPUT SI          | IGNAL (IN)                                                |                                                               |       |      |       |      |  |
| INHigh            | Positive-going input threshold voltage                    |                                                               | 1.6   | 1.9  | 2.2   |      |  |
| INLow             | Negative-going input threshold voltage                    |                                                               | 1.0   | 1.3  | 1.6   | V    |  |
| INHigh –<br>INLow | Input voltage hysteresis                                  |                                                               | 0.4   | 0.6  | 0.8   |      |  |
|                   | Input resistance to AGND                                  |                                                               | 50    | 100  | 150   | kΩ   |  |
|                   | Frequency ceiling                                         |                                                               | 2     |      |       | MHz  |  |
| t <sub>MIN</sub>  | PWM minimum pulse width to force OUT1 gate pulse          | C <sub>LOAD</sub> = 2.2 nF, V <sub>DD</sub> = 12 V            | 120   |      |       | ns   |  |
| CURREN            | IT LIMIT (ILIM)                                           |                                                               |       |      |       |      |  |
|                   | ILIM internal voltage setpoint                            | V <sub>ILIM</sub> = OPEN                                      | 0.47  | 0.50 | 0.53  | V    |  |
|                   | ILIM input impedance                                      |                                                               | 20    | 42   | 65    | kΩ   |  |
|                   | CLF output high level                                     | I <sub>LOAD</sub> = 4 mA                                      | 2.7   |      |       | .,   |  |
|                   | CLF output low level                                      | I <sub>LOAD</sub> = 4 mA                                      |       |      | 0.6   | V    |  |
|                   | Propagation delay from IN to reset CLF                    | 2nd IN rising to CLF falling after a current limit event      |       | 15   | 35    | ns   |  |
| CURREN            | IT SENSE COMPARATOR (OUTPL                                | JT SENSE)                                                     |       |      |       |      |  |
|                   | •                                                         | V <sub>ILIM</sub> = open                                      | 40    | 50   | 60    |      |  |
| . ,               |                                                           | V <sub>ILIM</sub> = 3.3 V                                     | 80    | 100  | 120   |      |  |
| $V_{CS}$          | CS threshold (POS - NEG)                                  | V <sub>ILIM</sub> = 0.75 V                                    | 60    | 75   | 90    | ) mV |  |
|                   |                                                           | V <sub>ILIM</sub> = 0.25 V                                    | 15    | 25   | 35    |      |  |
|                   | Propagation delay from POS to OUT1 falling <sup>(1)</sup> | V <sub>ILIM</sub> = open, V <sub>CS</sub> = threshold + 60 mV |       | 90   |       |      |  |
|                   | Propagation delay from POS to CLF <sup>(1)</sup>          | V <sub>ILIM</sub> = open, V <sub>CS</sub> = threshold + 60 mV |       | 100  |       | ns   |  |

<sup>(1)</sup> As designed and characterized. Not 100% tested in production.

www.ti.com SLUS995 – NOVEMBER 2009

# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{DD}$  =  $P_{VDD}$  = 12 V, 4.7  $\mu$ F from  $V_{DD}$  to  $A_{GND}$ , 1  $\mu$ F from  $P_{VDD}$  to  $P_{GND}$ , 0.1  $\mu$ F from CSBIAS to AGND, 0.22  $\mu$ F from BST to SW,  $T_A$  =  $T_J$  = -40°C to +125°C,  $R_{CS+}$  = 5  $k\Omega$ ,  $R_{DLY}$  = 50  $k\Omega$  over operating free-air temperature range (unless otherwise noted).

|                 | PARAMETER                                        | TEST CONDITIONS                                                                                                                              | MIN  | TYP  | MAX   | UNIT |
|-----------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------|
| CURREN          | T SENSE COMPARATOR (INPUT                        | SENSE)                                                                                                                                       |      |      |       |      |
|                 | 00 three-th-eld                                  | $R_{DLY} = 24.3 \text{ k}\Omega \text{ (CSBIAS-CS+)}$                                                                                        | 170  | 235  | 300   | >/   |
|                 | CS threshold                                     | $R_{DLY} = 49.9 \text{ k}\Omega \text{ (CSBIAS-CS+)}$                                                                                        | 90   | 114  | 140   | mV   |
|                 | CS blanking time (2)                             | $R_{DLY} = 24.3 \text{ k}\Omega$ , IN rising to OUT1, IN falling to OUT2, VDD = 6 V                                                          |      | 120  |       |      |
|                 | CS blanking time                                 | $R_{DLY}$ = 49.9 $k\Omega$ , IN rising to OUT1, IN falling to OUT2, VDD = 6 V                                                                |      | 230  |       | ns   |
|                 | R <sub>DELAY</sub> range <sup>(2)</sup>          |                                                                                                                                              | 24.3 | 50.0 | 100.0 | kΩ   |
|                 | Propagation delay from CS+ to OUT1 (2)           | V 4 1 1 1 00 V                                                                                                                               |      | 80   |       |      |
|                 | Propagation delay from CS+ to CLF <sup>(2)</sup> | V <sub>CS</sub> = threshold + 60 mV                                                                                                          |      | 70   |       | ns   |
| CURREN          | IT SENSE AMPLIFIER                               |                                                                                                                                              |      |      | 1     |      |
| V <sub>OO</sub> | Output offset voltage                            | IO = OPEN; (V <sub>POS</sub> = V <sub>NEG</sub> )= 1.25 V; measure AO - IO                                                                   | -100 | 0    | 100   | mV   |
|                 | Closed loop dc gain                              | I0 = FLOAT; V <sub>POS</sub> = 1.26 V; V <sub>NEG</sub> = 1.25 V,<br>R <sub>POS</sub> = R <sub>NEG</sub> = 0 C                               | 46   | 48   | 50    | V/V  |
|                 | Input impedance                                  | V <sub>POS</sub> = 1.25 V, V <sub>NEG</sub> = 1.29 V,<br>R = (V <sub>POS</sub> - V <sub>NEG</sub> ) / (I <sub>POS</sub> - I <sub>NEG</sub> ) | 5.5  | 8.3  | 12    | kΩ   |
| V <sub>CM</sub> | Input Common Mode Voltage<br>Range               | V <sub>CM(max)</sub> is limited to (V <sub>DD</sub> -1.2V), R <sub>POS</sub> = 0                                                             | 0.3  |      | 5.6   | V    |
| A0_Vol          | Minimum Output Voltage                           | V <sub>POS</sub> = 1.2 V; V <sub>NEG</sub> = 1.3 V; A0_I <sub>SINK</sub> = 250 μA                                                            |      | 0.15 | 0.3   |      |
| A0_Voh          | Maximum Output Voltage                           | V <sub>POS</sub> =1.3 V; V <sub>NEG</sub> = 1.2 V;<br>A0_ I <sub>SOURCE</sub> = 500 μA                                                       | 3    | 3.1  | 3.5   | V    |
|                 | Input Bias Current, POS or NEG                   | $I0 = FLOAT$ ; $V_{POS} = V_{NEG} = 0.8 \text{ V to } 5.0 \text{ V}$ , $R_{POS} = R_{NEG} = 0 \text{ V}$                                     | -2   |      | 30    | μΑ   |
| ZERO CL         | JRRENT REFERENCE (IO)                            |                                                                                                                                              |      |      |       |      |
|                 | Reference voltage                                | Measured at I0                                                                                                                               | 0.54 | 0.6  | 0.66  | V    |
|                 | Input transition voltage                         | With respect to IO reference                                                                                                                 | 10   | 60   | 120   | mV   |
| lo              | Output impedance                                 | I <sub>ZERO</sub> = 0.6 V                                                                                                                    | 10   | 15   | 21    | kΩ   |

<sup>(2)</sup> As designed and characterized. Not 100% tested in production.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{DD}$  =  $P_{VDD}$  = 12 V, 4.7  $\mu$ F from  $V_{DD}$  to  $A_{GND}$ , 1  $\mu$ F from  $P_{VDD}$  to  $P_{GND}$ , 0.1  $\mu$ F from CSBIAS to AGND, 0.22  $\mu$ F from BST to SW,  $T_A$  =  $T_J$  = -40°C to +125°C,  $R_{CS+}$  = 5  $k\Omega$ ,  $R_{DLY}$  = 50  $k\Omega$  over operating free-air temperature range (unless otherwise noted).

| PARAMETER                                                                                                                      | TEST CONDITIONS                                                              | MIN | TYP | MAX | UNIT |
|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|------|
| LOW-SIDE OUTPUT DRIVER (OUT2)                                                                                                  |                                                                              |     |     |     |      |
| Source current <sup>(3)</sup>                                                                                                  | $V_{DD} = 12 \text{ V}, \text{ IN} = \text{high}, V_{OUT2} = 5 \text{ V}$    |     | 2.2 |     |      |
| Sink current (3)                                                                                                               | V <sub>DD</sub> = 12 V, IN = low, V <sub>OUT2</sub> = 5 V                    |     | 3.5 |     | ٨    |
| Source current <sup>(3)</sup>                                                                                                  | V <sub>DD</sub> = 4.75 V, IN = high, V <sub>OUT2</sub> = 0                   |     | 1.6 |     | Α    |
| Sink current (3)                                                                                                               | V <sub>DD</sub> = 4.75 V, IN = low, V <sub>OUT2</sub> = 4.75 V               |     | 2   |     |      |
| Rise time <sup>(3)</sup>                                                                                                       | C <sub>LOAD</sub> = 2.2 nF, V <sub>DD</sub> = 12 V                           |     | 15  |     |      |
| Fall time <sup>(3)</sup>                                                                                                       | C <sub>LOAD</sub> = 2.2 nF, V <sub>DD</sub> = 12 V                           |     | 15  |     | ns   |
| Output with VDD <uvlo< td=""><td>V<sub>DD</sub> = 1.0 V, Isink = 10 mA</td><td></td><td>0.8</td><td>1.2</td><td>V</td></uvlo<> | V <sub>DD</sub> = 1.0 V, Isink = 10 mA                                       |     | 0.8 | 1.2 | V    |
| Propagation delay from IN to OUT2 <sup>(3)</sup>                                                                               | C <sub>LOAD</sub> = 2.2 nF, IN rising, SW = 2.5 V, BST = PVDD = VDD = 12 V   |     | 30  |     | ns   |
| HIGH-SIDE OUTPUT DRIVER (OUT1)                                                                                                 |                                                                              |     |     |     |      |
| Source current <sup>(3)</sup>                                                                                                  | V <sub>DD</sub> = 12 V, BST = 12 V IN = High, V <sub>OUT1</sub> = 5 V        |     | 1.7 |     |      |
| Sink current (3)                                                                                                               | V <sub>DD</sub> = 12 V, BST = 12 V IN = Low, V <sub>OUT1</sub> = 5 V         |     | 3.5 |     |      |
| Source current (3)                                                                                                             | V <sub>DD</sub> = 4.75 V = BST = 4.75 V, IN = High, V <sub>OUT1</sub> = 0    |     | 1   |     | Α    |
| Sink current (3)                                                                                                               | V <sub>DD</sub> = 4.75 V, BST = 4.75 V, IN = Low, V <sub>OUT1</sub> = 4.75 V |     | 2.4 |     |      |
| Rise time <sup>(3)</sup>                                                                                                       | C <sub>LOAD</sub> = 2.2 nF OUT1 to SW, VDD = 12 V                            |     | 20  |     |      |
| Fall time (3)                                                                                                                  | $C_{LOAD}$ = 2.2 nF OUT1 to SW, $V_{DD}$ = 12 V                              |     | 15  |     | ns   |
| Propagation delay from IN to OUT1 (3)                                                                                          | C <sub>LOAD</sub> = 2.2 nF, IN falling, SW = 2.5 V, BST = PVDD = VDD = 12 V  | 30  |     |     | 110  |

<sup>(3)</sup> As designed and characterized. Not 100% tested in production.



## **DEVICE INFORMATION**



## **TERMINAL FUNCTIONS**

| NAME   | No. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                 |
|--------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3V3    | 1   | 0   | Regulated 3.3-V rail. The onboard linear voltage regulator is capable of sourcing up to 10 mA of current. Bypass with 0.22-µF ceramic capacitance from this pin to analog ground, AGND.                                                                                                                                                                     |
| AO     | 7   | 0   | Current sense linear amplifier output. The output voltage level on this pin represents the average output current. Any value below the level on the I0 pin represents negative output current.                                                                                                                                                              |
| AGND   | 2   | -   | Analog ground return.                                                                                                                                                                                                                                                                                                                                       |
| BST    | 13  | I   | Floating OUT1 driver supply powered by an external Schottky diode from the PVDD pin during the synchronous MOSFET on time.                                                                                                                                                                                                                                  |
| CLF    | 5   | 0   | Current Limit Flag. The CLF signal is a 3.3-V digital output which is latched high after an over current event, triggered by either of the two current sense comparators and reset after two rising edges received on the IN pin. CLF is also asserted on power-up while VDD is below the UVLO threshold. CLF goes low when VDD crosses the UVLO threshold. |
| CSBIAS | 16  | I   | Supply pin for the high-side current sense comparator.                                                                                                                                                                                                                                                                                                      |
| CS+    | 17  | I   | Non-inverting Input for the high side current sense comparator. A resistor connected between this pin and the high side MOSFET drain, in conjunction with the DLY resistor sets the high-side current limit threshold.                                                                                                                                      |
| DLY    | 3   | ı   | Requires a resistor to AGND for setting the current sense blanking time for both the high-side and low-side current sense comparators. The value of this resistor in conjunction with the resistor in series with the CS+ pin sets the high side current sense threshold.                                                                                   |
| ILIM   | 4   | 1   | Output current limit threshold set pin. The output current threshold is 1/10 <sup>th</sup> of the value set on this pin. If left floating the voltage on this pin is 0.55 V. The voltage on the ILIM pin can range from 0.25 V to 1V to set the threshold from 25 mV to 100 mV.                                                                             |
| IN     | 20  | I   | The IN pin is a high impedance digital input capable of accepting 3.3-V logic level signals up to 2 MHz. A Schmitt trigger input comparator desensitizes this pin from external noise.                                                                                                                                                                      |
| Ю      | 6   | I   | Sets the current sense linear amplifier "Zero" output level. The default value is 0.6 V which allows negative current measurement.                                                                                                                                                                                                                          |
| OUT1   | 14  | I   | The high-side high-current TrueDrive™ driver output. Drives the gate of the high-side buck MOSFET between SW and BST.                                                                                                                                                                                                                                       |
| OUT2   | 11  | I   | The low-side high-current TrueDrive™ driver output. Drives the gate of the low-side synchronous MOSFET between PVDD and PGND.                                                                                                                                                                                                                               |
| NEG    | 9   | I   | Inverting input of the output current sense amplifier and current limit comparator.                                                                                                                                                                                                                                                                         |
| PGND   | 10  | -   | Power ground return. This pin should be connected close to the source of the low-side synchronous rectifier MOSFET.                                                                                                                                                                                                                                         |
| POS    | 8   | 1   | Non-inverting input of the output current sense amplifier and current limit comparator.                                                                                                                                                                                                                                                                     |
| PPAD   | PAD | -   | Thermal pad. Connect directly to AGND for thermal performance and EMI reduction.                                                                                                                                                                                                                                                                            |
| PVDD   | 12  | -   | Supply pin provides power for the output drivers. It is not connected internally to the VDD supply rail. The bypass capacitor for this pin should be returned to PGND.                                                                                                                                                                                      |



## **TERMINAL FUNCTIONS (continued)**

| NAME | No. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                |
|------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRE  | 19  | I   | Synchronous Rectifier Enable. The SRE pin is a high impedance digital input capable of accepting 3.3-V logic level signals, used to disable the synchronous rectifier switch. The synchronous rectifier is disabled when this signal is low. A Schmitt trigger input comparator desensitizes this pin from external noise. |
| SW   | 15  | I/O | OUT1 gate drive return and square wave input to output inductor.                                                                                                                                                                                                                                                           |
| VDD  | 18  | -   | Supply input pin to power the internal circuitry except the driver outputs. The UCD7230A accepts an input range of 4.5 V to 15.5 V.                                                                                                                                                                                        |

#### **FUNCTIONAL BLOCK DIAGRAM**





SLUS995-NOVEMBER 2009 www.ti.com

#### APPLICATION INFORMATION

#### Introduction

The UCD7230A is a synchronous buck driver with peak-current limiting. It is a member of the UCD7K family of digital compatible drivers suitable either for applications utilizing digital control techniques or analog applications that require local fast peak current limit protection.

In systems using the UCD7230A, the feedback loop is closed externally and the IN signal represents the PWM information required to regulate the output voltage. The PWM signal may be implemented by either a digital or analog controller.

The UCD7230A has two over-current protection features, one that limits the peak current in the high-side switch and one that limits the output current. Both limits are individually programmable. The internal current sense blanking enables ease of design with real-world signals. In addition to over current limit protection, current sense signals can be conditioned by the on board amplifier for use by the system controller.



Figure 1. Single-Phase Synchronous Buck Converter using UCD9112 and one UCD7230A





Figure 2. Multi-Phase Synchronous Buck Converter using UCD9112 and two UCD7230A

#### **Supply Requirements**

The UCD7230A operates on a supply range of 4.5 V to 15.5 V. The supply voltage should be applied to three pins, PVDD, VDD, and CSBIAS. PVDD is the supply pin for the lower driver, and has the greatest current demands. The supply connection to PVDD is also the point where an external Schottky diode provides current to the high side flying driver. PVDD should be bypassed to PGND with a low ESR ceramic capacitor. In the same fashion, the flying driver should be bypassed between BST and SW.

VDD and CSBIAS are less demanding supply pins, and should be resistively coupled to the supply voltage for isolation from noise generated by high current switching and parasitic board inductance. Use a value of 10  $\Omega$  for CSBIAS and 1  $\Omega$  for VDD. VDD should be bypassed to AGND with a 4.7- $\mu$ F ceramic capacitor while CSBIAS should be bypassed to AGND with 0.1  $\mu$ F. Although the three supply pins are not internally connected, they must be biased to the same voltage. It is important that all bypassing be done with low parasitic inductance techniques to good ground planes.

Submit Documentation Feedback

www.ti.com SLUS995 – NOVEMBER 2009

PGND and AGND are the ground return connections to the chip. Ground plane construction should be used for both pins. For a MOSFET driver operating at high frequency, it is critical to minimize the stray inductance to minimize overshoot, undershoot, and ringing. The low output impedance of the drivers produces waveforms with high di/dt. This induces ringing in the parasitic inductances. It is highly desirable that the UCD7230A and the MOSFETs be collocated. PGND and the AGND pins should be connected to the PowerPAD™ of the package with two thin traces. It is critical to ensure that the voltage potential between these two pins does not exceed 0.3 V.

Although quiescent VDD current is low, total supply current depends on the gate drive output current required for the capacitive load and the switching frequency. Total supply current is the sum of quiescent VDD current and the average OUT current. Knowing the operating frequency and the MOSFET gate charge (Qg), average OUT current can be calculated from  $(I_{OUT} = Qg \ x \ f)$ , where f is the operating frequency.

## Reference / External Bias Supply

The UCD7230A includes a series pass regulator to provide a regulated 3.3 V at the 3V3 pin that can be used to power other circuits such as the UCD91xx, a microcontroller or an ASIC. 3V3 can source 10 mA of current. For normal operation, place a 0.22-µF ceramic capacitor between 3V3 and AGND.

#### **Control Inputs**

The IN and SRE pins are high impedance digital inputs designed for 3.3-V logic-level signals. They both have  $100-k\Omega$  pull-down resistors. Schmitt Trigger input stage design immunizes the internal circuitry from external noise. IN is the command input for the upper driver, OUT1, and can function up to 2 MHz. SRE controls the function of the lower driver, OUT2. When SRE is false (low), OUT2 is held low. When SRE is true, OUT2 is inverted from OUT1 with appropriate delays that preclude cross conduction in the Buck MOSFETs.

#### **Driver Stages**

The driver outputs utilize Texas Instruments' TrueDrive™ architecture, which delivers rated current into the gate of a MOSFET when it is most needed, during the Miller plateau region of the switching transition. This provides best switching speeds and reduces switching losses. TrueDrive™ consists of pull-up/ pull-down circuits using bipolar and MOSFET transistors in parallel. This hybrid output stage also allows relatively constant current sourcing even at reduced supply voltages.

The low-side high-current output stage of the UCD7230A device is capable of sourcing 1.7-A and sinking 3.5-A current pulses and swings from PVDD to PGND. The high-side floating output driver is capable of sourcing 2.2-A and sinking 3.5-A peak-current pulses. This ratio of gate currents, common to synchronous buck applications, minimizes the possibility of parasitic turn on of the low-side power MOSFET due to dv/dt currents during the rising edge switching transition. See the typical curves of sink and source current in Figure 3 and Figure 4.

If further limiting of the rise or fall times to the power device is desired, an external resistance can be added between the output of the driver and the power MOSFET gate. The external resistor also helps remove power dissipation from the driver.

Driver outputs follow IN and SRE as previously described provided that VDD and 3V3 are above their respective under-voltage lockout thresholds. When the supplies are insufficient, the chip holds both OUT1 and OUT2 low.

Product Folder Link(s): UCD7230A



It is worth reiterating the need mentioned in the supply section for sound high frequency design techniques in the circuit board layout and bypass capacitor selection and placement. Some applications may generate excessive ringing at the switch-inductor node. This ringing can drag SW to negative voltages that might cause functional irregularities. To prevent this, carefull board layout and appropriate snubbing are essential. In addition, it may be appropriate to couple SW to the inductor with a  $1-\Omega$  resistor, and then bypass SW to PGND with a low impedance Schottky diode.



#### **Current Sensing and Overload Protection**

Since the UCD7230A is physically collocated with the high-current elements of the power converter, it is logical that current be monitored by the chip. An internal instrumentation amplifier conditions current sense signals so that they can be used by the control chip generating the PWM signal.

POS and NEG are inputs to an instrumentation amplifier circuit. This amplifier has a nominal gain of 48 and presents its output at AO. This can be used to monitor either an external current sense shunt or a parallel RC around the buck inductor shown in Figure 5. The shunt yields the highest accuracy and is insensitive to inductor core saturation effects. It comes with the price of added power dissipation. Using the shunt, AO is calculated in Equation 1.

$$AO = (48 \times I_{OUT} \times R_{SHUNT}) + IO$$
(1)

The internal configuration of the instrumentation amplifier is such that AO is 0.6 V when POS – NEG = 0. Because of this output offset, the amplifier can accurately pass information for both positive and negative load current. The offset is controlled by IO. If IO is left to float, the offset is 0.6 V. 0.6 V is present at IO through an internal 10-k $\Omega$  resistor and should be bypassed to AGND. If a higher value of offset is desired, a voltage in excess of 0.66 V can be externally applied to IO. Once IO is forced above 0.66 V, the internal 10 k $\Omega$  is disconnected, and the AO output offset is now equal to the voltage applied to IO.

Submit Documentation Feedback

www.ti.com

SW Ю 6 POS I/O Buffer  $8.33 k\Omega$ 400 kΩ Amplifier **Current Sense** R<sub>SHUNT</sub> Amplifier ΑO NEG  $8.33 k\Omega$ 400 kΩ  $V_{\mathsf{OUT}}$ 7 ₩ 9 C<sub>OUT</sub> UDG-09171

Figure 5. Current Sense Using External Shunt



Figure 6. Lossless Average Output Current Sensing Using DC Resistance of the Output Inductor

Figure 6 also shows lossless current sensing utilizing an RC across the buck inductor to generate an analog of the IR drop in the copper of the inductor. As long as the  $R_{POS}$  x C time constant is the same as the L/R of the inductor and its parasitic equivalent series resistance, then the voltage on C is the same as the IR drop on the parasitic inductor resistance. A resistor,  $R_{NEG} = R_{POS}$  is used for amplifier bias current cancellation. The transfer function of the amplifier is calculated in Equation 2.

$$AO = (A \times I_{OUT} \times R_{COPPER}) + IO$$
(2)

With the addition of  $R_{POS}$  and  $R_{NEG}$ , the natural gain, A, of the current sense is predictably decreased as shown in Equation 3.

$$A = \frac{48}{1 + \left(\frac{R_{POS}}{8.33 \, \text{k}\Omega}\right)} \tag{3}$$



For  $R_{POS}$  <<  $8.33~k\Omega$ , the gain is 48. While the 400  $k\Omega$  and  $8.33~k\Omega$  are well matched, it is important to keep  $R_{POS}$  as small as possible since they have absolute variation from chip-to-chip and over temperature. The graph in Figure 7 shows the band of expected gain for A as a function of  $R_{POS}$ . The gain variation at  $R_{POS}$  = 1  $k\Omega$  results in around ±4% error. However, the tolerance of the value of R in the inductor has a more significant effect on measurement accuracy as does the temperature coefficient of R. Copper has a temperature coefficient of approximately 3800 ppm/°C. For a 100°C rise in winding temperature, the dc resistance of the inductor increases by 38%. The worst case scenario would be a cracked core or under-designed inductor in which cases the core could tend towards saturation. In that scenario, inductor current could change slope drastically and is not correctly modeled by the capacitor voltage.



Figure 7. Current Sense Amplifier Gain as a Function of R<sub>POS</sub>

The RC time constant is . The LR time constant is shown in Equation 5.

$$t_{RC} = R_{POS} \times C \tag{4}$$

$$t_{LR} = \frac{L}{R} \tag{5}$$

When Equation 4 equals Equation 5, the voltage across the capacitor is the same as the voltage drop across the equivalent resistance of the inductor. If the time constraints don't match, (Equation 4 does not equal Equation 5) the calculation of the ripple current amplitude can be incorrect. Load transients result in overshoot when  $t_{RC}$  is much shorter than  $t_{LR}$ . Load transients result in undershoot when  $t_{RC}$  is much longer than  $t_{LR}$ .

While the amplifier faithfully passes the sensed dc current signal, it should be noted that the amplifier is bandwidth limited for normal switching frequencies. Therefore, AO represents a moving average of the sensed current.

www.ti.com SLUS995 – NOVEMBER 2009

The amplifier output can go up to 3.3 V, so reasonable designs limit full scale to 3.0 V. Should attenuation be necessary, use a resistive divider between AO and the control chip A/D input as shown in Figure 8.



Figure 8. Attenuating and Filtering the Voltage Representation of the Average Output Current

While the current sense amplifier is useful for accurate current monitoring or controlling overload conditions, extreme overload conditions must be handled in timeframes that are generally much shorter than the A/D of a control chip can achieve. Therefore, there are two comparators on the UCD7230A to sense extreme overload and protect the driven power MOSFETs.

Extreme current overload is handled in two ways by the UCD7230A. One is a comparator that monitors the voltage between POS and NEG, or effectively the output current of the converter.. The other is a comparator that monitors the voltage drop across the high-side MOSFET, or effectively the input current. Should either condition exceed a preset value, OUT1 is immediately turned off for the remainder of the cycle.

To program the high-side MOSFET current limit threshold, a value of resistance from DLY to AGND must first be chosen to establish a blanking time during which the comparator outputs are ignored or blanked. Blanking is required because the high amplitude ringing that occurs on the rising edge of SW would otherwise cause false triggering of the fault comparators. The required amount of blanking time is a function of the switching speed of the high-side FET, the PCB layout, and whether or not a snubber network is being used. A value of 100ns after the rising edge of SW is a typical starting point. In the UCD7230A, the blanking interval timing begins at the rising edge of IN. Due to propagation delays and anti-cross-conduction intervals, there is approximately 45ns delay from the rising edge of IN to the rising edge of SW. This propagation delay must be added to the required amount of blanking time after the rising edge of SW when calculating the overall blanking time.

The overall blanking time is calculated in Equation 6.

$$t_{BLANK} (ns) \approx 5 \times R_{DLY} (k\Omega)$$
 (6)

where

R<sub>DLY</sub> is the resistor from DLY to AGND

 $R_{DLY}$  should be limited to a range between 25 k $\Omega$  and 100 k $\Omega$ . The blanking interval should be kept as short as possible, consistent with reliable fault detection. The blanking interval (minus the 45-ns propagation delay) sets the minimum duty cycle pulse width where high-side fault detection is possible. When the on-time of the IN pulses are narrower than the blanking time, the high-side fault detection comparator is held off for the entire on-time and is, therefore, blind to any high-side faults.

Once  $R_{DLY}$  has been chosen, the value of  $R_{CS+}$  can be calculated.  $R_{CS+}$  is the resistor from the CS+ pin to the drain of the high-side FET which sets the high-side fault detection threshold. When the high-side FET is on, the current flow in the FET produces a voltage drop across the device. The magnitude of this voltage is equal to the  $R_{DS(on)}$  times the current through the FET. An absolute maximum current level can be set during the design stage and the resultant voltage drop across the FET can be calculated. This maximum voltage drop,  $\Delta V_{MAX}$ , sets the high-side fault threshold.

SLUS995 – NOVEMBER 2009 www.ti.com



Internally, a high-speed comparator monitors the voltage between the SW pin and the CS+ pin when the high-side FET is on. Whenever the voltage on the SW pin is lower than the voltage on the CS+ pin, a fault is flagged. To prevent false tripping during the ringing that accompanies the rising edge of SW, the output of the comparator is held off (blanked) for a time interval set by the DLY pin. The voltage on the CS+ pin is set by a resistor connected from the pin to the high-side FET drain. The R<sub>CS+</sub> resistor value is calculated from Equation 7.

$$R_{CS+} = \frac{\Delta V_{MAX} \times R_{DLY}}{1200} \tag{7}$$

where

- ΔV<sub>MAX</sub> is in mV
- $R_{CS+}$  and  $R_{DLY}$  are in  $k\Omega$

For example, if  $\Delta V_{MAX}$  is 100 mV and  $R_{DLY}$  is 50 k $\Omega$ , then  $R_{CS+}$  is 4.2 k $\Omega$ .

Equation 7 can be restated as Equation 8.

$$R_{CS+} = \frac{\left(R_{DS(on)HOT} \times I_{MAX}\right) \times R_{DLY}}{1200}$$
(8)

where

- I<sub>MAX</sub> is the peak current flowing through the high-side FET when it is on
- $R_{CS+}$  and  $R_{DLY}$  in  $k\Omega$
- R<sub>DS(on)</sub> in mΩ
- I<sub>MAX</sub> is in amperes

 $I_{MAX}$  is the sum of the load current and one half of the inductor ripple current. As a general rule, the value of  $I_{MAX}$  should be set to about 150% of the expected maximum steady-state load current. This allows some headroom to avoid nuisance fault events due to transient load currents and the inductor ripple current. With low inductor values and lower switching frequencies, the magnitude of the inductor ripple current can be quite high. Be certain to account for it in the  $I_{MAX}$  calculation. Also, keep in mind that the  $R_{DS(on)}$  of a FET has a large positive temperature coefficient of approximately 4000 ppm/°C. The junction temperature of the FET is elevated when operating at currents near the  $I_{MAX}$  threshold. In Equation 9, use a value of  $R_{DS(on)HOT}$  that is approximately 140% of its typical room temperature value. Note that the FET, when turned on, is driven to a VGS enhancement voltage of approximately the value of VDD. Most FET data sheets provide  $R_{DS(on)}$  values for VGS values of 4.5 V and 10 V. Most manufacturers provide a graph of  $R_{DS(on)}$  value.

A current sink proportional to  $R_{DLY}$  pulls current through  $R_{CS+}$ . This sets up a reference voltage drop equal to  $\Delta V_{MAX}$ . It is important to connect the far end of the  $R_{CS+}$  resistor directly to the drain of the high-side FET. This should be made with a separate, non-current-carrying trace. This ensures that only the  $R_{DS(on)}$  of the FET influences the fault threshold voltage and not the resistance of the PC board traces.

The blanking time for the output comparator is identical to the input comparator. The output comparator threshold is calculated in Equation 9.

$$V_{CS(out)} = \frac{V_{ILIM}}{10}$$
 (9)

where

- V<sub>CS(out)</sub> is the threshold of allowed voltage between the POS and NEG pins
- V<sub>ILIM</sub> is the voltage on the ILIM pin

Note that the ILIM is internally connected to 0.5 V through a 42-k $\Omega$  resistor. Any voltage between 0.25 V and 1.0 V can be applied to ILIM. For voltages above 1.0 V, the maximum  $V_{CS(OUT)}$  threshold is clamped to 0.1 V. Possible methods for setting ILIM are shown in Figure 9.

When using the output comparator to monitor the voltage on the parallel sensing capacitor across the inductor, the same caveats apply as described for the current sense amplifier.

Figure 9 through Figure 12 show different methods of setting the current limit voltage. Table 1 lists the current limit value settings when using the GPIO outputs as show in Figure 9 only.

S Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated





www.ti.com



Figure 9. Setting the ILIM Voltage GPIO Outputs

Figure 10. Setting the ILIM Voltage Using a PWM Output





Figure 11. Setting the ILIM Voltage Using a **Resistor Divider** 

Figure 12. Setting the ILIM Voltage Using an **Internal Setpoint** 

**Table 1. Current Limit Value Settings** 

|             | CURRENT LIMIT (ILIM) SETPOINT (mV) | GPIO3 | GPIO2 | GPIO1 | GPIO4 |
|-------------|------------------------------------|-------|-------|-------|-------|
| ILIM (open) | 500                                | OPEN  | OPEN  | OPEN  | OPEN  |
| ILIM0       | 0                                  | 0     | 0     | 1     | 0     |
| ILIM1       | 140                                | 0     | 0     | 0     | 0     |
| ILIM2       | 290                                | 0     | 1     | 1     | 0     |
| ILIM3       | 430                                | 0     | 1     | 0     | 0     |
| ILIM4       | 570                                | 1     | 0     | 1     | 0     |
| ILIM5       | 720                                | 1     | 0     | 0     | 0     |
| ILIM6       | 860                                | 1     | 1     | 1     | 0     |
| ILIM7       | 1000                               | 1     | 1     | 0     | 0     |

Product Folder Link(s): UCD7230A

SLUS995 – NOVEMBER 2009 www.ti.com

If either comparator threshold is exceeded, OUT1 is immediately turned off for the remainder of the cycle and CLF is asserted true. Upon the rising edge of IN, the switches resume normal operation, but the CLF assertion is maintained. If a fault is not detected in this switching cycle, then the next rising edge of IN removes the CLF assertion. However, if one of the comparators detects a fault, then CLF assertion continues. The control device monitors CLF and decides how to handle the fault condition. During this monitoring period, the protection comparators protect the power MOSFET switches on a cycle-by-cycle basis. If the output-sense comparator (POS - NEG) detects continuous overcurrent, then the driver assumes 0% duty cycle until the current drops to a safe value. Note that when a fault condition causes OUT1 to be driven low, OUT2 behaves as if the input pulse had been terminated normally. In some fault conditions, it is advantageous to drive OUT2 low. SRE can be used to cause OUT2 to remain low at the discretion of the control chip. This can be used to achieve faster discharge of the inductor and also to fully disconnect the converter from the output voltage.

#### **Startup Handshaking**

The UCD7230A has a built-in handshaking feature to facilitate efficient start-up of the digitally controlled power supply. At start-up the CLF flag is held high until all the internal and external supply voltages of the device are within their operating range. Once the supply voltages are within acceptable limits, CLF goes low and the device processes input commands. The digital controller should monitor CLF at start-up and wait for CLF to go low before sending pwm information to the UCD7230A.

#### **Thermal Management**

The usefulness of a driver is greatly affected by the drive power requirements of the load and the thermal characteristics of the device package. In order for a power driver to be used over a particular temperature range, the package must allow for the efficient removal of the heat while keeping the junction temperature (T<sub>J</sub>) within rated limits. The UCD7230A is available in the QFN package with an exposed pad that removes thermal energy from the semiconductor junction.

As illustrated in Reference [3 & 4], the QFN package offers a lead-frame die pad that is exposed at the base of the package. This pad is soldered to the copper on the PC board (PCB) directly underneath the device package, reducing the  $\theta_{JA}$ . The PC board must be designed with thermal lands and thermal vias to complete the heat removal subsystem, as summarized in Reference [3].

Note that the PowerPAD™ is not directly connected to any leads of the package. However, it is electrically and thermally connected to the substrate which is the ground of the device. The PowerPAD™ should be connected to the quiet ground (AGND) of the circuit.

#### REFERENCES

- 1. Power Supply Seminar SEM-1600 Topic 6: A Practical Introduction to Digital Power Supply Control, by Laszlo Balogh, Texas Instruments Literature No. SLUP224
- 2. Power Supply Seminar SEM-1400 Topic 2: Design and Application Guide for High Speed MOSFET Gate Drive Circuits, by Laszlo Balogh, Texas Instruments Literature No. SLUP133.
- 3. Application Report, Quad Flatpack No-Lead Logic Packages, Texas Instruments Literature No. SCBA017
- 4. Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271

#### RELATED PRODUCTS

| DEVICE  | DESCRIPTION                                    | Literature Number |
|---------|------------------------------------------------|-------------------|
| UCD9240 | Digital PWM System Controller                  | SLUS766C          |
| UCD9220 | Digital PWM System Controller                  | SLUS904           |
| UCD9112 | Digital Dual-Phase Synchronous Buck Controller | SLVS711           |

Submit Documentation Feedback

www.ti.com 10-Sep-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| UCD7230ARGWR     | ACTIVE | VQFN         | RGW                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | UCD<br>7230A            | Samples |
| UCD7230ARGWT     | ACTIVE | VQFN         | RGW                | 20   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | UCD<br>7230A            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Sep-2021

# PACKAGE MATERIALS INFORMATION

www.ti.com 10-Sep-2021

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCD7230ARGWR | VQFN            | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| UCD7230ARGWT | VQFN            | RGW                | 20 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

www.ti.com 10-Sep-2021



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| UCD7230ARGWR | VQFN         | RGW             | 20       | 3000 | 853.0       | 449.0      | 35.0        |  |
| UCD7230ARGWT | VQFN         | RGW             | 20       | 250  | 210.0       | 185.0      | 35.0        |  |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flat pack, No-leads (QFN) package configuration
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RGW (S-PVQFN-N20)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206352-2/M 06/15

NOTE: All linear dimensions are in millimeters



# RGW (S-PVQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated