# Dual Line ESD Protection Diode Array UESD6V8S2B SOT523 #### **General Description** The UESD6V8S2B of TVS diode array is designed to protect sensitive electronics from damage or latch-up due to ESD and is for use in applications where board space is at a premium. It is unidirectional device and may be used on lines where the signal polarities are above ground, each device will protect up to two lines. TVS diodes are solid-state devices feature large cross-sectional area junctions for conducting high transient currents, specifically for transient suppression. It offers desirable characteristics for board level protection including fast response time, low operating, low clamping voltage, and no device degradation. The UESD6V8S2B may be used to meet the immunity requirements of IEC 61000-4-2, ±15kV air, ±8kV contact discharge and MIL-STD-883 METHOD 3015, ±8 kV HBM. The small package makes them ideal for use in portable electronics such as cell phones, PDA's, notebook computers, and digital cameras. #### **Applications** - Cellular Handsets & Accessories - Cordless Phones - Personal Digital Assistants (PDA's) - Notebooks & Handhelds - Portable Instrumentation - Digital Cameras - Peripherals - MP3 Players #### **Features** - Transient Protection for Data & Power Lines to IEC 61000-4-2 (ESD) ±15kV (Air), ±8kV (Contact) - MIL-STD-883 3015 (HBM) ±8kV - Protect Two I/O Lines - Working Voltages: 5V - Low Leakage Current - Low Operating and Clamping Voltage - Solid-State Silicon Avalanche Technology #### **Pin Configurations** #### **Top View** ## **Ordering Information** | Part N | umber | Working<br>Voltage | Packaging Type | Channel | Marking<br>Code | Shipping Qty | |--------|-------|--------------------|----------------|---------|-----------------|------------------------------| | UESD6 | V8S2B | 5.0V | SOT523 | 2 | 5ZA | 3000pcs/7Inch<br>Tape & Reel | # **Absolute Maximum Ratings** | Rating | Symbol | Value | Unit | |---------------------------------------------|------------|---------------|-------| | Peak Pulse Power (t <sub>P</sub> =8/20μs) | $P_{PK}$ | 140 | Watts | | Peak Pulse Current (t <sub>P</sub> =8/20μs) | $I_{PP}$ | 11 | A | | Lead Soldering Temperature | $T_{ m L}$ | 260 (10 sec.) | °C | | Operating Temperature | $T_{J}$ | -55 to +125 | °C | | Storage Temperature | $T_{STG}$ | -55 to +125 | °C | #### **Electrical Characteristics** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------|----------------------|-----------------------------------------------|-----|-----|-----|------| | Reverse Stand-Off<br>Voltage | $V_{RWM}$ | | | | 5 | V | | Reverse Breakdown<br>Voltage | $V_{BR}$ | I <sub>T</sub> =1mA | 6 | 6.8 | 7.2 | V | | Reverse Leakage Current | $I_R$ | $V_{RWM}=5V$ , $T=25$ °C | | | 0.1 | μΑ | | Clamaina Waltara | $V_{\rm C}$ | $I_{PP}=5A, t_{P}=8/20 \mu s$ | | | 9.1 | W | | Clamping Voltage | | $I_{PP}=11A, t_{P}=8/20\mu s$ | | | V | | | Junction Capacitance | $C_{J}$ | Pin 1, 2 to 3<br>V <sub>R</sub> =0V, f=1MHz | | 40 | 50 | pF | | Junction Capacitance | $C_{J}$ | Pin 1, 2 to 3<br>V <sub>R</sub> =2.5V, f=1MHz | | 30 | 40 | pF | | Reverse Dynamic<br>Resistance | R <sub>dyn,rev</sub> | I -1 A 5 A | | 0.6 | | Ω | | Forward Dynamic<br>Resistance | $R_{\text{dyn,fwd}}$ | $I_{PP}=1A\sim 5A$ | | 0.5 | | Ω | # **UESD6V8S2B** #### **Typical Operating Characteristics** #### Non-Repetitive Peak Pulse Power vs. Pulse Time #### Forward Voltage vs. Forward Current #### Clamping Voltage vs. Peak Pulse Current #### Junction Capacitance vs. Reverse Voltage #### **Applications Information** UESD6V8S2B ESD protection diode is designed to protect dual data, I/O, or power supply line. The device is unidirectional and may be used on lines where the signal polarity is above ground. The cathode should be placed towards the line that is to be protected. #### **Device Connection for Protection of Dual Data Lines** The Dual TVS Diode Array is designed to protect up to two unidirectional data lines. The device is connected as follows: Unidirectional protection of two I/O lines is achieved by connecting pins 1 and 2 to the data lines. Pin 3 is connected to ground. The ground connection should be made directly to the ground plane for best results. The path length is kept as short as possible to reduce the effects of parasitic inductance in the board traces. #### Circuit Board Layout Recommendations for Suppression of ESD Good circuit board layout is critical for the suppression of ESD induced transients. The following guidelines are recommended: Place the TVS near the input terminals or connectors to restrict transient coupling. Minimize the path length between the TVS and the protected line. Minimize all conductive loops including power and ground loops. The ESD transient return path to ground should be kept as short as possible. Never run critical signals near board edges. Use ground planes whenever possible. For multilayer printed-circuit boards, use ground vias. Keep parallel signal paths to a minimum. Avoid running protection conductors in parallel with unprotected conductor. Minimize all printed-circuit board conductive loops including power and ground loops. Avoid using shared transient return paths to a common ground point. # **Package Information** ### **UESD6V8S2B SOT523** **Outline Drawing** | DIMENSIONS | | | | | | | | |------------|-------------|------|------|----------|-------|-------|--| | Crombal | MILLIMETERS | | | INCHES | | | | | Symbol | Min | Тур | Max | Min | Тур | Max | | | A | 0.60 | 0.80 | 0.90 | 0.024 | 0.031 | 0.035 | | | A1 | 0.00 | 0.05 | 0.10 | 0.000 | 0.002 | 0.004 | | | A2 | 0.60 | 0.75 | 0.80 | 0.024 | 0.030 | 0.031 | | | A3 | 0.45 | 0.50 | 0.65 | 0.018 | 0.020 | 0.026 | | | b | 0.15 | 0.22 | 0.30 | 0.006 | 0.009 | 0.012 | | | c | 0.10 | 0.12 | 0.20 | 0.004 | 0.005 | 0.008 | | | D | 1.50 | 1.60 | 1.70 | 0.059 | 0.063 | 0.067 | | | Е | 0.75 | 0.80 | 0.85 | 0.030 | 0.031 | 0.033 | | | E1 | 1.45 | 1.60 | 1.75 | 0.057 | 0.063 | 0.069 | | | e | 0.50TYP | | | 0.020TYP | | | | | e1 | 0.90 | 1.00 | 1.10 | 0.035 | 0.039 | 0.043 | | | L | 0.20 | 0.33 | 0.40 | 0.008 | 0.013 | 0.016 | | | θ | 0° | - | 8° | 0° | - | 8° | | #### **Land Pattern** #### NOTES: - 1. Compound dimension: 1.60×0.80; - 2. Unit: mm; - 3. General tolerance ±0.05mm unless otherwise specified; - 4. The layout is just for reference. **Tape and Reel Orientation** #### **GREEN COMPLIANCE** Union Semiconductor is committed to environmental excellence in all aspects of its operations including meeting or exceeding regulatory requirements with respect to the use of hazardous substances. Numerous successful programs have been implemented to reduce the use of hazardous substances and/or emissions. All Union components are compliant with the RoHS directive, which helps to support customers in their compliance with environmental directives. For more green compliance information, please visit: http://www.union-ic.com/index.aspx?cat code=RoHSDeclaration #### **IMPORTANT NOTICE** The information in this document has been carefully reviewed and is believed to be accurate. Nonetheless, this document is subject to change without notice. Union assumes no responsibility for any inaccuracies that may be contained in this document, and makes no commitment to update or to keep current the contained information, or to notify a person or organization of any update. Union reserves the right to make changes, at any time, in order to improve reliability, function or design and to attempt to supply the best product possible. Union Semiconductor, Inc Add: Unit 606, No.570 Shengxia Road, Shanghai 201210 Tel: 021-51093966 Fax: 021-51026018 Website: www.union-ic.com