

# Quad Channel Low Capacitance ESD Protection Array UM5404EEDF DFN6 1.6×1.6

### **General Description**

UM5404EEDF is surge rated diode arrays designed to protect high speed data interfaces. This series has been specifically designed to protect sensitive components which are connected to data and transmission lines from over-voltage caused by ESD (electrostatic discharge), electrical fast transients (EFT) and lighting.

The unique design incorporates surge rated, low capacitance steering diodes and a TVS diode in a single package. During transient conditions, the steering diodes direct the transient to either the positive side of the power supply line or to ground. The internal TVS diode prevents over-voltage on the power line, protecting any downstream components.

UM5404EEDF has a low typical capacitance of 1pF and operates with virtually no insertion loss to 2GHz. This makes the device ideal for protection of high-speed data line such as USB2.0, Firewire, DVI and gigabit Ethernet interface.

The low capacitance array configuration allows the user to protect four high-speed data or transmission lines. The low inductance construction minimizes voltage overshoot during high current surges. This device is optimized for ESD protection of portable electronics. They may be used to meet the ESD immunity requirements of IEC 61000-4-2, Level 4 (±15kV air, ±8kV contact discharge).

### **Applications**

- USB 2.0
- USB OTG
- 10/100/1000Mbit Ethernet
- Monitors and Flat Panel Displays
- Digital Visual Interface (DVI)
- High-Definition Multimedia Interface (HDMI)
- SIM Ports
- IEEE 1394 Firewire Ports

#### **Features**

- Transient Protection for High-Speed Data Lines to
  - IEC 61000-4-2 (ESD)  $\pm 20$ kV (Air),  $\pm 12$ kV (Contact)
  - IEC 61000-4-4 (EFT) 40A (5/50ns)
  - IEC 61000-4-5 (Lighting) 10A (8/20μs)
- Array of Surge Rated Diodes with Internal TVS Diode
- Protects up to Four I/O Lines & Power Line
- Low Capacitance (<1pF) for High-Speed Interfaces, No Insertion Loss to 2.0GHz
- Low Leakage Current and Clamping Voltage
- Low Operating Voltage: 5.0V

## **Pin Configurations**

## **Top View**





# **Circuit Diagram**



# **Pin Configurations**

| Pin Number | Symbol | Function           |
|------------|--------|--------------------|
| 1, 3, 4, 6 | I/O    | Input/Output Lines |
| 2          | NC     | Not Connected      |
| 5          | VCC    | Supply Voltage     |
| Center Tab | GND    | Ground             |

# **Ordering Information**

| Part Number | Working<br>Voltage | Packaging Type | Channel | Marking<br>Code | Shipping Qty                  |
|-------------|--------------------|----------------|---------|-----------------|-------------------------------|
| UM5404EEDF  | 5.0V               | DFN6 1.6×1.6   | 4       | UDF             | 3000pcs/7 Inch<br>Tape & Reel |

# **Absolute Maximum Ratings**

| Rating                                                         | Symbol       | Value       | Unit  |
|----------------------------------------------------------------|--------------|-------------|-------|
| Peak Pulse Power (t <sub>P</sub> =8/20μs)                      | $P_{pk}$     | 200         | Watts |
| Peak Pulse Current (t <sub>P</sub> =8/20μs)                    | $I_{PP}$     | 10          | A     |
| Peak Pulse Current (t <sub>P</sub> =5/50ns)                    | $I_{PP}$     | 40          | A     |
| ESD per IEC 61000-4-2 (Air)<br>ESD per IEC 61000-4-2 (Contact) | $ m V_{ESD}$ | ±20<br>±12  | kV    |
| Operating Temperature                                          | $T_J$        | -55 to +125 | °C    |
| Storage Temperature                                            | $T_{STG}$    | -55 to +150 | °C    |



# **Electrical Characteristics (Note 1)**

| Parameter                    | Symbol         | Test Conditions                                   | Min | Тур | Max | Unit |
|------------------------------|----------------|---------------------------------------------------|-----|-----|-----|------|
| Reverse Stand-Off<br>Voltage | $V_{RWM}$      | VCC to GND                                        |     |     | 5.0 | V    |
| Reverse Breakdown<br>Voltage | $V_{BR}$       | $I_{T}=1 \text{mA},$ VCC to GND                   | 6.0 |     |     | V    |
| Reverse Leakage<br>Current   | $I_R$          | V <sub>RWM</sub> =5V,<br>VCC to GND               |     |     | 2   | μΑ   |
| Clamping Voltage             | $V_{\rm C}$    | I <sub>PP</sub> =1A, 8/20μs<br>Any I/O Pin to GND |     | 8   | 10  | V    |
| Clamping Voltage             | $V_{\rm C}$    | I <sub>PP</sub> =5A, 8/20μs<br>Any I/O Pin to GND |     | 12  | 15  | V    |
| Junction<br>Capacitance      |                | V <sub>R</sub> =0V, f=1MHz<br>Any I/O Pin to GND  |     |     | 2   | pF   |
|                              | C <sub>j</sub> | V <sub>R</sub> =0V, f=1MHz,<br>Between I/O Pins   |     |     | 1   | pF   |
|                              |                | V <sub>R</sub> =0V, f=1MHz<br>VCC to GND          |     | 60  |     | pF   |
|                              |                | $V_R$ =2.5V, f=1MHz<br>VCC to GND                 |     | 40  |     | pF   |
|                              |                | Any I/O Pin to VCC                                |     | 130 |     | ns   |
| Reverse Recovery<br>Time     | Trr            | GND to VCC                                        |     | 300 |     | ns   |
|                              |                | GND to any I/O Pin                                |     | 400 |     | ns   |

Note 1: I/O pins are pin 1, 3, 4, and 6.



# **Typical Operating Characteristics**















# **Typical Operating Characteristics (Continued)**

### Single End Bandwidth



#### **Differential Bandwidth**



#### Crosstalk





### **Applications Information**

### **Device Connection Options for Protection of Four High-Speed Data Lines**

This device is designed to protect four data lines by clamping them to a fixed reference. When the voltage on the protected line exceeds the reference voltage the steering diodes are forward biased, conducting the transient current away from the sensitive circuitry. Data lines are connected at I/O pins. The center GND pin should be connected directly to a ground plane. The path length is kept as short as possible to minimize parasitic inductance. NC pin is not connected. The positive reference is connected at VCC pin. The options for connecting the positive reference are as follows:

- 1. To protect data lines and the power line, connect VCC pin directly to the positive supply rail (VCC). In this configuration the data lines are referenced to the supply voltage. The internal TVS diode prevents over-voltage on the supply rail. See Figure 1.
- 2. In applications where the supply rail does not exit the system, the internal TVS may be used as the reference. In this case, VCC pin is not connected. The steering diodes will begin to conduct when the voltage on the protected line exceeds the working voltage of the TVS (plus one diode drop).
- 3. In applications where complete supply isolation is desired, the internal TVS is again used as the reference and VCC is connected to one of the I/O inputs. An example of this configuration is the protection of a SIM port. The Clock, Reset, I/O, and VCC lines are connected at I/O pins. GND pin is connected to ground, NC and VCC pins are not connected. See Figure 2.





#### **Universal Serial Bus ESD Protection**

The UM5404EEDF may also be used to protect the USB ports on monitors, computers, peripherals or portable systems. Each device will protect up to two USB ports (Figure 3). When the voltage on the data lines exceed the bus voltage (plus one diode drop), the internal rectifiers are forward biased conducting the transient current away from the protected controller chip. The TVS diode directs the surge to ground. The TVS diode also acts to suppress ESD strikes directly on the voltage bus. Thus, both power and data pins are protected with a single device.





**Figure 3 Dual USB Port Protection** 



Figure 4 USB Eye Diagram

Note: Figure 4 is tested by the MSO9254A oscilloscope of Agilent including E2678 probe, 1169 differential probe and E2645B-66401 fixture, when the chip is linked into the data line.

### 10/100 Ethernet Protection

Ethernet ICs are vulnerable to damage from electrostatic discharge (ESD). The internal protection in the PHY chip, if any, often is not enough due to the high energy of the discharges specified by IEC61000-4-2. If the discharge is catastrophic, it will destroy the protected IC. If it is less severe, it will cause latent failures that are very difficult to find.

10/100 Ethernet operates at 125MHz clock over a twisted pair interface. In a typical system, the twisted pair interface for each port consists of two differential signal pairs: one for the transmitter and one for the receiver, with the transmitter input being the most sensitive to damage. The fatal discharge occurs differentially across the transmitter or receiver line pair and is capacitively coupled through the transformer to the Ethernet chip. Figure 5 shows how to design the UM5404EEDF on the line side of a 10/100 ethernet port to provide differential mode protection. The common mode isolation of the transformer will provide common mode protection to the rating of the transformer isolation which is usually >1.5kV. If more common mode protection is needed, figure 6 shows how to design the UM5404EEDF on the IC side of the 10/100 Ethernet circuit to provide differential and common mode protection. The UM5404EEDF can not be grounded on the line side because the hi-pot test requires the line side not to be grounded.





Figure 5 10/100 Ethernet Differential Protection



Figure 6 10/100 Ethernet Differential and Common Mode Protection

#### **Matte Tin Lead Finish**

Matte tin has become the industry standard lead-free replacement for SnPb lead finishes. A matte tin finish is composed of 100% tin solder with large grains. Since the solder volume on the leads is small compared to the solder paste volume that is placed on the land pattern of the PCB, the reflow profile will be determined by the requirements of the solder paste. Therefore, these devices are compatible with both lead-free and SnPb assembly techniques. In addition, unlike other lead-free compositions, matte tin does not have any added alloys that can cause degradation of the solder joint.



# **Package Information**

# **UM5404EEDF DFN6 1.6×1.6**

**Outline Drawing** 



| DIMENSIONS |             |       |       |          |       |       |  |
|------------|-------------|-------|-------|----------|-------|-------|--|
| Symbol     | MILLIMETERS |       |       | INCHES   |       |       |  |
|            | Min         | Тур   | Max   | Min      | Тур   | Max   |  |
| A          | 0.50        | 0.575 | 0.605 | 0.020    | 0.023 | 0.024 |  |
| A1         | 0.00        | 1     | 0.05  | 0.000    | 1     | 0.002 |  |
| A3         | 0.15REF     |       |       | 0.006REF |       |       |  |
| b          | 0.20        | 0.25  | 0.30  | 0.008    | 0.010 | 0.012 |  |
| D          | 1.524       | 1.60  | 1.676 | 0.060    | 0.063 | 0.066 |  |
| D2         | 0.90        | ı     | 1.36  | 0.035    | 1     | 0.054 |  |
| Е          | 1.524       | 1.60  | 1.676 | 0.060    | 0.063 | 0.066 |  |
| E2         | 0.30        | -     | 0.65  | 0.012    | -     | 0.026 |  |
| e          | 0.50TYP     |       |       | 0.020TYP |       |       |  |
| L          | 0.175       | -     | 0.426 | 0.007    | -     | 0.017 |  |

# **Land Pattern**



### NOTES:

- 1. Compound dimension: 1.60×1.60;
- 2. Unit: mm;
- 3. General tolerance  $\pm 0.05$ mm unless otherwise specified;
- 4. The layout is just for reference.

**Tape and Reel Orientation** 





### **GREEN COMPLIANCE**

Union Semiconductor is committed to environmental excellence in all aspects of its operations including meeting or exceeding regulatory requirements with respect to the use of hazardous substances. Numerous successful programs have been implemented to reduce the use of hazardous substances and/or emissions.

All Union components are compliant with the RoHS directive, which helps to support customers in their compliance with environmental directives. For more green compliance information, please visit:

http://www.union-ic.com/index.aspx?cat\_code=RoHSDeclaration

## **IMPORTANT NOTICE**

The information in this document has been carefully reviewed and is believed to be accurate. Nonetheless, this document is subject to change without notice. Union assumes no responsibility for any inaccuracies that may be contained in this document, and makes no commitment to update or to keep current the contained information, or to notify a person or organization of any update. Union reserves the right to make changes, at any time, in order to improve reliability, function or design and to attempt to supply the best product possible.



Union Semiconductor, Inc

Add: Unit 606, No.570 Shengxia Road, Shanghai 201210

Tel: 021-51093966 Fax: 021-51026018

Website: www.union-ic.com