

# User's Manual

# μPD720201/μPD720202

## User's Manual: Hardware

# **USB3.0 HOST CONTROLLER**



All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Electronics Corp. website (http://www.renesas.com).

### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE : Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

USB logo is a trademark of USB Implementers Forum, Inc.

Windows is either a registered trademark or a trademark of Microsoft Corporation in the United States and/or other countries.

### PREFACE

| Readers          | This manual is intended for engineers who need to be familiar with the capability of the $\mu$ PD720201/ $\mu$ PD720202 in order to develop application systems based on it. |                                                                 |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|
| Purpose          | The purpose of this manual is to help users understand the hardware capabilities (listed below) of the $\mu$ PD720201/ $\mu$ PD720202.                                       |                                                                 |  |
| Configuration    | This manual consists of the following chapters:                                                                                                                              |                                                                 |  |
|                  | Overview                                                                                                                                                                     |                                                                 |  |
|                  | Pin function                                                                                                                                                                 |                                                                 |  |
|                  | <ul> <li>Register information</li> </ul>                                                                                                                                     |                                                                 |  |
|                  | <ul> <li>Power management</li> </ul>                                                                                                                                         |                                                                 |  |
|                  | How to connect to extern                                                                                                                                                     | al elements                                                     |  |
|                  | <ul> <li>How to access external F</li> </ul>                                                                                                                                 | OM                                                              |  |
|                  | <ul> <li>FW download interface</li> </ul>                                                                                                                                    |                                                                 |  |
|                  | <ul> <li>Battery charging function</li> </ul>                                                                                                                                |                                                                 |  |
| Guidance         | Readers of this manual sho<br>logic circuits, and microcom                                                                                                                   | uld already have a general knowledge of electronics,<br>outers. |  |
| Notation         | This manual uses the follow                                                                                                                                                  | ing conventions:                                                |  |
|                  | Data bit significance:                                                                                                                                                       | High-order bits on the left side;                               |  |
|                  |                                                                                                                                                                              | low-order bits on the right side                                |  |
|                  | Active low:                                                                                                                                                                  | XXXXB (Pin and signal names are suffixed with B.)               |  |
|                  | Note:                                                                                                                                                                        | Explanation of an indicated part of text                        |  |
|                  | Caution:                                                                                                                                                                     | Information requiring the user's special attention              |  |
|                  | Remark:                                                                                                                                                                      | Supplementary information                                       |  |
|                  | Numerical value:                                                                                                                                                             | Binary xxxx or xxxxb                                            |  |
|                  |                                                                                                                                                                              | Decimal xxxx                                                    |  |
|                  |                                                                                                                                                                              | Hexadecimal xxxxh                                               |  |
| Related Document | Use this manual in combinat                                                                                                                                                  | ion with the following document.                                |  |
|                  | The related documents in                                                                                                                                                     | dicated in this publication may include preliminary             |  |
|                  | versions. However, prelimir                                                                                                                                                  | ary versions are not marked as such.                            |  |
|                  | <ul> <li>μPD720201/μPD720202 Data Sheet: R19DS0047E</li> </ul>                                                                                                               |                                                                 |  |

### CONTENTS

| 1. Overv         | /iew                 |              |                                                   | 1  |  |
|------------------|----------------------|--------------|---------------------------------------------------|----|--|
| 1.1              | Feature              | s            |                                                   | 1  |  |
| 1.2              | Applications         |              |                                                   | 2  |  |
| 1.3              | Ordering Information |              |                                                   |    |  |
| 1.4              |                      | -            |                                                   |    |  |
| 1.5              | Pin Con              | figuration ( | TOP VIEW)                                         | 5  |  |
| 0 Din E          | unation              |              |                                                   | 7  |  |
| 2. PIN FI<br>2.1 |                      |              |                                                   |    |  |
| 2.1              |                      |              |                                                   |    |  |
| 2.2              | •                    | •            |                                                   |    |  |
| 2.5              | 2.3.1                |              | face signal                                       |    |  |
|                  | 2.3.1                | •            | Interface                                         |    |  |
|                  | 2.3.2                | •            |                                                   |    |  |
|                  | 2.3.3                |              | 9                                                 |    |  |
|                  | 2.0.4                | SETIMENAC    | 5                                                 |    |  |
| 3. Regis         | ter Inforr           | nation       |                                                   | 12 |  |
| 3.1              | Registe              | r Attributes |                                                   | 12 |  |
| 3.2              | PCI Cor              | figuration S | Space                                             | 13 |  |
|                  | 3.2.1                | -            | Configuration Space Header                        |    |  |
|                  |                      | 3.2.1.1      | Vendor ID Register                                |    |  |
|                  |                      | 3.2.1.2      | Device ID Register                                | 15 |  |
|                  |                      | 3.2.1.3      | Command Register                                  | 15 |  |
|                  |                      | 3.2.1.4      | Status Register                                   |    |  |
|                  |                      | 3.2.1.5      | Revision ID Register                              |    |  |
|                  |                      | 3.2.1.6      | Class Code Register                               | 17 |  |
|                  |                      | 3.2.1.7      | Cache Line Size Register                          | 17 |  |
|                  |                      | 3.2.1.8      | Latency Timer Register                            |    |  |
|                  |                      | 3.2.1.9      | Header Type Register                              |    |  |
|                  |                      | 3.2.1.10     | BIST Register                                     |    |  |
|                  |                      | 3.2.1.11     | Base Address Register #0                          |    |  |
|                  |                      | 3.2.1.12     | Base Address Register #1                          | 19 |  |
|                  |                      | 3.2.1.13     | Subsystem Vendor ID Register                      |    |  |
|                  |                      | 3.2.1.14     | Subsystem ID Register                             | 19 |  |
|                  |                      | 3.2.1.15     | Capabilities Pointer Register                     | 19 |  |
|                  |                      | 3.2.1.16     | Interrupt Line Register                           | 20 |  |
|                  |                      | 3.2.1.17     | Interrupt Pin Register                            | 20 |  |
|                  |                      | 3.2.1.18     | Min_Gnt Register                                  | 20 |  |
|                  |                      | 3.2.1.19     | Max_LAT Register                                  | 20 |  |
|                  |                      | 3.2.1.20     | Serial Bus Release Number Register (SBRN)         | 20 |  |
|                  |                      | 3.2.1.21     | Frame Length Adjustment Register (FLADJ)          | 21 |  |
|                  | 3.2.2                | PCI Power N  | lanagement Capabilities                           | 22 |  |
|                  |                      | 3.2.2.1      | Capabilities List Register                        | 22 |  |
|                  |                      | 3.2.2.2      | Power Management Capabilities Register (PMC)      | 22 |  |
|                  |                      | 3.2.2.3      | Power Management Status / Control Register (PMSC) | 23 |  |
|                  | 3.2.3                | MSI Capabil  | ities                                             | 25 |  |
|                  |                      | 3.2.3.1      | Capabilities List Register for MSI                | 25 |  |
|                  |                      | 3.2.3.2      | Message Control for MSI                           | 25 |  |

|       | 3.2.3.3     | Message Address for MSI                                      | 25 |
|-------|-------------|--------------------------------------------------------------|----|
|       | 3.2.3.4     | Message Upper Address for MSI                                | 25 |
|       | 3.2.3.5     | Message Data for MSI                                         | 26 |
|       | 3.2.3.6     | Mask Bits for MSI                                            |    |
|       | 3.2.3.7     | Pending Bits for MSI                                         |    |
| 3.2.4 | MSI-X Capa  | bilities                                                     | 27 |
|       | 3.2.4.1     | Capabilities List Register for MSI-X                         | 27 |
|       | 3.2.4.2     | Message Control for MSI-X                                    | 27 |
|       | 3.2.4.3     | Table Offset / Table BIR for MSI-X                           | 27 |
|       | 3.2.4.4     | PBA Offset for MSI-X                                         |    |
| 3.2.5 | PCI Express | Extended Capabilities                                        |    |
|       | 3.2.5.1     | PCI Express Capabilities List Register                       |    |
|       | 3.2.5.2     | PCI Express Capabilities Register                            |    |
|       | 3.2.5.3     | Device Capabilities Register                                 |    |
|       | 3.2.5.4     | Device Control Register                                      |    |
|       | 3.2.5.5     | Device Status Register                                       |    |
|       | 3.2.5.6     | Link Capabilities Register                                   |    |
|       | 3.2.5.7     | Link Control Register                                        |    |
|       | 3.2.5.8     | Link Status Register                                         |    |
|       | 3.2.5.9     | Device Capabilities 2 Register                               |    |
|       | 3.2.5.10    | Device Control 2 Register                                    |    |
|       | 3.2.5.11    | Device Status 2 Register                                     |    |
|       | 3.2.5.12    | Link Capabilities 2 Register                                 |    |
|       | 3.2.5.13    | Link Control 2 Register                                      |    |
|       | 3.2.5.14    | Link Status 2 Register                                       |    |
| 3.2.6 | RENESAS S   | Specific Registers                                           |    |
|       | 3.2.6.1     | FW Version Register                                          |    |
|       | 3.2.6.2     | PHY Control 0 Register                                       |    |
|       | 3.2.6.3     | PHY Control 1 Register                                       |    |
|       | 3.2.6.4     | PHY Control 2 Register                                       |    |
|       | 3.2.6.5     | Host Controller Configuration (HCConfiguration) Register     |    |
|       | 3.2.6.6     | External ROM Information Register                            |    |
|       | 3.2.6.7     | External ROM Configuration Register                          |    |
|       | 3.2.6.8     | FW Download Control and Status Register                      |    |
|       | 3.2.6.9     | External ROM Access Control and Status Register              |    |
|       | 3.2.6.10    | DATA0 Register                                               |    |
|       | 3.2.6.11    | DATA1 Register                                               |    |
| 3.2.7 |             | rror Reporting Capabilities                                  |    |
|       | 3.2.7.1     | Advanced Error Reporting Enhanced Capability Header Register |    |
|       | 3.2.7.2     | Uncorrectable Error Status Register                          |    |
|       | 3.2.7.3     | Uncorrectable Error Mask Register                            |    |
|       | 3.2.7.4     | Uncorrectable Error Severity Register                        |    |
|       | 3.2.7.5     | Correctable Error Status Register                            |    |
|       | 3.2.7.6     | Correctable Error Mask Register                              |    |
|       | 3.2.7.7     | Advanced Error Capabilities and Control Register             |    |
|       | 3.2.7.8     | Header Log Register                                          |    |
| 3.2.8 |             | I Number Enhanced Capability                                 |    |
| -     | 3.2.8.1     | Device Serial Number Enhanced Capability Header Register     |    |
|       | 3.2.8.2     | Serial Number Register                                       |    |
| 3.2.9 |             | erance Reporting (LTR) Capability                            |    |
| -     | 3.2.9.1     | LTR Extended Capability Header Register                      |    |
|       |             |                                                              |    |

|     |                | 3.2.9.2       | Max Snoop Latency Register                                      | 51 |
|-----|----------------|---------------|-----------------------------------------------------------------|----|
|     |                | 3.2.9.3       | Max No-Snoop Latency Register                                   | 51 |
| 3.3 | Host Co        | ontroller Ca  | pability Register                                               | 52 |
|     | 3.3.1          |               | egisters Length (CAPLENGTH)                                     |    |
|     | 3.3.2          | Host Contro   | Iler Interface Version Number (HCIVERSION)                      |    |
|     | 3.3.3          | Structural P  | arameters 1 (HCSPARAMS1)                                        | 53 |
|     | 3.3.4          | Structural P  | arameters 2 (HCSPARAMS2)                                        | 53 |
|     | 3.3.5          |               | arameters 3 (HCSPARAMS3)                                        |    |
|     | 3.3.6          |               | arameters (HCCPARAMS)                                           |    |
|     | 3.3.7          |               | set (DBOFF)                                                     |    |
|     | 3.3.8          |               | gister Space Offset (RTSOFF)                                    |    |
| 3.4 | Host Co        | -             | erational Registers                                             |    |
|     | 3.4.1          |               | and Register (USBCMD)                                           |    |
|     | 3.4.2          | USB Status    | Register (USBSTS)                                               | 60 |
|     | 3.4.3          | Page Size F   | Register (PAGESIZE)                                             | 61 |
|     | 3.4.4          | Device Notif  | fication Control Register (DNCTRL)                              | 62 |
|     | 3.4.5          | Command F     | Ring Control Register (CRCR)                                    | 63 |
|     | 3.4.6          |               | text Base Address Array Pointer Register (DCBAAP)               |    |
|     | 3.4.7          | Configure R   | egister (CONFIG)                                                | 65 |
|     | 3.4.8          | Host Contro   | Iler Port Register Set                                          | 66 |
|     |                | 3.4.8.1       | Port Status and Control Register (PORTSC)                       | 67 |
|     |                | 3.4.8.2       | Port PM Status and Control Register (PORTPMSC)                  | 72 |
|     |                | 3.4.8.3       | USB3 Protocol PORTPMSC definition                               | 73 |
|     |                | 3.4.8.4       | USB2 Protocol PORTPMSC definition                               | 74 |
|     |                | 3.4.8.5       | Port Link Info Register (PORTLI)                                | 76 |
| 3.5 | Host Co        | ontroller Ru  | ntime Registers                                                 | 77 |
|     | 3.5.1          | Microframe    | Index Register (MFINDEX)                                        | 77 |
|     | 3.5.2          | Interrupter F | Register Set                                                    | 78 |
|     |                | 3.5.2.1       | Interrupter Management Register (IMAN)                          | 78 |
|     |                | 3.5.2.2       | Interrupter Moderation Register (IMOD)                          | 79 |
|     |                | 3.5.2.3       | Event Ring Segment Table Size Register (ERSTSZ)                 | 80 |
|     |                | 3.5.2.4       | Event Ring Segment Table Base Address Register (ERSTBA)         | 80 |
|     |                | 3.5.2.5       | Event Ring Dequeue Pointer Register (ERDP)                      | 81 |
| 3.6 | Doorbel        | I Registers   |                                                                 | 82 |
| 3.7 | <b>xHCI Ex</b> | tended Cap    | pabilities                                                      | 83 |
|     | 3.7.1          | USB Legacy    | / Support Capability                                            | 83 |
|     |                | 3.7.1.1       | USB Legacy Support Capability (USBLEGSUP)                       | 83 |
|     |                | 3.7.1.2       | USB Legacy Support Control / Status (USBLEGCTLSTS)              |    |
|     | 3.7.2          | xHCI Suppo    | rted Protocol Capability                                        |    |
|     |                | 3.7.2.1       | USB 3.0 Supported Protocol Capability                           |    |
|     |                | 3.7.2.2       | USB 2.0 Supported Protocol Capability                           | 87 |
|     | 3.7.3          | Debug Capa    | ability                                                         |    |
|     |                | 3.7.3.1       | Debug Capability ID Register                                    |    |
|     |                | 3.7.3.2       | Debug Capability Doorbell Register                              | 90 |
|     |                | 3.7.3.3       | Debug Capability Event Ring Segment Table Size Register         | 90 |
|     |                | 3.7.3.4       | Debug Capability Event Ring Segment Table Base Address Register | 90 |
|     |                | 3.7.3.5       | Debug Capability Event Ring Dequeue Pointer Register            | 91 |
|     |                | 3.7.3.6       | Debug Capability Event Ring Dequeue Pointer Register            | 91 |
|     |                | 3.7.3.7       | Debug Capability Status Register                                | 93 |
|     |                | 3.7.3.8       | Debug Capability Port Status and Control Register               | 94 |
|     |                | 3.7.3.9       | Debug Capability Context Pointer Register                       | 96 |

|      |       |                         | 3.7.3.10 Debug Capability Device Descriptor Info Register 1            | 96  |  |  |
|------|-------|-------------------------|------------------------------------------------------------------------|-----|--|--|
|      |       |                         | 3.7.3.11 Debug Capability Device Descriptor Info Register 2            | 96  |  |  |
|      | 3.8   | MSI-X / I               | PBA Table                                                              | 98  |  |  |
|      |       | 3.8.1                   | Message Address for MSI-X Table                                        |     |  |  |
|      |       | 3.8.2                   | Message Upper Address for MSI-X Table                                  |     |  |  |
|      |       | 3.8.3                   | Message Data for MSI-X                                                 |     |  |  |
|      |       | 3.8.4                   | Vector Control for MSI-X                                               |     |  |  |
|      |       | 3.8.5                   | Pending Bits for MSI-X PBA Entries                                     | 99  |  |  |
| 4 0  |       | r Monogo                | ment                                                                   | 100 |  |  |
| 4. F | 4.1   | -                       | Ianagement States                                                      |     |  |  |
|      | 7.1   | 4.1.1                   | PCI Express Link State Power Management (L-States)                     |     |  |  |
|      |       | 4.1.2                   | PCI Express Device Power Management States (D-States)                  |     |  |  |
|      |       | 4.1.2                   | CLKREQ# Signal                                                         |     |  |  |
|      |       | 4.1.4                   | Summary of PCI Express Power Management States                         |     |  |  |
|      | 42    |                         | Janagement Event (PME) Mechanism                                       |     |  |  |
|      |       | 4.2.1                   | PME support                                                            |     |  |  |
|      |       | 4.2.2                   | Pin configuration for supporting PME generation from D3cold            |     |  |  |
|      |       | 4.2.3                   | Timing Diagram for PME                                                 |     |  |  |
|      |       | 4.2.4                   | Wakeup Events                                                          |     |  |  |
|      | 4.3   |                         | for System Clock Operation                                             |     |  |  |
|      | no    | 4.3.1                   | Clock system                                                           |     |  |  |
|      | 4.4   | -                       | Tolerance Reporting (LTR) mechanism                                    |     |  |  |
|      |       | 4.4.1                   | Timing of sending LTR message                                          |     |  |  |
|      |       |                         |                                                                        |     |  |  |
| 5. H | low t | o Conne                 | ct to External Elements                                                | 109 |  |  |
|      | 5.1   | Handling Unused Pins109 |                                                                        |     |  |  |
|      | 5.2   | USB Po                  | USB Port Connection110                                                 |     |  |  |
|      | 5.3   | Analog                  | Analog Circuit Connection114                                           |     |  |  |
|      | 5.4   | -                       | Connection                                                             |     |  |  |
|      | 5.5   |                         | I Serial ROM Connection                                                |     |  |  |
|      | 5.6   | -                       | ress Interface Connection                                              |     |  |  |
|      | 5.7   | SMIB/SM                 | II Interface Connection                                                | 119 |  |  |
| 6    | Ном   | to Acces                | ss External ROM                                                        | 120 |  |  |
| 0.   | 6.1   |                         | External ROM Registers                                                 | -   |  |  |
|      | •••   |                         | External ROM                                                           |     |  |  |
|      | 0.2   | 621                     | How to write FW to External ROM                                        |     |  |  |
|      |       | 0.2.1                   | 6.2.1.1 Outline                                                        |     |  |  |
|      |       |                         | 6.2.1.2 Sequence to write the FW (External ROM data) of $\mu$ PD720201 |     |  |  |
|      |       |                         | $\mu$ PD720202                                                         |     |  |  |
|      |       | 6.2.2                   | How to read ROM Data from External ROM                                 |     |  |  |
|      |       | 0.2.2                   | 6.2.2.1 Outline                                                        |     |  |  |
|      |       |                         | 6.2.2.2 Sequence to read External ROM data from External ROM           |     |  |  |
|      |       | 6.2.3                   | How to erase the data of the whole chip to be "1b" (Chip Erase)        |     |  |  |
|      |       | 0.2.0                   | 6.2.3.1 Outline                                                        |     |  |  |
|      |       |                         | 6.2.3.2 Sequence for Chip Erase                                        |     |  |  |
|      | 6.3   | Data Fo                 | rmat                                                                   |     |  |  |
|      |       | 6.3.1                   | Firmware                                                               |     |  |  |
|      |       | 6.3.2                   | Vendor Specific Configuration Data Block                               |     |  |  |
|      |       |                         | 6.3.2.1 Data Format                                                    |     |  |  |
|      |       |                         |                                                                        |     |  |  |

|          |           | 6.3.2.2      | Address map for Vendor Specific Configuration Block |     |
|----------|-----------|--------------|-----------------------------------------------------|-----|
|          |           | 6.3.2.3      | External ROM Data                                   |     |
|          | 6.3.3     | CRC16 calc   | ulation                                             |     |
|          | 6.3.4     | External RO  | M Data format                                       |     |
|          |           | 6.3.4.1      | First External ROM Image Data Block of Figure 6-4   |     |
|          |           | 6.3.4.2      | Second External ROM Image Data Block of Figure 6-4  |     |
|          |           | 6.3.4.3      | Loading the FW from the External ROM                |     |
|          |           |              |                                                     |     |
| 7. FW    | Download  | d Interface  |                                                     | 131 |
| 7.1      | How to    | Download a   | Firmware into μPD720201/μPD720202                   | 131 |
|          | 7.1.1     | FW downloa   | d registers                                         | 131 |
|          | 7.1.2     | Outline of F | N download sequences                                |     |
|          | 7.1.3     | FW downloa   | d sequences                                         |     |
|          |           |              |                                                     |     |
| 8. Batte | ry Chargi | ng Functio   | ٦                                                   | 133 |
| 8.1      | Feature   | S            |                                                     | 133 |
| 8.2      | Battery   | Charging M   | ode                                                 | 133 |
| 8.3      | How to    | Set Up       |                                                     | 134 |
|          | 8.3.1     | HW configur  | ation requirement                                   |     |
|          |           |              |                                                     |     |

### LIST OF FIGURES

| Figure No       | . Title                                                         | Page |
|-----------------|-----------------------------------------------------------------|------|
| 1-1 μPC         | 1720201 Block Diagram                                           |      |
| 1-2 <i>μ</i> ΡΕ | 720202 Block Diagram                                            | 3    |
| 1-3 Pin         | Configuration of µPD720201                                      | 5    |
| 1-4 Pin         | Configuration of µPD720202                                      | 6    |
| 4-1 Link        | Power Management State Flow Diagram                             | 100  |
| 4-2 Wał         | e Up State Transition from D3cold (AUXDET bit = '1')            | 104  |
| 4-3 Wał         | e Up State Transition only from D3hot                           | 105  |
| 4-4 μPC         | 0720201/202's Clock System                                      |      |
| 5-1 Roo         | t Hub Port to USB Connector Mapping of $\mu$ PD720201           |      |
| 5-2 Roo         | t Hub Port to USB Connector Mapping of $\mu$ PD720202           | 111  |
| 5-3 USE         | B Downstream Port Connection                                    | 112  |
| 5-4 Prol        | nibited USB Downstream Port Connection                          | 113  |
| 5-5 RRE         | EF Connection                                                   | 114  |
| 5-6 Crys        | stal Connection                                                 | 115  |
| 5-7 Exte        | ernal Serial ROM Connection                                     | 116  |
| 5-8 Unu         | sed Pins Connection When the External Serial ROM Is Not Mounted | 116  |
| 5-9 PCI         | Express Interface Connection                                    | 118  |
| 5-10 SN         | IIB Interface Connection                                        |      |
| 6-1 Firm        | iware                                                           |      |
| 6-2 Ven         | dor Specific Configuration Data Block                           |      |
| 6-3 Exte        | ernal ROM Data                                                  |      |
| 6-4 Exte        | ernal ROM Data Format                                           |      |
| 6-5 Loa         | ding FW from External ROM                                       | 130  |
| 8-1 VBL         | JS Control Configuration with Battery Charging Function         | 134  |

### LIST OF TABLES (1/4)

| Table | No.                                        | Title Page       |
|-------|--------------------------------------------|------------------|
| 2-1   |                                            |                  |
| 2-2   | Analog Signal                              |                  |
| 2-3   | System Clock                               | 7                |
| 2-4   | System Interface Signal                    |                  |
| 2-5   | PCI Express Interface                      |                  |
| 2-6   | USB Interface                              |                  |
| 2-7   | SPI Interface                              |                  |
| 0.4   | De vieten en d. De vieten Dit Field Tenner | 10               |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            | Ch)              |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       | · · · · ·                                  |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            | : 78h)           |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            |                  |
|       |                                            | 94h)             |
|       |                                            | : 98h)           |
|       |                                            | ress: A0h)29     |
|       |                                            | et Address: A2h) |
|       |                                            |                  |

### LIST OF TABLES (2/4)

| Table I | No. Title                                                                           | Page |
|---------|-------------------------------------------------------------------------------------|------|
| 3-40    | Device Capabilities Register (Offset Address: A4h)                                  | 29   |
| 3-41    | Device Control Register (Offset Address: A8h)                                       |      |
| 3-42    | Device Status Register (Offset Address: AAh)                                        | 31   |
| 3-43    | Link Capabilities Register (Offset Address: ACh)                                    | 32   |
| 3-44    | Link Control Register (Offset Address: B0h)                                         |      |
| 3-45    | Link Status Register (Offset Address: B2h)                                          | 34   |
| 3-46    | Device Capabilities 2 Register (Offset Address: C4h)                                |      |
| 3-47    | Device Control 2 Register (Offset Address: C8h)                                     | 34   |
| 3-48    | Device Status 2 Register (Offset Address: CAh)                                      | 35   |
| 3-49    | Link Capabilities 2 Register (Offset Address: CCh)                                  | 35   |
| 3-50    | Link Control 2 Register (Offset Address: D0h)                                       | 35   |
| 3-51    | Link Status 2 Register (Offset Address: D2h)                                        |      |
| 3-52    | FW Register (Offset Address: 6Ch)                                                   | 37   |
| 3-53    | PHY Control 0 Register (Offset Address: DCh)                                        | 37   |
| 3-54    | PHY Control 1 Register (Offset Address: E0h)                                        | 37   |
| 3-55    | PHY Control 2 Register (Offset Address: E4h)                                        |      |
| 3-56    | HCConfiguration Register (Offset Address: E8h)                                      | 40   |
| 3-57    | External ROM Information Register (Offset Address: ECh)                             |      |
| 3-58    | External ROM Configuration Register (Offset Address: F0h)                           |      |
| 3-59    | FW Download Control and Status Register (Offset Address: F4h)                       | 42   |
|         | FW Control and Status Register (Offset Address: F6h)                                |      |
| 3-61    | DATA0 Register (Offset Address: F8h)                                                |      |
| 3-62    | DATA1 Register (Offset Address: FCh)                                                | 45   |
| 3-63    | Advanced Error Reporting Enhanced Capability Header Register (Offset Address: 100h) |      |
| 3-64    | Uncorrectable Error Status Register (Offset Address: 104h)                          |      |
|         | Uncorrectable Error Status Register (Offset Address: 108h)                          |      |
| 3-66    | Uncorrectable Error Severity Register (Offset Address: 10Ch)                        | 47   |
| 3-67    | Correctable Error Status Register (Offset Address: 110h)                            |      |
| 3-68    | Correctable Error Mask Register (Offset Address: 114h)                              |      |
| 3-69    | Advanced Error Capabilities and Control Register (Offset Address: 118h)             | 49   |
| 3-70    | Header Log Register (Offset Address: 11Ch)                                          |      |
| 3-71    | Device Serial Number Enhanced Capability Header Register (Offset Address: 140h)     | 50   |
| 3-72    | Serial Number Register (Offset Address: 144h)                                       | 50   |
| 3-73    | LTR Extended Capability Header Register (Offset Address: 150h)                      | 51   |
| 3-74    | Max Snoop Latency Register (Offset Address: 154h)                                   | 51   |
| 3-75    | Max No-Snoop Latency Register (Offset Address: 156h)                                | 51   |
| 3-76    | eXtensible Host Controller Capability                                               |      |
| 3-77    | CAPLENGTH (Offset Address: Base + 00h)                                              |      |
| 3-78    | HCIVERSION (Offset Address: Base + 02h)                                             |      |
| 3-79    | HCSPARAMS1 (Offset Address: Base + 04h)                                             | 53   |
| 3-80    | HCSPARAMS2 (Offset Address: Base + 08h)                                             | 53   |
| 3-81    | HCSPARAMS3 (Offset Address: Base + 0Ch)                                             | 54   |
| 3-82    | HCCPARAMS (Offset Address: Base + 10h)                                              | 54   |
| 3-83    | DBOFF (Offset Address: Base + 14h)                                                  | 56   |
| 3-84    | RTSOFF Offset (Offset Address: Base + 18h)                                          | 56   |
| 3-85    | Host Controller Operational Registers                                               | 57   |
|         | USBCMD Register (Offset Address: Operational Base (20h) + 00h)                      |      |

### LIST OF TABLES (3/4)

| Table No. Title                                                                                 | Page |
|-------------------------------------------------------------------------------------------------|------|
| 3-87 USBSTS Register (Offset Address: Operational Base (20h) + 04h)                             | 60   |
| 3-88 PAGESIZE Register (Offset Address: Operational Base (20h) + 08h)                           |      |
| 3-89 DNCTRL Register (Offset Address: Operational Base (20h) + 14h)                             |      |
| 3-90 CRCR Register (Offset Address: Operational Base (20h) + 18h)                               | 63   |
| 3-91 DCBAAP Register (Offset Address: Operational Base (20h) + 30h)                             |      |
| 3-92 CONFIG Register (Offset Address: Operational Base (20h) + 38h)                             |      |
| 3-93 Host Controller Port Register Set (Offset shows from Base)                                 |      |
| 3-94 PORTSC Register (Offset Address: Operational Base (20h) + (400h + (10h *(n-1)))            |      |
| 3-95 PLS Write Value                                                                            | 71   |
| 3-96 PLS Read Value                                                                             | 72   |
| 3-97 PLS transitions                                                                            | 72   |
| 3-98 USB3 PORTPMSC Register (Offset Address: Operational Base (20h) + (404h + (10h*(n-1)))      | 73   |
| 3-99 USB2 PORTPMSC Register (Offset Address: Operational Base (20h) +(404h + (10h*(n-1)))       | 74   |
| 3-100 USB3 PORTLI Register (Offset Address: Operational Base (20h) + (408h + (10h * (n-1)))     | 76   |
| 3-101 Host Controller Runtime Registers                                                         | 77   |
| 3-102 MFINDEX Register (Offset Address: Runtime Base (600h) + 00h)                              | 77   |
| 3-103 Interrupter Register Set                                                                  | 78   |
| 3-104 IMAN Register (Offset Address: Runtime Base (600h) + 020h + (20h*Interrupter))            | 78   |
| 3-105 IMOD Register (Offset Address: Runtime Base (600h) + 024h + (20h*Interrupter))            | 79   |
| 3-106 ERSTSZ Register (Offset Address: Runtime Base (600h) + 028h + (20h*Interrupter))          | 80   |
| 3-107 ERSTBA Register (Offset Address: Runtime Base (600h) + 30h + (20h*Interrupter))           | 80   |
| 3-108 ERDP Register (Offset Address: Runtime Base (600h) + 038h + (20h*Interrupter))            | 81   |
| 3-109 Doorbell Registers                                                                        |      |
| 3-110 Doorbell Register                                                                         | 82   |
| 3-111 HC Extended Capability Registers                                                          |      |
| 3-112 USBLEGSUP (Offset Address: xECP (500h) + 00h)                                             |      |
| 3-113 USBLEGCTLSTS (Offset Address: xECP (500h) + 04h)                                          |      |
| 3-114 xHCI Supported Protocol Capability Register                                               |      |
| 3-115 Offset 00h - xHCI Supported Protocol Capability Field (Offset Address: xECP + 10h (510h)) |      |
| 3-116 Offset 04h - xHCI Supported Protocol Capability Field (Offset Address: xECP + 14h (514h)) |      |
| 3-117 Offset 08h - xHCI Supported Protocol Capability Field (Offset Address: xECP + 18h (518h)) |      |
| 3-118 Offset 0Ch - xHCl Supported Protocol Capability Field (Offset Address: xECP + 1Ch (51Ch)) |      |
| 3-119 Offset 00h - xHCI Supported Protocol Capability Field (Offset Address: xECP + 24h (524h)) |      |
| 3-120 Offset 04h - xHCI Supported Protocol Capability Field (Offset Address: xECP + 28h (528h)) |      |
| 3-121 Offset 08h - xHCI Supported Protocol Capability Field (Offset Address: xECP + 2Ch (52Ch)) |      |
| 3-122 Offset 0Ch - xHCl Supported Protocol Capability Field (Offset Address: xECP + 30h (530h)) |      |
| 3-123 Debug Capability Register Layout                                                          |      |
| 3-124 Offset 00h – Debug Capability Field (Offset Address: xECP + 50h (550h))                   |      |
| 3-125 Offset 04h – Debug Capability Field (Offset Address: xECP + 54h (554h))                   | 90   |
| 3-126 Offset 08h – Debug Capability Field (Offset Address: xECP + 58h (558h))                   |      |
| 3-127 Offset 0Ch – Debug Capability Field (Offset Address: xECP + 60h (560h))                   | 90   |
| 3-128 Offset 18h – Debug Capability Field (Offset Address: xECP + 68h (568h))                   | 91   |
| 3-129 Offset 20h – Debug Capability Field (Offset Address: xECP + 70h (570h))                   |      |
| 3-130 Offset 24h – Debug Capability Field (Offset Address: xECP + 74h (574h))                   |      |
| 3-131 Offset 28h – Debug Capability Field (Offset Address: xECP + 78h (578h))                   |      |
| 3-132 Offset 30h – Debug Capability Field (Offset Address: xECP + 80h (580h))                   |      |
| 3-133 Offset 38h – Debug Capability Field (Offset Address: xECP + 88h (588h))                   | 96   |

### LIST OF TABLES (4/4)

| Table No.                                 | Title                                    | Page |
|-------------------------------------------|------------------------------------------|------|
| 3-134 Offset 3Ch – Debug Capability Field | I (Offset Address: xECP + 8Ch (58Ch))    | 96   |
| 3-135 MSI-X Table Registers               |                                          |      |
| 3-136 PBA Table Registers                 |                                          |      |
| 3-137 Message Address (Offset Address:    | Base + 1000h + (10h*Interrupter))        | 98   |
| 3-138 Message Upper Address (Offset Ad    | dress: Base + 1004h + (10h*Interrupter)) |      |
| 3-139 Message Data (Offset Address: Bas   | se + 1008h + (10h*Interrupter))          |      |
| 3-140 Message Data (Offset Address: Bas   | se + 100Ch + (10h*Interrupter))          | 99   |
| 3-141 Message Data (Offset Address: Bas   | se + 1080h)                              | 99   |
| 4-1 PCI Express Link States               |                                          | 100  |
| 4-2 PCI Express Device Power Managem      | ent States                               |      |
| 4-3 Operation of CLKREQ# Signal           |                                          | 101  |
| 4-4 Summary of PCI Express Power Mana     | agement States                           | 102  |
| 4-5 Wakeup Events                         |                                          |      |
| 5-1 Unused Pin Connection                 |                                          |      |
| 5-2 Port configuration for $\mu$ PD720201 |                                          |      |
| 5-3 Port configuration for $\mu$ PD720202 |                                          |      |
| 5-4 Supported External Serial ROM List (A | A)                                       | 117  |
| 5-5 Supported External Serial ROM List (E | 3)                                       | 117  |
| 6-1 External ROM Information & Parameter  | ər                                       | 121  |
| 6-2 Firmware Block Description            |                                          |      |
| 6-3 Vendor Specific Configuration Data Bl | ock Description                          |      |
| 6-4 Address Map for Vendor Specific Con   | figuration Block                         | 125  |
| 8-1 Battery Charging Mode                 |                                          | 133  |



### User's Manual

μPD720201/μPD720202 ASSP (USB3.0 HOST CONTROLLER)



R19UH0078EJ0500 Jan. 18, 2013 Rev 5.00

### 1. Overview

The  $\mu$ PD720201 and  $\mu$ PD720202 are Renesas' third generation Universal Serial Bus 3.0 host controllers, which comply with Universal Serial Bus 3.0 Specification, and Intel's eXtensible Host Controller Interface (xHCI). These devices reduce power consumption and offer a smaller package footprint making them ideal for designers who wish to add the USB3.0 interface to mobile computing devices such as laptops and notebook computers.

The  $\mu$ PD720201 supports up to four USB3.0 SuperSpeed ports and the  $\mu$ PD720202 supports up to two USB3.0 SuperSpeed ports. The  $\mu$ PD720201 and  $\mu$ PD720202 use a PCI Express® Gen 2 system interface bus allowing system designers to easily add up to four ( $\mu$ PD720201) or two ( $\mu$ PD720202) USB3.0 SuperSpeed ports to systems containing the PCI Express bus interface. When connected to USB 3.0-compliant peripherals, the  $\mu$ PD720201 and  $\mu$ PD720202 can transfer information at clock speeds of up to 5 Gbps. The  $\mu$ PD720201 and  $\mu$ PD720202 and USB 3.0 standard are fully compliant and backward compatible with the previous USB2.0 standard. The new USB 3.0 standard supports data transfer speeds of up to ten times faster than those of the previous-generation USB2.0 standard, enabling quick and efficient transfers of large amounts of information.

### 1.1 Features

- Compliant with Universal Serial Bus 3.0 Specification Revision 1.0, which is released by USB Implementers Forum, Inc
  - Supports the following speed data rates: Low-Speed (1.5 Mbps) / Full-Speed (12 Mbps) / Hi-Speed (480 Mbps) / SuperSpeed (5 Gbps)
  - $\mu$ PD720201 supports up to 4 downstream ports for all speeds
  - μPD720202 supports up to 2 downstream ports for all speeds
  - Supports all USB compliant data transfer types as follows; Control / Bulk / Interrupt / Isochronous transfer
- Compliant with Intel's eXtensible Host Controller Interface (xHCI) Specification Revision 1.0
   Supports USB debugging capability on all SuperSpeed ports.
- Supports USB legacy function
- Compliant with PCI Express Base Specification Revision 2.0
- Supports Latency Tolerance Reporting ECN of PCI Express Specification
- Supports ExpressCard<sup>™</sup> Standard Release1.0
- Supports PCI Express Card Electromechanical Specification Revision 2.0
- Supports PCI Bus Power Management Interface Specification Revision 1.2
- Supports USB Battery Charging Specification Revision 1.2 and other portable devices
  - DCP mode of BC 1.2
  - CDP mode of BC 1.2
  - China Mobile Phone Chargers
  - EU Mobile Phone Chargers
  - Apple iOS products
- Operational registers are direct-mapped to PCI memory space
- Supports Serial Peripheral Interface (SPI) type ROM for Firmware
- Supports Firmware Download Interface from system BIOS or system software
- System clock: 24 MHz crystal

<R>

<R>

- Small and low count pin package with improved signal pin assignment for efficient PCB layout
   μPD720201 adopts 68pin QFN (8 x 8)
  - μPD720202 adopts 48pin QFN (7 x 7)
- 3.3 V and 1.05 V power supply

### 1.2 Applications

Desktop and Laptop computers, Tablet, Server, PCI Express Card / Express Card, Digital TV, Set-Top-Box, BD Player/Recorder, Media Player, Digital Audio systems, Projector, Multi Function Printer, Storage, Router, NAS, etc

### 1.3 Ordering Information

| Part Number           | Package            | Operating temperature | Remark            |
|-----------------------|--------------------|-----------------------|-------------------|
| μPD720201K8-701-BAC-A | 68-pin QFN (8 × 8) | 0 ~ 85 °C             | Lead-free product |
| μPD720202K8-701-BAA-A | 48-pin QFN (7 x 7) |                       | Lead-free product |
| μΡD720201K8-711-BAC-A | 68-pin QFN (8 × 8) | -40 ~ 85 °C           | Lead-free product |
| μΡD720202K8-711-BAA-A | 48-pin QFN (7 x 7) |                       | Lead-free product |

<R> **Note:** μPD720201K8-711-BAC-A & μPD720202K8-711-BAA-A should use the FW Download function.

μPD720201K8-711-BAC-A & μPD720202K8-711-BAA-A do not support the External ROM (Serial Peripheral Interface (SPI) type ROM).

 $\mu$ PD720201 &  $\mu$ PD720202 should download the firmware from the External ROM (-701 versions only) or by FW download function after Power on Reset.

Regarding External ROM & FW Download function, refer to "6.How to Access External ROM" & "7. FW Download Interface".



### 1.4 Block Diagram



Serial ROM

Figure 1-1. µPD720201 Block Diagram

| r                             |                                                                                                                                                   |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI Express<br>Gen2 Interface | Complies with PCI Express Gen2 interface, with 1 lane. This block includes both the link and PHY layers.                                          |
| xHCI Controller               | Handles all support required for USB 3.0, SuperSpeed and Hi-/Full-/Low-Speed. This block includes the register interface from the system.         |
| Root hub                      | Hub function in host controller.                                                                                                                  |
| SS PHY                        | For SuperSpeed Tx/Rx                                                                                                                              |
| HS/FS/LS PHY                  | For Hi-/Full-/Low-Speed Tx/Rx                                                                                                                     |
| Power SW I/F                  | Connected to external power switch for port power control and over current detection.                                                             |
| SPI Interface                 | Connected to external serial ROM. When system BIOS or system software does not support FW download function, the external serial ROM is required. |
| OSC                           | Internal oscillator block.                                                                                                                        |



### 1.5 Pin Configuration (TOP VIEW)

### • 68-pin QFN (8 × 8)

μPD720201K8-701-BAC-A

μPD720201K8-711-BAC-A





### • **48-pin QFN (7 x 7)** μPD720202K8-701-BAA-A

μPD720202K8-711-BAA-A





### 2. Pin Function

This section describes each pin functions.

### 2.1 Power supply

| Pin<br>Name | 720201<br>Pin No.                       | 720202<br>Pin No.           | I/O<br>Type | Function                                |
|-------------|-----------------------------------------|-----------------------------|-------------|-----------------------------------------|
| VDD33       | 15, 29, 40, 49,<br>57, 66               | 12, 22, 34, 43              | Power       | +3.3 V power supply                     |
| VDD10       | 9, 12, 28, 37,<br>43, 46, 54, 60,<br>63 | 6, 9, 21, 30, 33,<br>39, 42 | Power       | +1.05 V power supply.                   |
| AVDD33      | 6, 32                                   | 3, 25                       | Power       | +3.3 V power supply for analog circuit. |
| GND         | GND PAD                                 | GND PAD                     | Power       | Connect to ground.                      |
| IC(L)       | 34                                      | 27                          | I           | Test pin. Connect to ground.            |

 Table 2-1.
 Power Supply

### 2.2 Analog Signal

Table 2-2.Analog Signal

| Pin  | 720201  | 720202  | I/O  | Active | Function                       |
|------|---------|---------|------|--------|--------------------------------|
| Name | Pin No. | Pin No. | Type | Level  |                                |
| RREF | 33      | 26      | USB2 | Ι      | Reference resistor connection. |

### 2.3 System clock

 Table 2-3.
 System Clock

| Pin<br>Name | 720201<br>Pin No. | 720202<br>Pin No. | Туре       | Active<br>Level | Function                                       |
|-------------|-------------------|-------------------|------------|-----------------|------------------------------------------------|
| XT1         | 31                | 24                | l<br>(OSC) | -               | Oscillator in<br>Connect to 24 MHz crystal. *  |
| XT2         | 30                | 23                | O<br>(OSC) | _               | Oscillator out<br>Connect to 24 MHz crystal. * |

**Note 1:** An external modular oscillator cannot be used instead of a crystal, due to aggressive clock management in reduced power states.

### 2.3.1 System Interface signal

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | I/O<br>Type                      | Active<br>Level | Function                                                                                                                               |  |
|----------|-------------------|-------------------|----------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| PONRSTB  | 14                | 11                | I<br>(3.3 V<br>Schmitt<br>Input) | Low             | Power on reset signal. When supporting wakeup<br>from D3cold, this signal should be pulled high<br>with system auxiliary power supply. |  |
| SMIB     | 1                 | 46                | O<br>(3.3 V<br>Output)           | Low             | System management Interrupt signal. This is controlled with the USB Legacy Support Control/Status register.                            |  |

 Table 2-4.
 System Interface Signal

### 2.3.2 PCI Express Interface

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | I/O<br>Type           | Active<br>Level | Function                                                                                                                                         |
|----------|-------------------|-------------------|-----------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| PECLKP   | 4                 | 1                 | I<br>(PCIE)           | _               | PCI Express 100 MHz Reference Clock.                                                                                                             |
| PECLKN   | 5                 | 2                 | l<br>(PCIE)           | _               | PCI Express 100 MHz Reference Clock.                                                                                                             |
| PETXP    | 7                 | 4                 | O<br>(PCIE)           | _               | PCI Express Transmit Data+.                                                                                                                      |
| PETXN    | 8                 | 5                 | O<br>(PCIE)           | _               | PCI Express Transmit Data                                                                                                                        |
| PERXP    | 10                | 7                 | I<br>(PCIE)           | _               | PCI Express Receive Data+.                                                                                                                       |
| PERXN    | 11                | 8                 | I<br>(PCIE)           | _               | PCI Express Receive Data                                                                                                                         |
| PERSTB   | 2                 | 47                | l<br>(3.3 V<br>Input) | Low             | PCI Express "PERST#" signal.                                                                                                                     |
| PEWAKEB  | 3                 | 48                | O<br>(Open<br>Drain)  | Low             | PCI Express "WAKE#" signal. This signal is used<br>for remote wakeup mechanism, and requests the<br>recovery of power and reference clock input. |
| PECREQB  | 13                | 10                | O<br>(Open<br>Drain)  | Low             | PCI Express "CLKREQ#" signal. This signal is used to request run/stop of reference clock.                                                        |

 Table 2-5.
 PCI Express Interface

### 2.3.3 USB Interface

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | I/O<br>Type            | Active<br>Level | Function                                                                                                               |  |
|----------|-------------------|-------------------|------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------|--|
| U3TXDP1  | 35                | 28                | O<br>(USB3)            | _               | USB3.0 Transmit data D+ signal for SuperSpeed                                                                          |  |
| U3TXDN1  | 36                | 29                | O<br>(USB3)            | _               | USB3.0 Transmit data D- signal for SuperSpeed                                                                          |  |
| U3RXDP1  | 38                | 31                | l<br>(USB3)            | _               | USB3.0 Receive data D+ signal for SuperSpeed                                                                           |  |
| U3RXDN1  | 39                | 32                | l<br>(USB3)            | _               | USB3.0 Receive data D- signal for SuperSpeed                                                                           |  |
| U2DP1    | 41                | 35                | I/O<br>(USB2)          | _               | USB2.0 D+ signal for Hi-/Full-/Low-Speed                                                                               |  |
| U2DM1    | 42                | 36                | I/O<br>(USB2)          | _               | USB2.0 D- signal for Hi-/Full-/Low-Speed                                                                               |  |
| OCI1B    | 26                | 19                | l<br>(3.3 V<br>Input)  | Low             | Over-current status input signal.<br>0: Over-current condition is detected<br>1: No over-current condition is detected |  |
| PPON1    | 27                | 20                | O<br>(3.3 V<br>Output) | High            | USB port power supply control signal.<br>0: Power supply OFF<br>1: Power supply ON                                     |  |
| U3TXDP2  | 44                | 37                | O<br>(USB3)            | _               | USB3.0 Transmit data D+ signal for SuperSpeed                                                                          |  |
| U3TXDN2  | 45                | 38                | O<br>(USB3)            | _               | USB3.0 Transmit data D- signal for SuperSpeed                                                                          |  |
| U3RXDP2  | 47                | 40                | l<br>(USB3)            | _               | USB3.0 Receive data D+ signal for SuperSpeed                                                                           |  |
| U3RXDN2  | 48                | 41                | l<br>(USB3)            | _               | USB3.0 Receive data D- signal for SuperSpeed                                                                           |  |
| U2DP2    | 50                | 44                | I/O<br>(USB2)          | _               | USB2.0 D+ signal for Hi-/Full-/Low-Speed                                                                               |  |
| U2DM2    | 51                | 45                | I/O<br>(USB2)          | _               | USB2.0 D- signal for Hi-/Full-/Low-Speed                                                                               |  |
| OCI2B    | 24                | 17                | l<br>(3.3 V<br>Input)  | Low             | Over-current status input signal.<br>0: Over-current condition is detected<br>1: No over-current condition is detected |  |
| PPON2    | 25                | 18                | O<br>(3.3 V<br>Output) | High            | USB port power supply control signal.<br>0: Power supply OFF<br>1: Power supply ON                                     |  |

### Table 2-6.USB Interface

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | I/O<br>Type            | Active<br>Level | Function                                                                                                               |  |
|----------|-------------------|-------------------|------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------|--|
| U3TXDP3  | 52                | _                 | O<br>(USB3)            | _               | USB3.0 Transmit data D+ signal for SuperSpeed                                                                          |  |
| U3TXDN3  | 53                | _                 | O<br>(USB3)            | _               | USB3.0 Transmit data D- signal for SuperSpeed                                                                          |  |
| U3RXDP3  | 55                | _                 | l<br>(USB3)            | _               | USB3.0 Receive data D+ signal for SuperSpeed                                                                           |  |
| U3RXDN3  | 56                | _                 | l<br>(USB3)            | _               | USB3.0 Receive data D- signal for SuperSpeed                                                                           |  |
| U2DP3    | 58                | _                 | I/O<br>(USB2)          | _               | USB2.0 D+ signal for Hi-/Full-/Low-Speed                                                                               |  |
| U2DM3    | 59                | _                 | I/O<br>(USB2)          | _               | USB2.0 D- signal for Hi-/Full-/Low-Speed                                                                               |  |
| OCI3B    | 22                | _                 | l<br>(3.3 V<br>Input)  | Low             | Over-current status input signal.<br>0: Over-current condition is detected<br>1: No over-current condition is detected |  |
| PPON3    | 23                | _                 | O<br>(3.3 V<br>Output) | High            | USB port power supply control signal.<br>0: Power supply OFF<br>1: Power supply ON                                     |  |
| U3TXDP4  | 61                | -                 | O<br>(USB3)            | _               | USB3.0 Transmit data D+ signal for SuperSpeed                                                                          |  |
| U3TXDN4  | 62                | _                 | O<br>(USB3)            | _               | USB3.0 Transmit data D- signal for SuperSpeed                                                                          |  |
| U3RXDP4  | 64                | _                 | l<br>(USB3)            | _               | USB3.0 Receive data D+ signal for SuperSpeed                                                                           |  |
| U3RXDN4  | 65                | -                 | l<br>(USB3)            | _               | USB3.0 Receive data D- signal for SuperSpeed                                                                           |  |
| U2DP4    | 67                | _                 | I/O<br>(USB2)          | _               | USB2.0 D+ signal for Hi-/Full-/Low-Speed                                                                               |  |
| U2DM4    | 68                | _                 | I/O<br>(USB2)          | _               | USB2.0 D- signal for Hi-/Full-/Low-Speed                                                                               |  |
| OCI4B    | 20                | _                 | l<br>(3.3V<br>Input)   | Low             | Over-current status input signal.<br>0: Over-current condition is detected<br>1: No over-current condition is detected |  |
| PPON4    | 21                | _                 | O<br>(3.3V<br>Output)  | High            | USB port power supply control signal.<br>0: Power supply OFF<br>1: Power supply ON                                     |  |

**Note 1:** The SuperSpeed signals (U3TXDPx, U3TXDNx, U3RXDPx, U3RXDNx) and Hi-/Full-/Low-signals (U2DPx, U2DMx) of μPD720201 and μPD720202 shall be connected to the same USB connecter.

Note 2: The Timing of PPONx assertion is changed from μPD720200. The PPONx of μPD720200A, μPD720201 and μPD720202 are asserted after the software sets Max Device Slots Enable (MaxSlotsEn) field in Configure (CONFIG) register or Host Controller Reset (HCRST) flag in USBCMD register. On μPD720200, the PPON (2:1) are asserted immediately after the PCIe Reset.

### 2.3.4 SPI Interface

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | Туре                   | Active<br>Level | Function                                                                                                                                                       |
|----------|-------------------|-------------------|------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPISCK   | 18                | 15                | O<br>(3.3 V<br>output) | _               | SPI serial flash ROM clock signal.<br>When the external serial ROM is not mounted, this<br>signal should be pulled down through a pull-down<br>resistor.       |
| SPICSB   | 17                | 14                | O<br>(3.3 V<br>output) | _               | SPI serial flash ROM chip select signal.<br>When the external serial ROM is not mounted, this<br>signal should be pulled down through a pull-down<br>resistor. |
| SPISI    | 19                | 16                | O<br>(3.3 V<br>output) | _               | SPI serial flash ROM slave input signal.<br>When the external serial ROM is not mounted, this<br>signal should be pulled down through a pull-down<br>resistor. |
| SPISO    | 16                | 13                | l<br>(3.3 V<br>Input)  | -               | SPI serial flash ROM slave output signal.<br>This signal should be pulled up through a pull-up<br>resistor in all cases.                                       |

Table 2-7. SPI Interface



### 3. Register Information

The µPD720201 and µPD720202 are implemented with the eXtensible Host Controller (xHCl) core that handles all speeds required for USB 3.0, SuperSpeed and Hi-/Full-/Low-Speed. The following sections show PCI configuration space and Memory Mapped I/O register information for the xHCl host controller. The number of valid ports is specified by "HCSPARAMS1" register in the Host Controller Capability Registers.

### 3.1 Register Attributes

The following notation is used to describe register access attributes.

| Register<br>Attribute | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HwInit                | <b>Hardware Initialized:</b> Register bits are initialized by firmware or hardware mechanisms such as pin strapping or serial external ROM. Bits are read-only after initialization and may only be reset with a HCRST.                                                                                                                                                                                                                                             |
| RO                    | <b>Read-only</b> : Register bits are read-only and cannot be altered by software. Register bits are permitted to be initialized by hardware and firmware mechanisms such as pin strapping or serial external ROM.                                                                                                                                                                                                                                                   |
| RWO                   | <b>Read-Write-once</b> : Register bits can be written only once after power up. After the first write, the bits become read only.                                                                                                                                                                                                                                                                                                                                   |
| RW                    | <b>Read-Write</b> : Register bits are read-write and are permitted to be either Set or Cleared by software to the desired state. Note that individual bits in some read/write registers may be Read-Only.                                                                                                                                                                                                                                                           |
| RW1C                  | Write-1-to-clear status: Register bits indicate status when read. A set bit indicating a status event may be cleared by writing a '1'. Writing a '0' to RW1C bits has no effect.                                                                                                                                                                                                                                                                                    |
| RW1S                  | Write-1-to-set status: Register bits indicate status when read. A clear bit may be set by writing a '1'. Writing a '0' to RW1S bits has no effect.                                                                                                                                                                                                                                                                                                                  |
| RWS                   | <b>Sticky-Read-Write</b> : Register bits are read-write and are Set or Cleared by software to the desired state. Bits are only initialized or modified by hot reset. Where noted, registers that consume AUX power shall preserve sticky register values when AUX power consumption is enabled. In these cases, registers are not initialized or modified by hot, warm, or cold reset.                                                                              |
| RW1CS                 | <b>Sticky-Write-1-to clear status</b> : Register bits indicate status when read. A set bit indicating a status event may be cleared by writing '1'. Writing a '0' to RW1CS bits has no effect. Bits are not initialized or modified by hot reset. Where noted, registers that consume AUX power shall preserve sticky register values when AUX power consumption is enabled. In these cases, registers are not initialized or modified by hot, warm, or cold reset. |
| Rsvd                  | <b>Reserved</b> : Reserved for future implementation. Rsvd registers or memory shall be treated as read-only by system software. Rsvd registers shall return '0' when read. Software shall ignore the value read from these bits.                                                                                                                                                                                                                                   |

 Table 3-1.
 Register and Register Bit-Field Types



### 3.2 PCI Configuration Space

The configuration registers are accessed in order to set up hardware resources, device characteristics or operations, etc. in PCI Express. The following sections describe the PCI Configuration Space, which is the address space for the configuration registers. For more detailed description, see the **PCI Express Base Specification Revision 2.0.** 

### 3.2.1 PCI Type 0 Configuration Space Header

| 31<br>24 |                          | 23<br>16     | 15<br>8       | 7<br>0          | Offset  |  |  |  |
|----------|--------------------------|--------------|---------------|-----------------|---------|--|--|--|
|          | Devi                     | ce ID        |               | Vendor ID       |         |  |  |  |
|          |                          | atus         | Con           | 00h<br>04h      |         |  |  |  |
|          |                          | Class Code   | I             | Revision ID     | 08h     |  |  |  |
|          | BIST                     | Header Type  | Latency Timer | Cache Line Size | 0Ch     |  |  |  |
|          |                          | Base Addres  | s Register #0 |                 | 10h     |  |  |  |
|          |                          | Base Addres  | s Register #1 |                 | 14h     |  |  |  |
|          |                          | Rese         | erved         |                 | 18h~28h |  |  |  |
|          | Subsys                   | stem ID      | Subsyster     | n Vendor ID     | 2Ch     |  |  |  |
|          |                          | Rese         | erved         |                 | 30h     |  |  |  |
|          |                          | Reserved     |               | Cap_Ptr         | 34h     |  |  |  |
|          |                          | Rese         | erved         |                 | 38h     |  |  |  |
| 1        | Max_Lat                  | Min_Gnt      | Interrupt Pin | Interrupt Line  | 3Ch     |  |  |  |
|          |                          | Rese         | erved         |                 | 40h~4Ch |  |  |  |
|          | PI                       | МС           | Next_Ptr      | Cap_ID          | 50h     |  |  |  |
|          | Rese                     | erved        | PI            | 54h             |         |  |  |  |
|          |                          |              | erved         |                 | 58h~5Ch |  |  |  |
|          | Rese                     | erved        | FLADJ         | SBRN            | 60h     |  |  |  |
|          |                          | Rese         | erved         |                 | 64h~6Ch |  |  |  |
| R        | eserved                  | FW Ve        | ersion        | Reserved        | 6Ch     |  |  |  |
|          | Message                  | e Control    | Next_Ptr      | Cap_ID          | 70h     |  |  |  |
|          |                          | MSI A        | ddress        |                 | 74h     |  |  |  |
|          |                          | MSI Uppe     | er Address    |                 | 78h     |  |  |  |
|          | Rese                     | erved        | MS            | Data            | 7Ch     |  |  |  |
|          |                          | MSI Ma       | ask Bits      | 80h             |         |  |  |  |
|          | MSI Pending Bits         |              |               |                 |         |  |  |  |
| Reserved |                          |              |               |                 |         |  |  |  |
|          | Message                  | e Control    | Next_Ptr      | Cap_ID          | 90h     |  |  |  |
|          | Table Offset , Table BIR |              |               |                 |         |  |  |  |
|          | PBA Offset , PBA BIR     |              |               |                 |         |  |  |  |
|          |                          | Rese         | erved         |                 | 9Ch     |  |  |  |
|          | PCI Expres               | s Capability | Next_Ptr      | Cap_ID          | A0h     |  |  |  |

 Table 3-2.
 PCI Type 0 Configuration Space Header

|                                                 | Device (                                                         | Capability                 | A4h     |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------------------|----------------------------|---------|--|--|--|--|
| Device Stat                                     | us                                                               | Device Control             | A8h     |  |  |  |  |
|                                                 | Link Ca                                                          | apability                  | ACh     |  |  |  |  |
| Link Statu                                      | Link Status Link Control                                         |                            |         |  |  |  |  |
|                                                 | Rese                                                             | erved                      | B4h~C3h |  |  |  |  |
|                                                 | Device C                                                         | apability 2                | C4h     |  |  |  |  |
| Device Statu                                    | s 2                                                              | Device Control 2           | C8h     |  |  |  |  |
|                                                 | Link Ca                                                          | pability 2                 | CCh     |  |  |  |  |
| Link Status                                     | 2                                                                | Link Control 2             | D0h     |  |  |  |  |
|                                                 | Rese                                                             | erved                      | D4h~DBh |  |  |  |  |
|                                                 | PHY C                                                            | ontrol 0                   | DCh     |  |  |  |  |
|                                                 | PHY C                                                            | ontrol 1                   | E0h     |  |  |  |  |
|                                                 | PHY C                                                            | ontrol 2                   | E4h     |  |  |  |  |
|                                                 | Host Controlle                                                   | r Configuration            | E8h     |  |  |  |  |
|                                                 | External RO                                                      | M Information              | ECh     |  |  |  |  |
|                                                 | External ROM                                                     | I Configuration            | F0h     |  |  |  |  |
| External ROM Write Co                           | External ROM Write Control & Status FW Download Control & Status |                            |         |  |  |  |  |
|                                                 | DATA 0                                                           |                            |         |  |  |  |  |
|                                                 | DATA 1                                                           |                            |         |  |  |  |  |
| Advance                                         | ed Error Reporting I                                             | Enhanced Capability Header | 100h    |  |  |  |  |
|                                                 | Uncorrectable Err                                                | or Status Register         | 104h    |  |  |  |  |
|                                                 | Uncorrectable Er                                                 | ror Mask Register          | 108h    |  |  |  |  |
|                                                 | Uncorrectable Erro                                               | or Severity Register       | 10Ch    |  |  |  |  |
|                                                 | Correctable Erro                                                 | r Status Register          | 110h    |  |  |  |  |
|                                                 | Correctable Erro                                                 | or Mask Register           | 114h    |  |  |  |  |
| Adva                                            | nced Error Capabil                                               | ities and Control Register | 118h    |  |  |  |  |
|                                                 | Heade                                                            | r Log 1                    | 11Ch    |  |  |  |  |
|                                                 | Heade                                                            | er Log2                    | 120h    |  |  |  |  |
|                                                 | Header Log3                                                      |                            |         |  |  |  |  |
| Header Log4                                     |                                                                  |                            |         |  |  |  |  |
| Device Serial Number Enhanced Capability Header |                                                                  |                            |         |  |  |  |  |
|                                                 | Serial Number Register (Lower DW)                                |                            |         |  |  |  |  |
|                                                 | Serial Number Register (Upper DW)                                |                            |         |  |  |  |  |
|                                                 | LTR Extended C                                                   | Capability Header          | 150h    |  |  |  |  |
| Max No-Snoop Laten                              | cy Register                                                      | Max Snoop Latency Register | 154h    |  |  |  |  |



### 3.2.1.1 Vendor ID Register

| Bits   | Field     | Read/<br>Write | Value (Default) | Comment                 |
|--------|-----------|----------------|-----------------|-------------------------|
| 15 : 0 | Vendor ID | RO             | 1912h           | This is a 16-bit value. |

Table 3-3. Vendor ID Register (Offset Address: 00h)

### 3.2.1.2 Device ID Register

Table 3-4. Device ID Register (Offset Address: 02h)

| Bits   | Field     | Read/<br>Write | Value (Default)                                          | Comment                                                                                              |
|--------|-----------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| 15 : 0 | Device ID | RO             | 0014h ( <i>µ</i> PD720201)<br>0015h ( <i>µ</i> PD720202) | This is a 16-bit value. 0014h is assigned to $\mu$ PD720201 and 0015h is assigned to $\mu$ PD720202. |

### 3.2.1.3 Command Register

| Bits | Field                                 | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                    |  |
|------|---------------------------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0    | I/O Space                             | RO             | 0b              | No support I/O space                                                                                                                                                       |  |
| 1    | Memory Space                          | RW             | Ob              | Controls response to memory<br>access<br>0: Memory access disable<br>1: Memory access enable                                                                               |  |
| 2    | Bus Master                            | RW             | Ob              | Controls the ability of a PCI Express<br>Endpoint to issue Memory<br>Read/Write Requests.<br>When Set, the PCI Express<br>Function is allowed to issue Memory<br>Requests. |  |
| 3    | Special Cycles                        | RO             | Ob              | Does not apply to PCI Express.                                                                                                                                             |  |
| 4    | Memory Write and<br>Invalidate Enable | RO             | Ob              | Does not apply to PCI Express.                                                                                                                                             |  |
| 5    | VGA palette snoop                     | RO             | Ob              | Does not apply to PCI Express.                                                                                                                                             |  |
| 6    | Parity Error response                 | RW             | Ob              | This bit controls the logging of poisoned TLPs in the Master Data Parity Error bit in the Status register.                                                                 |  |
| 7    | Wait cycle control                    | RO             | 0b              | Does not apply to PCI Express.                                                                                                                                             |  |
| 8    | SERR# enable                          | RW             | Ob              | When Set, this bit enables reporting<br>of Non-fatal and Fatal errors<br>detected by the Function to the Root<br>Complex.                                                  |  |

Table 3-5. Command Register (Offset Address: 04h)



| Bits    | Field                       | Read/<br>Write | Value (Default) | Comment                                                                                                                                                   |
|---------|-----------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9       | Fast back-to-back<br>enable | RO             | 0b              | Does not apply to PCI Express.                                                                                                                            |
| 10      | Interrupt Disable           | RW             | Ob              | Controls the ability of a PCI Express<br>Function to generate INTx<br>interrupts. When Set, Functions are<br>prevented from asserting INTx<br>interrupts. |
| 15 : 11 | Rsvd                        | -              | -               | Reserved.                                                                                                                                                 |

### 3.2.1.4 Status Register

| Bits   | Field                     | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                            |  |
|--------|---------------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2:0    | Rsvd                      | -              | -               | Reserved.                                                                                                                                                                                                          |  |
| 3      | Interrupt Status          | RO             | Ob              | Shows Interrupt Status. When<br>"Interrupt Disable" bit in PCI<br>Command Register is set to 0b, the<br>register shows the Interrupt Status.<br>When "Interrupt Disable" is set to<br>1b; the register is invalid. |  |
| 4      | Capabilities List         | RO             | 1b              | Indicates the presence of an Extended Capability list item.                                                                                                                                                        |  |
| 5      | 66 MHz capable            | RO             | 0b              | Does not apply to PCI Express.                                                                                                                                                                                     |  |
| 6      | Rsvd                      | -              | -               | Reserved.                                                                                                                                                                                                          |  |
| 7      | Fast back-to-back capable | RO             | 0b              | Does not apply to PCI Express.                                                                                                                                                                                     |  |
| 8      | Master Data Parity Error  | RW1C           | Ob              | This bit is set if the Parity Error<br>Response bit in the Command<br>register is 1b and either of the<br>following two conditions occurs:                                                                         |  |
|        |                           |                |                 | <ul> <li>Receive a Completion marked<br/>poisoned</li> </ul>                                                                                                                                                       |  |
|        |                           |                |                 | - Poison a write Request.                                                                                                                                                                                          |  |
|        |                           |                |                 | If the Parity Error Response bit is 0b, this bit is never set.                                                                                                                                                     |  |
| 10 : 9 | DEVSEL timing             | RO             | 00b             | Does not apply to PCI Express.                                                                                                                                                                                     |  |
| 11     | Signaled target abort     | RW1C           | Ob              | This bit is set when a function<br>completes a posted or non-posted<br>request as a completer abort error.                                                                                                         |  |
| 12     | Received target abort     | RW1C           | Ob              | This bit is set when a requester<br>receives a completion with<br>completer abort completion status.                                                                                                               |  |

### Table 3-6. Status Register (Offset Address: 06h)

| Bits | Field                 | Read/<br>Write | Value (Default) | Comment                                                                                                                                                       |
|------|-----------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13   | Received master abort | RW1C           | Ob              | This bit is set when a requester receives a completion with unsupported request completion status.                                                            |
| 14   | Signaled system error | RW1C           | Ob              | This bit is set when a function sends<br>an ERR_FATAL or<br>ERR_NONFATAL Message, and<br>the SERR# Enable bit in the<br>Command register is 1b.               |
| 15   | Detected parity error | RW1C           | Ob              | This bit is set by a function<br>whenever it receives a Poisoned<br>TLP, regardless of the state the<br>Parity Error Response bit in the<br>Command register. |

### 3.2.1.5 Revision ID Register

### Table 3-7. Revision ID Register (Offset Address: 08h)

| Bits | Field       | Read/<br>Write | Value (Default)                  | Comment      |
|------|-------------|----------------|----------------------------------|--------------|
| 7:0  | Revision ID | RO             | 03h(μΡD720201)<br>02h(μΡD720202) | Revision ID. |

### 3.2.1.6 Class Code Register

| Table 3-8. Class Code Register (Offset Address: 09h) | Table 3-8. | Class Code Register (Offset Address: 09h) |
|------------------------------------------------------|------------|-------------------------------------------|
|------------------------------------------------------|------------|-------------------------------------------|

| Bits    | Field                 | Read/<br>Write | Value (Default) | Comment                 |
|---------|-----------------------|----------------|-----------------|-------------------------|
| 7:0     | Programming Interface | RO             | 30h             | USB3.0 host controller. |
| 15 : 8  | Sub Class             | RO             | 03h             | Universal Serial Bus.   |
| 23 : 16 | Base Class            | RO             | 0Ch             | Serial Bus Controllers. |

### 3.2.1.7 Cache Line Size Register

| Table 3-9 | Cache Line Size Register (Offset Address: 0Ch) |
|-----------|------------------------------------------------|
|           | Ouche Line Size negister (Onset Address. John) |

| Bits | Field           | Read/<br>Write | Value (Default) | Comment                                                                                                                                                    |
|------|-----------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | Cache Line Size | RW             | Oh              | Cache Line Size.<br>This field is implemented as a read-<br>write field for legacy compatibility<br>purposes but has no effect on this<br>device behavior. |



### 3.2.1.8 Latency Timer Register

| Table 3-10 | Latency Tim | er Register ( | (Offset A | ddress: 0Dh) |
|------------|-------------|---------------|-----------|--------------|
|            |             | el negistel ( | Ullisel A | uuress. von) |

| Bits | Field         | Read/<br>Write | Value (Default) | Comment                        |
|------|---------------|----------------|-----------------|--------------------------------|
| 7:0  | Latency Timer | RO             | 0h              | Does not apply to PCI Express. |

### 3.2.1.9 Header Type Register

Table 3-11. Header Type Register (Offset Address: 0Eh)

| Bits | Field       | Read/<br>Write | Value (Default) | Comment        |
|------|-------------|----------------|-----------------|----------------|
| 7:0  | Header Type | RO             | 0h              | Header Type 0. |

### 3.2.1.10 BIST Register

 Table 3-12.
 BIST Register (Offset Address: 0Fh)

| Bits | Field | Read/<br>Write | Value (Default) | Comment                |
|------|-------|----------------|-----------------|------------------------|
| 7:0  | BIST  | RO             | 0h              | BIST is not supported. |

### 3.2.1.11 Base Address Register #0

| Table 3-13. | Base Address Register #0 (Offset Address: 10h) |
|-------------|------------------------------------------------|
| 14010 0 101 |                                                |

| Bits    | Field                  | Read/<br>Write | Value (Default) | Comment                                                                                    |
|---------|------------------------|----------------|-----------------|--------------------------------------------------------------------------------------------|
| 0       | Memory space Indicator | RO             | Ob              | Operational registers are mapped to main memory space.                                     |
| 2 : 1   | Туре                   | RO             | 10b             | Base register is 64bits wide and can<br>be mapped anywhere in the 64-bit<br>address space. |
| 3       | Prefetchable           | RO             | 0b              | Prefetch is disabled.                                                                      |
| 12 : 4  | Base address (LSB)     | RO             | 0h              | Operational registers require 8Kbyte address space.                                        |
| 31 : 13 | Base address (MSB)     | RW             | 0h              | Indicates the high-order 19 bits of the base address in the Operational registers.         |



### 3.2.1.12 Base Address Register #1

| Bits   | Field        | Read/<br>Write | Value (Default) | Comment                                                                            |
|--------|--------------|----------------|-----------------|------------------------------------------------------------------------------------|
| 31 : 0 | Base address | RW             | 0h              | Indicates the high-order 32 bits of the base address in the Operational registers. |

### Table 3-14. Base Address Register #1 (Offset Address: 14h)

### 3.2.1.13 Subsystem Vendor ID Register

### Table 3-15. Subsystem Vendor ID Register (Offset Address: 2Ch)

| Bits   | Field               | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                 |
|--------|---------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 0 | Subsystem Vendor ID | RWO            | 0000h           | This is written by BIOS or loaded<br>from an External Serial Rom. After<br>the first write, this register bits<br>become read only.<br>This register is initialized to default<br>value by the assertion of<br>PONRSTB. |

### 3.2.1.14 Subsystem ID Register

| Table 3-16. | Subsystem ID Register (Offset Address: 2Eh) |
|-------------|---------------------------------------------|
| Table 3-10. | Subsystem in Register (Onset Address: 2En)  |

| Bits   | Field        | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                 |
|--------|--------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 0 | Subsystem ID | RWO            | 0000h           | This is written by BIOS or loaded<br>from an External Serial ROM. After<br>the first write, this register bits<br>become read only.<br>This register is initialized to default<br>value by the assertion of<br>PONRSTB. |

### 3.2.1.15 Capabilities Pointer Register

| Bits | Field                | Read/<br>Write | Value (Default) | Comment             |
|------|----------------------|----------------|-----------------|---------------------|
| 7:0  | Capabilities Pointer | RO             | 50h             | Capability Pointer. |



### 3.2.1.16 Interrupt Line Register

| Table 3-18. | Interrupt Line Register (Offset Address: 3Ch) |
|-------------|-----------------------------------------------|
|-------------|-----------------------------------------------|

| Bits | Field          | Read/<br>Write | Value (Default) | Comment                |
|------|----------------|----------------|-----------------|------------------------|
| 7:0  | Interrupt Line | RW             | 0h              | Interrupt line's route |

### 3.2.1.17 Interrupt Pin Register

Table 3-19. Interrupt Pin Register (Offset Address: 3Dh)

| Bits | Field         | Read/<br>Write | Value (Default) | Comment          |
|------|---------------|----------------|-----------------|------------------|
| 7:0  | Interrupt Pin | RO             | 01h             | Routing to INTA# |

### 3.2.1.18 Min\_Gnt Register

Table 3-20. Min\_Gnt Register (Offset Address: 3Eh)

| Bits | Field   | Read/<br>Write | Value (Default) | Comment                     |
|------|---------|----------------|-----------------|-----------------------------|
| 7:0  | Min_Gnt | RO             | 0h              | Does not apply PCI Express. |

### 3.2.1.19 Max\_LAT Register

| Table 3-21. M | Max_Lat Register (C | Offset Address: 3Fh) |
|---------------|---------------------|----------------------|
|---------------|---------------------|----------------------|

| Bits | Field   | Read/<br>Write | Value (Default) | Comment                     |  |
|------|---------|----------------|-----------------|-----------------------------|--|
| 7:0  | Max_Lat | RO             | 0h              | Does not apply PCI Express. |  |

### 3.2.1.20 Serial Bus Release Number Register (SBRN)

This register contains the release of the Universal Serial Bus Specification with which this Universal Serial Bus Host Controller module is compliant.

| Bits | Field                                      | Read/<br>Write | Value (Default) | Comment                                                                                                                                     |  |
|------|--------------------------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0  | Serial Bus Specification<br>Release Number | RO             | 30h             | Serial Bus Release Number<br>Register. This register indicates the<br>release number of the USB with<br>which this controller is compliant. |  |

### Table 3-22. SBRN Register (Offset Address: 60h)



### 3.2.1.21 Frame Length Adjustment Register (FLADJ)

This register is the Auxiliary Power well. This feature is used to adjust any offset from the clock source that generates the clock that drives the SOF counter. When a new value is written into these six bits, the length of the frame is adjusted for all USB buses implemented by an xHC. Its initial programmed value is system dependent based on the accuracy of hardware USB clock and is initialized by system software (typically the BIOS). This register should only be modified when the HCHalted (HCH) bit in the USBSTS register is '1'. Changing the value of this register while the host controller is operating yield undefined results.

| Bits | Field                        | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                        |    |
|------|------------------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 5:0  | Frame Length Timing<br>Value | RWS            | 20h             | Each decimal value change to this<br>register corresponds to 16 Hi-Speed<br>bit times. The SOF cycle time<br>(number of SOF counter clock<br>periods to generate a SOF<br>microframe length) is equal to<br>59488 + value in this field. The<br>default vale is decimal 32 (20h),<br>which gives an SOF cycle time of<br>60000.<br>Frame FLADJ<br>Length Value |    |
|      |                              |                |                 |                                                                                                                                                                                                                                                                                                                                                                |    |
|      |                              |                |                 | 59488                                                                                                                                                                                                                                                                                                                                                          | 0  |
|      |                              |                |                 |                                                                                                                                                                                                                                                                                                                                                                |    |
|      |                              |                |                 | 59984                                                                                                                                                                                                                                                                                                                                                          | 31 |
|      |                              |                |                 | 60000                                                                                                                                                                                                                                                                                                                                                          | 32 |
|      |                              |                |                 |                                                                                                                                                                                                                                                                                                                                                                |    |
|      |                              |                |                 | 60496                                                                                                                                                                                                                                                                                                                                                          | 63 |
| 7:6  | Rsvd                         | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                      |    |



### 3.2.2 PCI Power Management Capabilities

### 3.2.2.1 Capabilities List Register

| Bits   | Field    | Read/<br>Write | Value (Default) | Comment                          |
|--------|----------|----------------|-----------------|----------------------------------|
| 7:0    | Cap_ID   | RO             | 01h             | ID for PCI Power Management reg. |
| 15 : 0 | Next_Ptr | RO             | 70h             | Next Capability Pointer.         |

 Table 3-24.
 Capabilities List Register (Offset Address: 50h)

## 3.2.2.2 Power Management Capabilities Register (PMC)

| 8:6       Aux_Current       HwInit       111b       Indicates current requirement.         If the AUXDET in HCConfigration register is '0b', this field returns a value of "000b" when read.       If the AUXDET in HCConfiguration register is '0b', this field returns a value of "000b" when read.         If the AUXDET in HCConfiguration register is '1b', following assignments apply:       Bit       3.3Vaux         8:7       6       Max. Current Required         1<1       1       375 mA         1<1       0       320 mA         1<0       1       270 mA         1<0       1       160 mA         0<1       1       55 mA         0       0       0       0 (self powerd)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |             |        |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3       PME Clock       RO       0b       Does not apply to PCI Express.         4       Rsvd       -       -       Reserved.         5       DSI       RO       0b       Does not required Specific linitialization before the generic class device driver is able to use it.         8 : 6       Aux_Current       HwInit       111b       Indicates current requirement.         If the AUXDET in HCConfigration register is '0b', this field returns a value of '000b' when read.       If the AUXDET in HCConfiguration register is '1b', following assignments apply:         Bit       3.3Vaux       8       7       6       Max.Current Required 1         1       1       0       320 mA       1       1       1         0       1       1       1       1       1       1         0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                                                                     | Bits | Field       |        | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4       Rsvd       -       -       Reserved.         5       DSI       RO       0b       Does not required Specific<br>Initialization before the generic class<br>device driver is able to use it.         8:6       Aux_Current       Hwlnit       111b       Indicates current requirement.<br>If the AUXDET in HCConfigration<br>register is '0b', this field returns a<br>value of '000b" when read.<br>If the AUXDET in HCConfiguration<br>register is '1b', following<br>assignments apply:<br>Bit       3.3Vaux         8       7       6       Max_Current Required<br>1       1       1       3.3Vaux         8       7       6       Max_Current Required<br>1       1       1       0       320 mA         1       0       0       220 mA       1       1       160 mA       0       1       1       100 mA         0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0 <td>2:0</td> <td>Version</td> <td>RO</td> <td>11b</td> <td></td> | 2:0  | Version     | RO     | 11b             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5       DSI       RO       0b       Does not required Specific<br>Initialization before the generic class<br>device driver is able to use it.         8:6       Aux_Current       Hwlnit       111b       Indicates current requirement.<br>If the AUXDET in HCConfigration<br>register is '0b', this field returns a<br>value of "000b" when read.<br>If the AUXDET in HCConfiguration<br>register is '1b', following<br>assignments apply:<br>Bit       3.3Vaux         8       7       6       Max_Current Required<br>1       1       1       375 mA         1       0       320 mA       1       0       1       100 mA         0       1       1       100 mA       0       0       0       0       0         0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                     | 3    | PME Clock   | RO     | 0b              | Does not apply to PCI Express.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8:6       Aux_Current       Hwlnit       111b       Indicates current requirement.         If the AUXDET in HCConfigration register is '0b', this field returns a value of "000b" when read.       If the AUXDET in HCConfiguration register is '0b', this field returns a value of "000b" when read.         If the AUXDET in HCConfiguration register is '1b', following assignments apply:       Bit       3.3Vaux         8 7       6       Max.Current Required         1<1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4    | Rsvd        | -      | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| If the AUXDET in HCConfigration<br>register is '0b', this field returns a<br>value of "000b" when read.<br>If the AUXDET in HCConfiguration<br>register is '1b', following<br>assignments apply:<br>Bit 3.3Vaux<br><u>8 7 6 Max. Current Required</u><br>1 1 1 1 375 mA<br>1 1 0 320 mA<br>1 0 1 270 mA<br>1 0 0 220 mA<br>0 1 1 160 mA<br>0 1 0 100 mA<br>0 0 1 55 mA<br>0 0 0 0 0 (self<br>powerd)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5    | DSI         | RO     | 0b              | Initialization before the generic class                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8:6  | Aux_Current | HwInit | 111b            | If the AUXDET in HCConfigration         register is '0b', this field returns a         value of "000b" when read.         If the AUXDET in HCConfiguration         register is '1b', following         assignments apply:         Bit       3.3Vaux         8       7       6       Max. Current Required         1       1       1       375 mA         1       0       1       270 mA         1       0       1       270 mA         1       0       1       0         0       1       160 mA       0         0       1       55 mA       0         0       0       0       0 (self |
| יט support אט טיש No Support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 9    | D1_support  | RO     | 0b              | No Support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 10 D2_support RO 0b No Support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10   | D2_support  | RO     | Ob              | No Support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

#### Table 3-25. PMC Register (Offset Address: 52h)



| Bits    | Field       | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                     |
|---------|-------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 11 | PME_support | HwInit         | X1001b          | If the AUXDET in HCConfiguration<br>register is set to '1b', bit 15 is set to<br>'1'.<br>This 5-bit field indicates the power<br>states in which the function may<br>send PME Message. A value of 0b<br>for any bit indicates that the function<br>is not capable of sending the PME<br>Message while in that power state.<br>PME Message can be sent from<br>D0 and D3hot. |

## 3.2.2.3 Power Management Status / Control Register (PMSC)

| Bits | Field         | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|---------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0  | Power State   | RW             | Ob              | This 2-bit field is used both to<br>determine the current power state of<br>a function and to set the function<br>into a new power state. The<br>definition of the field values is given<br>below.<br>00b : D0<br>11b : D3<br>In case of transitioning from D0 to<br>D3, Run/Stop in USBCMD register<br>should be 0b, and HCHalted in<br>USBSTS register is 1b.<br>If Run/Stop is 1b and HCHalted is<br>0b and Power State is set from D0<br>to D3, the behavior of<br><i>µ</i> PD720201/ <i>µ</i> PD720202 is<br>undefined. |
| 2    | Rsvd          | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3    | No_Soft_Reset | RO             | 1b              | This bit indicates that devices<br>transitioning from D3hot to D0 do<br>not perform an internal reset.<br>Configuration Context is preserved.<br>Upon transition from D3hot to the<br>D0 Initialized state, no additional<br>operating system intervention is<br>required to preserve Configuration<br>Context beyond writing the Power<br>State bits.                                                                                                                                                                       |
| 7:4  | Rsvd          | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Table 3-26. | PMSC Register (Offset Address: 54h) |
|-------------|-------------------------------------|
|             |                                     |



| Bits    | Field       | Read/<br>Write | Value (Default) | Comment                                                                                                                                               |
|---------|-------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8       | PME Enable  | RWS            | Ob              | A '1' enables the function to send<br>PME Message. When '0', PME<br>Message is disabled.                                                              |
| 12 : 9  | Data Select | RO             | 0b              | No support.                                                                                                                                           |
| 14 : 13 | Data Scale  | RO             | 0b              | No support.                                                                                                                                           |
| 15      | PME Status  | RW1CS          | Ob              | This bit is set when the function<br>would send the PME message if<br>enabled to do so. This bit is<br>independent of the state of PME<br>Enable bit. |
|         |             |                |                 | Writing a '1' to this bit will clear it<br>and cause the function to stop<br>sending PME message. Writing a '0'<br>has no effect.                     |



## 3.2.3 MSI Capabilities

## 3.2.3.1 Capabilities List Register for MSI

| Bits   | Field    | Read/<br>Write | Value (Default) | Comment                                |
|--------|----------|----------------|-----------------|----------------------------------------|
| 7:0    | Cap_ID   | RO             | 05h             | ID for MSI Capability reg.             |
| 15 : 8 | Next_Ptr | RO             | 90h             | Pointer to the next capabilities list. |

Table 3-27. Capabilities List Register (Offset Address: 70h)

#### 3.2.3.2 Message Control for MSI

| Bits   | Field                       | Read/<br>Write | Value (Default) | Comment                                                                                 |
|--------|-----------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------|
| 0      | MSI Enable                  | RW             | Ob              | If 1 and MSI-X Enable bit is 0, the function is permitted to use MSI.                   |
| 3:1    | Multiple Message<br>Capable | RO             | 11b             | Supports 8 request vectors.                                                             |
| 6:4    | Multiple Message<br>Enable  | RW             | Ob              | System software writes to this field<br>to indicate the number of allocated<br>vectors. |
| 7      | 64bit address capable       | RO             | 1b              | This is capable of sending 64bit message address.                                       |
| 8      | Per-vector masking capable  | RO             | Ob              | Does not support MSI per-vector masking.                                                |
| 15 : 9 | Rsvd                        | -              | -               | Reserved.                                                                               |

Table 3-28. Message Control Register (Offset Address: 72h)

#### 3.2.3.3 Message Address for MSI

Table 3-29. Message Address Register (Offset Address: 74h)

| Bits   | Field       | Read/<br>Write | Value (Default) | Comment                           |
|--------|-------------|----------------|-----------------|-----------------------------------|
| 1:0    | Rsvd        | -              | -               | Reserved.                         |
| 31 : 2 | MSI Address | RW             | 0h              | System-specified message address. |

#### 3.2.3.4 Message Upper Address for MSI

#### Table 3-30. Message Upper Address Register (Offset Address: 78h)

| Bits   | Field             | Read/<br>Write | Value (Default) | Comment                           |
|--------|-------------------|----------------|-----------------|-----------------------------------|
| 31 : 0 | MSI Upper Address | RW             | 0h              | System-specified message address. |

#### 3.2.3.5 Message Data for MSI

| Bits   | Field    | Read/<br>Write | Value (Default) | Comment                        |
|--------|----------|----------------|-----------------|--------------------------------|
| 15 : 0 | MSI Data | RW             | 0h              | System-specified message data. |

#### Table 3-31. Message Data Register (Offset Address: 7Ch)

#### 3.2.3.6 Mask Bits for MSI

Table 3-32. Mask Bits Register (Offset Address: 80h)

| Bits   | Field         | Read/<br>Write | Value (Default) | Comment                                                                                        |
|--------|---------------|----------------|-----------------|------------------------------------------------------------------------------------------------|
| 31 : 0 | MSI Mask bits | RW             | 0h              | For each Mask bit that is set, the function is prohibited from sending the associated message. |

### 3.2.3.7 Pending Bits for MSI

Table 3-33. Pending Bits Register (Offset Address: 84h)

| Bits   | Field            | Read/<br>Write | Value (Default) | Comment                            |
|--------|------------------|----------------|-----------------|------------------------------------|
| 31 : 0 | MSI Pending bits | RO             | 0h              | Does not support MSI Pending bits. |



## 3.2.4 MSI-X Capabilities

## 3.2.4.1 Capabilities List Register for MSI-X

| Bits   | Field    | Read/<br>Write | Value (Default) | Comment                                |
|--------|----------|----------------|-----------------|----------------------------------------|
| 7:0    | Cap_ID   | RO             | 11h             | ID for MSI-X Capability reg.           |
| 15 : 8 | Next_Ptr | RO             | A0h             | Pointer to the next capabilities list. |

#### Table 3-34. Capabilities List Register (Offset Address: 90h)

#### 3.2.4.2 Message Control for MSI-X

| Bits    | Field         | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                          |
|---------|---------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10 : 0  | Table Size    | RO             | 111b            | MSI-X Table Size. This controller<br>supports 8 entries.                                                                                                                                                         |
| 13 : 11 | Rsvd          | -              | -               | Reserved.                                                                                                                                                                                                        |
| 14      | Function Mask | RW             | Ob              | If 1, all of the vectors associated<br>with the function are masked,<br>regardless of their per-vector Mask<br>bit states.<br>If 0, each vector's mask bit<br>determines whether the vector is<br>masked or not. |
| 15      | MSI-X Enable  | RW             | Ob              | If 1 and the MSI Enable bit in the<br>MSI Message Control register is 0,<br>the function is permitted to use MSI-<br>X.                                                                                          |

#### Table 3-35. Message Control Register (Offset Address: 92h)

#### 3.2.4.3 Table Offset / Table BIR for MSI-X

| Table 3-36. | Table Offset / Table BIR Register (Offset Address: 94h) |
|-------------|---------------------------------------------------------|
| 14510 0 001 |                                                         |

| Bits   | Field        | Read/<br>Write | Value (Default) | Comment                                                       |
|--------|--------------|----------------|-----------------|---------------------------------------------------------------|
| 31 : 0 | Table Offset | RO             | 1000h           | Indicates that MSI-X table is located at BaseAddress + 1000h. |

### 3.2.4.4 PBA Offset for MSI-X

| Bits   | Field      | Read/<br>Write | Value (Default) | Comment                                                        |
|--------|------------|----------------|-----------------|----------------------------------------------------------------|
| 31 : 0 | PBA Offset | RO             | 1080h           | Indicates that MSI-X table is located at BaseAddress + 1080h . |

Table 3-37. Message Upper Address Register (Offset Address: 98h)



## 3.2.5 PCI Express Extended Capabilities

## 3.2.5.1 PCI Express Capabilities List Register

| Bits   | Field    | Read/<br>Write | Value (Default) | Comment                                |
|--------|----------|----------------|-----------------|----------------------------------------|
| 7:0    | Cap_ID   | RO             | 10h             | ID for PCI Express Capability reg.     |
| 15 : 8 | Next_Ptr | RO             | 0h              | Pointer to the next capabilities list. |

#### Table 3-38. PCI Express Capabilities List Register (Offset Address: A0h)

#### 3.2.5.2 PCI Express Capabilities Register

#### Table 3-39. PCI Express Capabilities Capability Register (Offset Address: A2h)

| Bits    | Field                       | Read/<br>Write | Value (Default) | Comment                                                                                                                                                           |
|---------|-----------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0     | Capability Version          | RO             | 10b             | Indicates PCI-SIG defined PCI<br>Express Capability structure version<br>number.                                                                                  |
| 7:4     | Device / Port Type          | RO             | Ob              | Indicates PCI Express Endpoint.                                                                                                                                   |
| 8       | Slot Implemented            | RO             | 0b              | This field is invalid for PCI Express<br>Endpoint.                                                                                                                |
| 13 : 9  | Interrupt Message<br>Number | RO             | Ob              | Indicates which MSI/MSI-X vector is<br>used for the interrupt message<br>generated in association with any of<br>the status bits of this capability<br>structure. |
| 15 : 14 | Rsvd                        | -              | -               | Reserved.                                                                                                                                                         |

#### 3.2.5.3 Device Capabilities Register

#### Table 3-40. Device Capabilities Register (Offset Address: A4h)

| Bits  | Field                           | Read/<br>Write | Value (Default) | Comment                                                                                                                                    |
|-------|---------------------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0   | Max_Payload_Size<br>Supported   | RO             | Ob              | Indicates the maximum payload size<br>that the Function can support for<br>TLPs. µPD720201/µPD720202<br>support 128bytes max payload size. |
| 4 : 3 | Phantom Functions<br>Supported  | RO             | 0b              | Does not support Phantom<br>Functions.                                                                                                     |
| 5     | Extended Tag Field<br>Supported | RO             | Ob              | Indicates the maximum supported<br>size of Tag field as a<br>Requester. µPD720201/µPD720202<br>support 5-bit Tag field.                    |



| Bits    | Field                              | Read/<br>Write | Value (Default) | Comment                                                                                                                                                   |
|---------|------------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8:6     | Endpoint L0s<br>Acceptable Latency | RO             | 111b            | Indicates the acceptable total<br>latency that an Endpoint can<br>withstand due to the transition from<br>L0s state to the L0 state. 111b is no<br>limit. |
| 11 : 9  | Endpoint L1 Acceptable<br>Latency  | RO             | 111b            | Indicates the acceptable total<br>latency that an Endpoint can<br>withstand due to the transition from<br>L1 state to the L0 state. 111b is no<br>limit.  |
| 14 : 12 | Rsvd                               | -              | -               | Reserved.                                                                                                                                                 |
| 15      | Role-Based Error<br>Reporting      | RO             | 1b              | Supports Error Reporting<br>functionality.                                                                                                                |
| 17 : 16 | Rsvd                               | -              | -               | Reserved.                                                                                                                                                 |
| 25 : 18 | Captured Slot Power<br>Limit Value | RO             | Ob              | In combination with the Slot Power<br>Limit Scale value, specifies the<br>upper limit on power supplied by<br>slot.                                       |
| 27 : 26 | Captured Slot Power<br>Limit Scale | RO             | 0b              | Specifies the scale used for the Slot<br>Power Limit Value.                                                                                               |
| 28      | Function Level Reset<br>Capability | RO             | 0b              | Optional Function Level Reset mechanism is not supported.                                                                                                 |
| 31 : 29 | Rsvd                               | -              | -               | Reserved.                                                                                                                                                 |

# 3.2.5.4 Device Control Register

| Table 3-41. Device Control Register (Offset A | Address: A8h) |
|-----------------------------------------------|---------------|
|-----------------------------------------------|---------------|

| Bits | Field                                   | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                  |
|------|-----------------------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Correctable Error<br>Reporting Enable   | RW             | Ob              | This bit, in conjunction with other<br>bits, controls sending ERR_COR<br>Message.                                                                                                        |
| 1    | Non-Fatal Error<br>Reporting Enable     | RW             | Ob              | This bit, in conjunction with other<br>bits, controls sending<br>ERR_NONFATAL Messages.                                                                                                  |
| 2    | Fatal Error Reporting<br>Enable         | RW             | Ob              | This bit, in conjunction with other<br>bits, controls sending ERR_FATAL<br>Messages.                                                                                                     |
| 3    | Unsupported Request<br>Reporting Enable | RW             | Ob              | This bit, in conjunction with other<br>bits, controls the signaling of<br>Unsupported Requests by sending<br>Error Messages.                                                             |
| 4    | Enable Relaxed<br>Ordering              | RW             | 1b              | $\mu$ PD720201/ $\mu$ PD720202 are<br>permitted to set the Relaxed<br>Ordering bit in the Attributes field of<br>transactions it initiates that do not<br>require strong write ordering. |



| Bits    | Field                              | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                    |
|---------|------------------------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5     | Max_Payload_Size                   | RW             | 0b              | This field sets maximum TLP<br>payload seize for<br>μPD720201/μPD720202.                                                                                                                                                   |
| 8       | Extended Tag Field<br>Enable       | RO             | 0b              | Does not support this capability.                                                                                                                                                                                          |
| 9       | Phantom Function<br>Enable         | RO             | 0b              | Does not support this capability.                                                                                                                                                                                          |
| 10      | Auxiliary (AUX) Power<br>PM Enable | RWS            | Ob              | When set this bit, enables a<br>Function to draw AUX power<br>independent of PME AUX power.                                                                                                                                |
| 11      | Enable No Snoop                    | RW             | 1b              | If this bit is Set,<br>$\mu$ PD720201/ $\mu$ PD720202 are<br>permitted to Set the No snoop bit in<br>the Requester Attributes of<br>transactions it initiates that do not<br>require hardware enforced cache<br>coherency. |
| 14 : 12 | Max_Read_Request_Si<br>ze          | RW             | 010b            | This field sets the maximum Read<br>Request size for the Function as a<br>Requester.                                                                                                                                       |
| 15      | Initiate Function Level<br>Reset   | RW             | Ob              | A write of 1b initiates Function Level<br>Reset to the Function. The value<br>read by software from this bit is<br>always 0b.                                                                                              |

## 3.2.5.5 Device Status Register

### Table 3-42. Device Status Register (Offset Address: AAh)

| Bits   | Field                           | Read/<br>Write | Value (Default) | Comment                                                                                                                       |
|--------|---------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------|
| 0      | Correctable Error<br>Detected   | RW1C           | Ob              | This bit indicates status of correctable errors detected.                                                                     |
| 1      | Non-Fatal Error<br>Detected     | RW1C           | 0b              | This bit indicates status of Non-Fatal errors detected.                                                                       |
| 2      | Fatal Error Detected            | RW1C           | 0b              | This bit indicates status of Fatal errors detected.                                                                           |
| 3      | Unsupported Request<br>Detected | RW1C           | Ob              | This bit indicates that<br>μPD720201/μPD720202 received<br>an Unsupported Request.                                            |
| 4      | AUX Power Detected              | RO             | Hwlnit          | If the AUXDET bit in<br>HCConfiguration register is set to<br>1b, this bit is set to1.                                        |
| 5      | Transactions Pending            | RO             | Ob              | When set, this bit indicates that $\mu$ PD720201/ $\mu$ PD720202 has issued Non-Posted Requests that have not been completed. |
| 15 : 6 | Rsvd                            | -              | -               | Reserved                                                                                                                      |



# 3.2.5.6 Link Capabilities Register

| Bits    | Field                                             | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                 |
|---------|---------------------------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0     | Supported Link Speeds                             | RO             | 10b             | This field indicates the supported<br>Link speeds of the associated Port.<br>$\mu$ PD720201/ $\mu$ PD720202 supports<br>5.0GT/s and 2.5GT/s Link speeds.                |
| 9:4     | Maximum Link Width                                | RO             | 1b              | This field indicates the maximum<br>Link width. µPD720201/µPD720201<br>supports 1Lane.                                                                                  |
| 11 : 10 | Active State Power<br>Management(ASPM)<br>Support | RO             | 11b             | This field indicates the level of<br>ASPM supported on the given PCI<br>Express Link.                                                                                   |
| 14 : 12 | L0s Exit Latency                                  | RO             | 110b            | This field indicates the L0s exit<br>latency for the given PCI Express<br>Link. 110b indicates 2us-4us.                                                                 |
| 17 : 15 | L1 Exit Latency                                   | RO             | 111b            | This field indicates the L1 exit<br>latency for the given PCI Express<br>Link. 111b indicates more than<br>64us.                                                        |
| 18      | Clock Power<br>Management                         | RO             | 1b              | 1b indicates that the component<br>tolerates the removal of any<br>reference clock via the " clock<br>request"(CLKREQ#) mechanism<br>when the Link is in the L1 states. |
| 21 : 19 | Rsvd                                              | -              | -               | Reserved.                                                                                                                                                               |
| 31 : 24 | Port Number                                       | RO             | Ob              | This field indicates the PCI Express<br>Port number for the given PCI<br>Express Link.                                                                                  |

Table 3-43. Link Capabilities Register (Offset Address: ACh)

#### 3.2.5.7 Link Control Register

| Table 3-44. | Link Control Register ( | Offset Address: B0h) |
|-------------|-------------------------|----------------------|
|-------------|-------------------------|----------------------|

| Bits | Field                                             | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                             |
|------|---------------------------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0  | Active State Power<br>Management(ASPM)<br>Control | RW             | HwInit          | This field controls the level of ASPM<br>supported on the given PCI Express<br>Link. If the PSEL bit in<br>HCConfiguration register is set to<br>0b, default value is 11b.<br>00b : Disabled<br>01b : L0s Entry Enabled<br>10b : L1 Entry Enabled<br>11b : L0s and L1 Entry enabled |
| 2    | Rsvd                                              | -              | -               | Reserved.                                                                                                                                                                                                                                                                           |



| Bits    | Field                                | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                               |
|---------|--------------------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3       | Read Completion<br>Boundary (RCB)    | RO             | 0b              | Read Completion Boundary is 64byte.                                                                                                                                                                                                                                                                                                   |
| 4       | Link Disable                         | RO             | Ob              | This bit disables the Link by<br>directing the LTSSM to the Disable<br>state when Set. This bit is reserved<br>on Endpoints, PCI Express to<br>PCI/PCI-X bridges, and Upstream<br>Ports of Switches.                                                                                                                                  |
| 5       | Retrain Link                         | RO             | Ob              | This bit is not applicable and is<br>reserved for Endpoints, PCI Express<br>to PCI/PCI-X bridges, and Upstream<br>Ports of Switches. This bit always<br>returns 0b when read.                                                                                                                                                         |
| 6       | Common Clock<br>Configuration        | RW             | Ob              | When Set, this bit indicates that this<br>component and the component at<br>the opposite end of this Link are<br>operating with a distributed common<br>reference clock.                                                                                                                                                              |
| 7       | Extended Sync                        | RW             | Ob              | When Set, this bit forces the<br>transmission of additional Ordered<br>Sets when exiting the L0s state and<br>when in the Recovery state.                                                                                                                                                                                             |
| 8       | Enable Clock Power<br>Management     | RW             | 1b              | <ul> <li>0b: Clock power management is disabled and<br/>μPD720201/μPD720202 hold<br/>CLKREQ# signal low.</li> <li>1b: When this bit is Set,<br/>μPD720201/μPD720202 are<br/>permitted to use CLKREQ# signal to<br/>power manage Link clock according<br/>to protocol defined in appropriate<br/>form factor specification.</li> </ul> |
|         |                                      |                |                 | If the CLKREQFORCE bit in<br>HCConfiguration register is '1',<br>CLKREQ# signal always is held low<br>although Enable Clock Power<br>Management bit is '1'.                                                                                                                                                                           |
| 9       | Hardware Autonomous<br>Width Disable | RO             | 0b              | Disables hardware from changing the Link width.                                                                                                                                                                                                                                                                                       |
| 15 : 10 | Rsvd                                 | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                             |



## 3.2.5.8 Link Status Register

| Bits    | Field                          | Read/<br>Write | Value (Default) | Comment                                                                                                                                                             |
|---------|--------------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0     | Current Link Speed             | RO             | 1b              | This field indicates the negotiated<br>Link speed of the given PCI Express<br>Link.<br>0001b : 2.5GT/s PCI Express Link<br>0010b : 5.0GT/s PCI Express Link         |
| 9:4     | Negotiated Link Width          | RO             | 1b              | This field indicates the negotiated width of the given PCI Express Link.                                                                                            |
| 11 : 10 | Rsvd                           | -              | -               | Reserved.                                                                                                                                                           |
| 12      | Slot Clock Configuration       | RO             | 1b              | This bit indicates that the component uses the same physical reference clock that the platform provides on the connector.                                           |
| 13      | Data Link Layer Link<br>Active | RO             | Ob              | This bit indicates the status of the<br>Data Link Control and Management<br>State Machine. It returns a '1'b to<br>indicate the DL_Active state, '0'b<br>otherwise. |
| 15 : 14 | Rsvd                           | -              | -               | Reserved.                                                                                                                                                           |

Table 3-45. Link Status Register (Offset Address: B2h)

### 3.2.5.9 Device Capabilities 2 Register

| Bits    | Field                                   | Read/<br>Write | Value (Default) | Comment                                                                                 |
|---------|-----------------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------|
| 3:0     | Completion Timeout<br>Ranges Supported  | RO             | 0b              | Completion Timeout programming not supported.                                           |
| 4       | Completion Timeout<br>Disable Supported | RO             | 1b              | Indicates support for the Completion Timeout Disable mechanism.                         |
| 10 : 5  | Rsvd                                    | -              | -               | Reserved.                                                                               |
| 11      | LTR Mechanism<br>Supported              | RO             | 1b              | Indicates support for the Latency<br>Tolerance Reporting (LTR)<br>mechanism capability. |
| 31 : 12 | Rsvd                                    | -              | -               | Reserved.                                                                               |

Table 3-46. Device Capabilities 2 Register (Offset Address: C4h)

# 3.2.5.10 Device Control 2 Register

| Table 3-47. | Device Control 2 Register (Offset Address: C8h) |
|-------------|-------------------------------------------------|
|-------------|-------------------------------------------------|

| Bits | Field                       | Read/<br>Write | Value (Default) | Comment                       |
|------|-----------------------------|----------------|-----------------|-------------------------------|
| 3:0  | Completion Timeout<br>Value | RW             | Ob              | Default range : 50us to 50ms. |

| Bits    | Field                         | Read/<br>Write | Value (Default) | Comment                                                                           |
|---------|-------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------|
| 4       | Completion Timeout<br>Disable | RW             | Ob              | When Set, this bit disables the<br>Completion Timeout mechanism.                  |
| 9:5     | Rsvd                          | -              | -               | Reserved.                                                                         |
| 10      | LTR Mechanism Enable          | RW             | Ob              | When Set to 1b, this bit enables the Latency Tolerance Reporting (LTR) mechanism. |
| 15 : 11 | Rsvd                          | -              | -               | Reserved.                                                                         |

## 3.2.5.11 Device Status 2 Register

| Table 3-48  | Device Status 2 Register (Offset Address: CAh) |
|-------------|------------------------------------------------|
| Table 3-40. | Device Status z Register (Onset Address. CAI)  |

| Bits   | Field | Read/<br>Write | Value (Default) | Comment   |
|--------|-------|----------------|-----------------|-----------|
| 15 : 0 | Rsvd  | -              | -               | Reserved. |

## 3.2.5.12 Link Capabilities 2 Register

#### Table 3-49. Link Capabilities 2 Register (Offset Address: CCh)

| Bits   | Field | Read/<br>Write | Value (Default) | Comment   |
|--------|-------|----------------|-----------------|-----------|
| 31 : 0 | Rsvd  | -              | -               | Reserved. |

#### 3.2.5.13 Link Control 2 Register

#### Table 3-50. Link Control 2 Register (Offset Address: D0h)

| Bits | Field             | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                    |
|------|-------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | Target Link Speed | RWS            | 10b             | This field is used to set the target<br>compliance mode speed when<br>software is using the Enter<br>Compliance bit to force a Link into<br>compliance mode.<br>0010b : 5.0GT/s Target Link Speed          |
| 4    | Enter Compliance  | RWS            | Ob              | Software is permitted to force a Link<br>to enter Compliance mode at the<br>Target Link Speed by setting this bit<br>to 1b in both components on a Link<br>and then initiating a hot reset on the<br>Link. |



| Bits | Field                                | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                         |
|------|--------------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5    | Hardware Autonomous<br>Speed Disable | RWS            | Ob              | When Set, this bit disables<br>hardware from changing the Link<br>speed for device-specific reasons<br>other than attempting to correct<br>unreliable Link operation by<br>reducing Link speed. |
| 6    | Rsvd                                 | -              | -               | Reserved.                                                                                                                                                                                       |
| 9:7  | Transmit Margin                      | RWS            | Ob              | This field controls the value of the<br>non-deemphasized voltage level at<br>the Transmitter pins. This register is<br>intended for debug, compliance<br>testing purposes only.                 |
| 10   | Enter Modified<br>Compliance         | RWS            | Ob              | When this bit is set to 1b, the device<br>transmits Modified Compliance<br>Pattern if the LTSSM enters<br>Polling.Compliance substate.                                                          |
| 11   | Compliance SOS                       | RWS            | Ob              | When set to 1b, the LTSSM is<br>required to send SKP Ordered Sets<br>periodically in between the<br>(modified) compliance patterns,.                                                            |
| 12   | Compliance De-<br>emphasis           | RWS            | Ob              | This bit sets the de-emphasis level<br>in Polling.Compliance state if the<br>entry occurred due to the Enter<br>Compliance bit being 1b.                                                        |

## 3.2.5.14 Link Status 2 Register

| Bits   | Field                        | Read/<br>Write | Value (Default) | Comment                                                                                                                  |
|--------|------------------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------|
| 0      | Current De-emphasis<br>Level | RO             | 1b              | When the Link is operating at 5GT/s<br>speed, this bit reflects the level of<br>de-emphasis.<br>1b : -3.5dB<br>0b : -6dB |
| 15 : 1 | Rsvd                         | -              | -               | Reserved.                                                                                                                |



## 3.2.6 RENESAS Specific Registers

#### 3.2.6.1 FW Version Register

| Bits    | Field           | Read/<br>Write | Value (Default) | Comment          |
|---------|-----------------|----------------|-----------------|------------------|
| 7:0     | Rsvd.           | RO             | HwInit          | Reserved         |
| 15 : 8  | FW Version Low  | RO             | HwInit          | FW Version Low.  |
| 23 : 16 | FW Version High | RO             | HwInit          | FW Version High. |
| 31 : 24 | Rsvd            | RO             | HwInit          | Reserved         |

#### Table 3-52. FW Register (Offset Address: 6Ch)

#### 3.2.6.2 PHY Control 0 Register

### Table 3-53. PHY Control 0 Register (Offset Address: DCh)

| Bits   | Field | Read/<br>Write | Value (Default) | Comment  |
|--------|-------|----------------|-----------------|----------|
| 31 : 0 | Rsvd. | RW             | HwInit          | Reserved |

#### 3.2.6.3 PHY Control 1 Register

|  | Table 3-54. | PHY Control 1 Register (Offset Address: E0h) |
|--|-------------|----------------------------------------------|
|--|-------------|----------------------------------------------|

| Bits   | Field | Read/<br>Write   | Value (Default) | Comment  |
|--------|-------|------------------|-----------------|----------|
| 31 : 0 | Rsvd  | RW (µPD720201)   | HwInit          | Reserved |
|        |       | Rsvd (µPD720202) |                 |          |



# 3.2.6.4 PHY Control 2 Register

<R>

| Bits      | Field      | Read/<br>Write | Value (Default) | Comment                                                                                                |
|-----------|------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------|
| μPD720201 |            | •              |                 |                                                                                                        |
| 3:0       | BC_MODE_P1 | RW             | 0000b           | Battery charging port type for<br>PORT1. Can be set to one of the<br>following:.                       |
|           |            |                |                 | 0000b : SDP only                                                                                       |
|           |            |                |                 | 0001b : CDP only                                                                                       |
|           |            |                |                 | 0010b : SDP – DCP                                                                                      |
|           |            |                |                 | 0011b : CDP – DCP                                                                                      |
|           |            |                |                 | 0100b : SDP – FVO1                                                                                     |
|           |            |                |                 | 0101b : CDP – FVO1                                                                                     |
|           |            |                |                 | 0110b : SDP – FVO2                                                                                     |
|           |            |                |                 | 0111b : SDP – FVO2                                                                                     |
|           |            |                |                 | 1111b – 1000b : Reserved                                                                               |
| 7:4       | BC_MODE_P2 | RW             | 0000b           | Battery charging port type for<br>PORT2. Can be set to one of the<br>values listed for bits 3:0 above. |
| 11 : 8    | BC_MODE_P3 | RW             | 0000b           | Battery charging port type for<br>PORT3. Can be set to one of the<br>values listed for bits 3:0 above. |
| 15 : 12   | BC_MODE_P4 | RW             | 0000b           | Battery charging port type for<br>PORT4. Can be set to one of the<br>values listed for bits 3:0 above. |
| 17 : 16   | TRTFCTL_P1 | RW             | 01b             | Hi-Speed Eye Tr/Tf fine control for<br>PORT1.                                                          |
|           |            |                |                 | 00b : -1 (make low pitch)                                                                              |
|           |            |                |                 | 01b : 0 (default)                                                                                      |
|           |            |                |                 | 10b : +1                                                                                               |
|           |            |                |                 | 11b : +2 (make steep pitch)                                                                            |
| 19 : 18   | TRTFCTL_P2 | RW             | 01b             | Hi-Speed Eye Tr/Tf fine control for<br>PORT2.<br>00b : -1 (make low pitch)                             |
|           |            |                |                 | 01b : 0 (default)                                                                                      |
|           |            |                |                 | 10b : +1                                                                                               |
|           |            |                |                 | 11b : +2 (make steep pitch)                                                                            |
| 21 : 20   | TRTFCTL_P3 | RW             | 01b             | Hi-Speed Eye Tr/Tf fine control for<br>PORT3.                                                          |
|           |            |                |                 | 00b : -1 (make low pitch)                                                                              |
|           |            |                |                 | 01b : 0 (default)                                                                                      |
|           |            |                |                 | 10b : +1                                                                                               |
|           |            |                |                 | 11b : +2 (make steep pitch)                                                                            |



| Bits      | Field        | Read/<br>Write | Value (Default) | Comment                                                                                                |
|-----------|--------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------|
| 23 : 22   | TRTFCTL_P4   | RW             | 01b             | Hi-Speed Eye Tr/Tf fine control for<br>PORT4.                                                          |
|           |              |                |                 | 00b : -1 (make low pitch)                                                                              |
|           |              |                |                 | 01b : 0 (default)                                                                                      |
|           |              |                |                 | 10b : +1                                                                                               |
|           |              |                |                 | 11b : +2 (make steep pitch)                                                                            |
| 31 : 24   | Rsvd         | Rsvd           | HwInit          | Reserved                                                                                               |
| μPD720202 |              |                |                 |                                                                                                        |
| 3:0       | BC_MODE_P1   | RW             | 0000b           | Battery charging port type for<br>PORT1. Can be set to one of the<br>following:                        |
|           |              |                |                 | 0000b : SDP only                                                                                       |
|           |              |                |                 | 0001b : CDP only                                                                                       |
|           |              |                |                 | 0010b : SDP – DCP                                                                                      |
|           |              |                |                 | 0011b : CDP – DCP                                                                                      |
|           |              |                |                 | 0100b : SDP – FVO1                                                                                     |
|           |              |                |                 | 0101b : CDP – FVO1                                                                                     |
|           |              |                |                 | 0110b : SDP – FVO2                                                                                     |
|           |              |                |                 | 0111b : SDP – FVO2                                                                                     |
|           |              |                |                 | 1111b – 1000b : Reserved                                                                               |
| 7:4       | BC_MODE_P2   | RW             | 0000b           | Battery charging port type for<br>PORT2. Can be set to one of the<br>values listed for bits 3:0 above. |
| 15 : 8    | Rsvd         | Rsvd           | 0b              | Reserved                                                                                               |
| 19 : 16   | TRTFCTL_P1P2 | RW             | 0011b           | Hi-Speed Eye Tr/Tf fine control for PORT1.                                                             |
|           |              |                |                 | X0X0b : -1 (make low pitch)                                                                            |
|           |              |                |                 | X0X1b : 0 (default)                                                                                    |
|           |              |                |                 | X1X0b : +1                                                                                             |
|           |              |                |                 | X1X1b : +2 (make steep pitch)                                                                          |
|           |              |                |                 | Hi-Speed Eye Tr/Tf fine control for PORT2.                                                             |
|           |              |                |                 | 0X0Xb : -1 (make low pitch)                                                                            |
|           |              |                |                 | 0X1Xb : 0 (default)                                                                                    |
|           |              |                |                 | 1X0Xb : +1                                                                                             |
|           |              |                |                 | 1X1Xb : +2 (make steep pitch)                                                                          |
|           |              |                |                 | Note."X" means "don't care"                                                                            |
| 31 : 20   | Rsvd         | Rsvd           | 0b              | Reserved                                                                                               |



# 3.2.6.5 Host Controller Configuration (HCConfiguration) Register

|         |                             | -              | on Register (Offset | -<br>-                                                                                                                                                                                                                                                      |
|---------|-----------------------------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits    | Field                       | Read/<br>Write | Value (Default)     | Comment                                                                                                                                                                                                                                                     |
| 7:0     | Rsvd                        | RW             | 0b                  | Reserved.                                                                                                                                                                                                                                                   |
| 8       | DeviceNonRemoval1<br>Enable | RW             | Ob                  | When set to'1b', the $\mu$ PD720201<br>forces the Device Removal(DR) bit<br>to '1b' in both the PORT1 PORTSC<br>and PORT5 PORTSC. The<br>$\mu$ PD720202 forces the DR bit to '1b'<br>in both the PORT1 PORTSC and<br>PORT3 PORTSC.                          |
| 9       | DeviceNonRemoval2<br>Enable | RW             | Ob                  | When set to'1b', the $\mu$ PD720201<br>forces the Device Removal(DR) bit<br>to '1b' in both the PORT2 PORTSC<br>and PORT6 PORTSC. The<br>$\mu$ PD720202 forces the DR bit to '1b'<br>in both the PORT2 PORTSC and<br>PORT4 PORTSC.                          |
| 10      | DeviceNonRemoval3<br>Enable | RW             | Ob                  | When set to'1b', the µPD720201<br>forces the Device Removal(DR) bit<br>to '1b' in both the PORT3 PORTSC<br>and PORT7 PORTSC.                                                                                                                                |
| 11      | DeviceNonRemoval4<br>Enable | RW             | Ob                  | When set to'1b', the $\mu$ PD720201<br>forces the Device Removal(DR) bit<br>to '1b' in both the PORT4 PORTSC<br>and PORT8 PORTSC.                                                                                                                           |
| 15 : 12 | Reserved                    | RW             | 0000b               | Reserved.                                                                                                                                                                                                                                                   |
| 16      | UsePPON                     | RW             | 1b                  | When set to '0b', the µPD720201<br>and µPD720202 force the Port<br>Power Control (PPC) bit to '0b' in<br>the HCCPARAMS register. When<br>VBUS is not controlled by the PPON<br>pin, this bit should be set to '0b'.                                         |
| 18 : 17 | DisablePortCount            | RW             | 00b                 | μ/PD720201<br>00b :All ports are enabled.<br>01b : Port 4 and Port 8 are disabled.<br>10b : Port 3,4,7 and 8 are disabled.<br>11b : Port 2,3,4,6,7 and 8 are<br>disabled.<br>μ/PD720202<br>00b : All ports are enabled.<br>01b : Port 2 and 4 are disabled. |
| 23 : 19 | Reserved                    | RW             | 00000b              | Reserved.                                                                                                                                                                                                                                                   |
| 24      | PSEL                        | RW             | 1b                  | When set to '1b', the default value of<br>the Active State Power<br>Management Control fields in the<br>PCI Express Link Control Register is<br>00b. When this bit is '0b', the default<br>value is 11b.                                                    |

Table 3-56. HCConfiguration Register (Offset Address: E8h)



| Bits    | Field                             | Read/<br>Write | Value (Default) | Comment                                                                                                              |
|---------|-----------------------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------|
| 25      | Reserved                          | RW             | 0b              | Reserved.                                                                                                            |
| 26      | AUXDET                            | RW             | 1b              | Auxiliary Power Detect. When the<br>system supports remote wakeup<br>from D3cold, this bit should be set to<br>'1b'. |
| 27      | CLKREQ Force Disable              | RW             | Ob              | When set to '1b', $\mu$ PD720201 and $\mu$ PD720202 force the CLKREQ# disabled.                                      |
| 28      | SerialNumber Capability<br>Enable | RW             | 0b              | When set to '1b', Serial Number Capability area is enabled.                                                          |
| 31 : 29 | Reserved                          | RW             | 0b              | Reserved.                                                                                                            |



### 3.2.6.6 External ROM Information Register

| Bits   | Field           | Read/<br>Write | Value (Default) | Comment                                                                    |
|--------|-----------------|----------------|-----------------|----------------------------------------------------------------------------|
| 31 : 0 | ROM Information | RO             | 0000h           | When system has mounted the External ROM, HW will set the External ROM ID. |

Table 3-57. External ROM Information Register (Offset Address: ECh)

## 3.2.6.7 External ROM Configuration Register

#### Table 3-58. External ROM Configuration Register (Offset Address: F0h)

| Bits   | Field         | Read/<br>Write | Value (Default) | Comment                                                                                             |
|--------|---------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------|
| 31 : 0 | ROM Parameter | RW             | 0000h           | To access the External ROM, the<br>software must set the ROM<br>Parameter.<br>Refer to section 6.2. |

### 3.2.6.8 FW Download Control and Status Register

| Bits | Field              | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                       |
|------|--------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | FW Download Enable | RW             | Ob              | When set to '1b', DATA0 and<br>DATA1 register are enabled for FW<br>download by BIOS. When FW<br>download is completed, this bit must<br>be set to '0b'. After setting '0b',<br>Result Code field is updated. |
| 1    | FW Download Lock   | RW1S           | Ob              | When set to '1b', FW Download<br>process never operates even if FW<br>Download Enable is '1b'. Once set,<br>this bit remains '1b' until PONRSTB<br>is asserted.                                               |
| 3:2  | Reserved           | RO             | 00b             | Reserved                                                                                                                                                                                                      |
| 6:4  | Result Code        | RO             | Ob              | This field shows the result of FW<br>Download.<br>000b : Invalid (no result yet)<br>001b : Success<br>010b : Error<br>111b ~ 011b : Reserved.                                                                 |
| 7    | Reserved           | RO             | 0b              | Reserved.                                                                                                                                                                                                     |

#### Table 3-59. FW Download Control and Status Register (Offset Address: F4h)



| Bits    | Field     | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                     |
|---------|-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8       | Set DATA0 | RW1S           | Ob              | When set to '1b', a download<br>request is initiated to the<br>$\mu$ PD720201/ $\mu$ PD720202. Before set<br>to '1b', FW data shall be written in<br>the Data0 Register. When Data0<br>download is completed, this bit is<br>automatically cleared to '0b'. |
| 9       | Set DATA1 | RW1S           | Ob              | When set to '1b', a download<br>request is initiated to the<br>$\mu$ PD720201/ $\mu$ PD720202. Before set<br>to '1b', FW data shall be written in<br>the Data1 Register. When Data1<br>download is completed, this bit is<br>automatically cleared to '0b'. |
| 15 : 10 | Reserved  | RO             | 00000b          | Reserved.                                                                                                                                                                                                                                                   |

## 3.2.6.9 External ROM Access Control and Status Register

| Bits  | Field                         | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                             |
|-------|-------------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | External ROM Access<br>Enable | RW             | Ob              | When set to '1b', accessing an<br>external ROM is enabled. It is<br>prohibited to set both this bit and<br>FW Download Enable to '1b' at the<br>same time. Before writing '1b' to this<br>bit, the DATA0 register must be set<br>to 53524F4Dh to enable FW writing. |
| 1     | External ROM Erase            | RW             | Ob              | When this bit is set to '1b', External<br>ROM Data is erased. When this<br>operation is complete, this bit is<br>cleared to '0b' automatically. Before<br>writing '1b' to this bit, the DATA0<br>register must be set to 5A65726Fh.                                 |
| 2     | Reload                        | RW             | Ob              | When this bit is set to '1b', External<br>ROM Data is reloaded. This function<br>is used when immediate reload is<br>required after External ROM is<br>updated. At the completion of reload<br>process, this bit is cleared to '0b'<br>automatically.               |
| 3     | Reserved                      | RO             | Ob              | Reserved                                                                                                                                                                                                                                                            |
| 6 : 4 | Result Code                   | RO             | 000b            | This field shows the result of<br>External ROM update process.                                                                                                                                                                                                      |
|       |                               |                |                 | 000b : Invalid (no result yet)<br>001b : Success<br>010b : Error<br>111b~011b : Reserved.                                                                                                                                                                           |
| 7     | Reserved                      | RO             | 0b              | Reserved.                                                                                                                                                                                                                                                           |

#### Table 3-60. FW Control and Status Register (Offset Address: F6h)

| Bits    | Field               | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                          |
|---------|---------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8       | Set DATA0           | RW1S           | Ob              | When set to'1b', External ROM<br>Write Request is initiated. Before<br>setting to '1b', FW data shall be<br>written in the DATA0 register. When<br>the data0 download is completed,<br>this bit is automatically cleared to<br>'0b'. Setting Get Data0 or Get<br>DATA1 while Set DATA0 is '1b'<br>results in undefined behavior. |
| 9       | Set DATA1           | RW1S           | Ob              | When set to'1b', External ROM<br>Write Request is initiated. Before<br>setting to '1b', FW data shall be<br>written in the DATA1 register. When<br>the data1 download is completed,<br>this bit is automatically cleared to<br>'0b'. Setting Get Data0 or Get<br>DATA1 while Set DATA1 is '1b'<br>results in undefined behavior. |
| 10      | Get DATA0           | RW1S           | Ob              | When set to'1b', External ROM<br>Read Request is initiated. This bit is<br>automatically cleared to '0b' when<br>valid data is available in the Data0<br>register. Setting Set Data0 or Set<br>DATA1 while Get DATA0 is '1b'<br>results in undefined behavior.                                                                   |
| 11      | Get DATA1           | RW1S           | Ob              | When set to'1b', External ROM<br>Read Request is initiated. This bit is<br>automatically cleared to '0b' when<br>valid data is available in the Data1<br>register. Setting Set Data0 or Set<br>DATA1 while Get DATA1 is '1b'<br>results in undefined behavior.                                                                   |
| 14 : 12 | Reserved            | RO             | 000b            | Reserved                                                                                                                                                                                                                                                                                                                         |
| 15      | External ROM Exists | RO             | HwInit          | Indicates that the External ROM is<br>connected. Even if the external<br>ROM exists, FW can be<br>downloaded from External ROM . In<br>this case, FW in the xHC is<br>overwritten by FW download data.<br>1 : External ROM Exists<br>0 : No External ROM Exists                                                                  |

## 3.2.6.10 DATA0 Register

### Table 3-61. DATA0 Register (Offset Address: F8h)

| Bits   | Field | Read/<br>Write | Value (Default) | Comment                                              |
|--------|-------|----------------|-----------------|------------------------------------------------------|
| 31 : 0 | DATA0 | RW             | 0000h           | This register is a window to write and read FW data. |



# 3.2.6.11 DATA1 Register

| Bits   | Field | Read/<br>Write | Value (Default) | Comment                                              |
|--------|-------|----------------|-----------------|------------------------------------------------------|
| 31 : 0 | DATA1 | RW             | 0000h           | This register is a window to write and read FW data. |

Table 3-62. DATA1 Register (Offset Address: FCh)



## 3.2.7 Advanced Error Reporting Capabilities

## 3.2.7.1 Advanced Error Reporting Enhanced Capability Header Register

| Table 3-63. | Advanced Error Reporting Enhanced Capability Header Register (Offset Address: 100h) |
|-------------|-------------------------------------------------------------------------------------|
|-------------|-------------------------------------------------------------------------------------|

| Bits    | Field                                 | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                   |
|---------|---------------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 0  | PCI Express Extended<br>Capability ID | RO             | 1h              | ID for the Advanced Error Reporting Capability is 0001h.                                                                                                                                                                                                  |
| 19 : 16 | Capability Version                    | RO             | 1h              | Indicates the version of the Capability structure present.                                                                                                                                                                                                |
| 31 : 20 | Next Capability Offset                | RO             | HwInit          | This field contains the offset to the<br>next PCI Express Capability<br>structure.<br>When SerialNumber Capability<br>Enable bit is set to '1b', this field is<br>140h. When SerialNumber<br>Capability Enable bit is set to '0b',<br>this field is 150h. |

### 3.2.7.2 Uncorrectable Error Status Register

| Table 3-64. | Uncorrectable Error Status Register (Offset Address: 104h) |
|-------------|------------------------------------------------------------|
|-------------|------------------------------------------------------------|

| Bits | Field                                 | Read/<br>Write | Value (Default) | Comment                                           |
|------|---------------------------------------|----------------|-----------------|---------------------------------------------------|
| 3:0  | Rsvd                                  | -              | -               | Reserved                                          |
| 4    | Data Link Protocol Error<br>Status    | RW1CS          | 0b              | Data Link Protocol Error Status.                  |
| 5    | Surprise Down Error<br>Status         | RO             | 0b              | μPD720201/μPD720202 does not support this status. |
| 11:6 | Rsvd                                  | -              | -               | Reserved.                                         |
| 12   | Poisoned TLP Status                   | RW1CS          | 0b              | Poisoned TLP Status.                              |
| 13   | Flow Control Protocol<br>Error Status | RO             | Ob              | μPD720201/μPD720202 does not support this status. |
| 14   | Completion Timeout<br>Status          | RW1CS          | 0b              | Completion Timeout Status.                        |
| 15   | Completer Abort Status                | RW1CS          | 0b              | Completer Abort Status.                           |
| 16   | Unexpected Completion<br>Status       | RW1CS          | Ob              | Unexpected Completion Status.                     |
| 17   | Receiver Overflow<br>Status           | RW1CS          | 0b              | Receiver Overflow Status.                         |
| 18   | Malformed TLP Status                  | RW1CS          | 0b              | Malformed TLP Status.                             |
| 19   | ECRC Error Status                     | RO             | Ob              | μPD720201/μPD720202 does not support this status. |
| 20   | Unsupported Request<br>Error Status   | RW1CS          | 0b              | Unsupported Request Error Status.                 |

| Bits    | Field | Read/<br>Write | Value (Default) | Comment   |
|---------|-------|----------------|-----------------|-----------|
| 31 : 21 | Rsvd  | -              | -               | Reserved. |

### 3.2.7.3 Uncorrectable Error Mask Register

| Bits    | Field                               | Read/<br>Write | Value (Default) | Comment                                           |
|---------|-------------------------------------|----------------|-----------------|---------------------------------------------------|
| 3:0     | Rsvd                                | -              | -               | Reserved.                                         |
| 4       | Data Link Protocol Error<br>Mask    | RWS            | 0b              | Data Link Protocol Error Mask.                    |
| 5       | Surprise Down Error<br>Mask         | RO             | Ob              | μPD720201/μPD720202 does not support this status. |
| 11:6    | Rsvd                                | -              | -               | Reserved.                                         |
| 12      | Poisoned TLP Mask                   | RWS            | 0b              | Poisoned TLP Mask.                                |
| 13      | Flow Control Protocol<br>Error Mask | RO             | Ob              | μPD720201/μPD720202 does not support this status. |
| 14      | Completion Timeout<br>Mask          | RWS            | 0b              | Completion Timeout Mask.                          |
| 15      | Completer Abort Mask                | RWS            | 0b              | Completer Abort Mask.                             |
| 16      | Unexpected Completion<br>Mask       | RWS            | 0b              | Unexpected Completion Mask.                       |
| 17      | Receiver Overflow Mask              | RWS            | 0b              | Receiver Overflow Mask.                           |
| 18      | Malformed TLP Mask                  | RWS            | 0b              | Malformed TLP Mask.                               |
| 19      | ECRC Error Mask                     | RO             | 0b              | μPD720201/μPD720202 does not support this status. |
| 20      | Unsupported Request<br>Error Mask   | RWS            | Ob              | Unsupported Request Error Mask.                   |
| 31 : 21 | Rsvd                                | -              | -               | Reserved.                                         |

#### Table 3-65. Uncorrectable Error Status Register (Offset Address: 108h)

## 3.2.7.4 Uncorrectable Error Severity Register

| Table 3-66. | Uncorrectable Error Severity Register (Offset Address: 10Ch) |
|-------------|--------------------------------------------------------------|
|             |                                                              |

| Bits   | Field                                | Read/<br>Write | Value (Default) | Comment                                           |
|--------|--------------------------------------|----------------|-----------------|---------------------------------------------------|
| 3:0    | Rsvd                                 | -              | -               | Reserved.                                         |
| 4      | Data Link Protocol Error<br>Severity | RWS            | 1b              | Data Link Protocol Error Severity.                |
| 5      | Surprise Down Error<br>Severity      | RO             | 1b              | μPD720201/μPD720202 does not support this status. |
| 11 : 6 | Rsvd                                 | -              | -               | Reserved.                                         |
| 12     | Poisoned TLP Severity                | RWS            | 0b              | Poisoned TLP Severity.                            |



| Bits    | Field                                   | Read/<br>Write | Value (Default) | Comment                                           |
|---------|-----------------------------------------|----------------|-----------------|---------------------------------------------------|
| 13      | Flow Control Protocol<br>Error Severity | RO             | 1b              | μPD720201/μPD720202 does not support this status. |
| 14      | Completion Timeout<br>Severity          | RWS            | Ob              | Completion Timeout Severity.                      |
| 15      | Completer Abort<br>Severity             | RWS            | Ob              | Completer Abort Severity.                         |
| 16      | Unexpected Completion<br>Severity       | RWS            | Ob              | Unexpected Completion Severity.                   |
| 17      | Receiver Overflow<br>Severity           | RWS            | 1b              | Receiver Overflow Severity.                       |
| 18      | Malformed TLP Severity                  | RWS            | 1b              | Malformed TLP Severity.                           |
| 19      | ECRC Error Severity                     | RO             | Ob              | μPD720201/μPD720202 does not support this status. |
| 20      | Unsupported Request<br>Error Severity   | RWS            | 0b              | Unsupported Request Error<br>Severity.            |
| 31 : 21 | Rsvd                                    | -              | -               | Reserved.                                         |

## 3.2.7.5 Correctable Error Status Register

#### Table 3-67. Correctable Error Status Register (Offset Address: 110h)

| Bits    | Field                              | Read/<br>Write | Value (Default) | Comment                          |
|---------|------------------------------------|----------------|-----------------|----------------------------------|
| 0       | Receiver Error Status              | RO             | 0b              | Receiver Error Status.           |
| 5 : 1   | Rsvd                               | -              | -               | Reserved.                        |
| 6       | Bad TLP Status                     | RW1CS          | 0b              | Bad TLP Status.                  |
| 7       | Bad DLLP Status                    | RW1CS          | 0b              | Bad DLLP Status.                 |
| 8       | REPLAY_NUM Rollover<br>Status      | RW1CS          | 0b              | REPLAY_NUM Rollover Status.      |
| 11 : 9  | Rsvd                               | -              | -               | Reserved.                        |
| 12      | Replay Timer Timeout<br>Status     | RW1CS          | Ob              | Replay Timer Timeout Status.     |
| 13      | Advisory Non-Fatal<br>Error Status | RW1CS          | 0b              | Advisory Non-Fatal Error Status. |
| 31 : 14 | Rsvd                               | -              | -               | Reserved.                        |

#### 3.2.7.6 Correctable Error Mask Register

#### Table 3-68. Correctable Error Mask Register (Offset Address: 114h)

| Bits | Field               | Read/<br>Write | Value (Default) | Comment              |
|------|---------------------|----------------|-----------------|----------------------|
| 0    | Receiver Error Mask | RO             | 0b              | Receiver Error Mask. |
| 5:1  | Rsvd                | -              | -               | Reserved.            |

| Bits    | Field                            | Read/<br>Write | Value (Default) | Comment                        |
|---------|----------------------------------|----------------|-----------------|--------------------------------|
| 6       | Bad TLP Mask                     | RWS            | 0b              | Bad TLP Mask.                  |
| 7       | Bad DLLP Mask                    | RWS            | 0b              | Bad DLLP Mask.                 |
| 8       | REPLAY_NUM Rollover<br>Mask      | RWS            | 0b              | REPLAY_NUM Rollover Mask.      |
| 11:9    | Rsvd                             | -              | -               | Reserved.                      |
| 12      | Replay Timer Timeout<br>Mask     | RWS            | Ob              | Replay Timer Timeout Mask.     |
| 13      | Advisory Non-Fatal<br>Error Mask | RWS            | 1b              | Advisory Non-Fatal Error Mask. |
| 15 : 14 | Rsvd                             | -              | -               | Reserved.                      |

## 3.2.7.7 Advanced Error Capabilities and Control Register

| Bits   | Field                      | Read/<br>Write | Value (Default) | Comment                                                                                                                                              |
|--------|----------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4 : 0  | First Error Pointer        | RO             | Ob              | The first Error Pointer is a field that<br>identifies the bit position of the first<br>error reported in the Uncorrectable<br>Error Status register. |
| 5      | ECRC Generation<br>Capable | RO             | Ob              | No support.                                                                                                                                          |
| 6      | ECRC Generation<br>Enable  | RO             | Ob              | No support.                                                                                                                                          |
| 7      | ECRC Check Capable         | RO             | 0b              | No support.                                                                                                                                          |
| 8      | ECRC Check Enable          | RO             | Ob              | No support.                                                                                                                                          |
| 31 : 9 | Rsvd                       | -              | -               | Reserved.                                                                                                                                            |

 Table 3-69.
 Advanced Error Capabilities and Control Register (Offset Address: 118h)

## 3.2.7.8 Header Log Register

| Table 3-70. | Header Log Register (Offset Address: 11Ch) |
|-------------|--------------------------------------------|
|             |                                            |

| Bits    | Field                                  | Read/<br>Write | Value (Default) | Comment                                                                                          |
|---------|----------------------------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------|
| 127 : 0 | Header of TLP<br>associated with error | RO             | 0h              | The Header Log register captures<br>the header for the TLP<br>corresponding to a detected error. |



## 3.2.8 Device Serial Number Enhanced Capability

## 3.2.8.1 Device Serial Number Enhanced Capability Header Register

| Table 3-71. Device Serial Number Enhanced Capability Header Register (Offset Address: 140h) | Table 3-71. | Device Serial Number Enhanced Ca | apability Header Register | (Offset Address: 140h) |
|---------------------------------------------------------------------------------------------|-------------|----------------------------------|---------------------------|------------------------|
|---------------------------------------------------------------------------------------------|-------------|----------------------------------|---------------------------|------------------------|

| Bits    | Field                                 | Read/<br>Write | Value (Default) | Comment                                                                      |
|---------|---------------------------------------|----------------|-----------------|------------------------------------------------------------------------------|
| 15 : 0  | PCI Express Extended<br>Capability ID | RO             | Зh              | ID for the Device Serial Number Capability is 0003h.                         |
| 19 : 16 | Capability Version                    | RO             | 1h              | Indicates the version of the Capability structure present.                   |
| 31 : 20 | Next Capability Offset                | RO             | 150h            | This field contains the offset to the next PCI Express Capability structure. |

### 3.2.8.2 Serial Number Register

| Bits   | Field                               | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                             |
|--------|-------------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63 : 0 | PCI Express Device<br>Serial Number | RWO            | HwInit          | This field contains the IEEE defined<br>64-bit extended unique identifier<br>(EUI-64 TM) loaded from External<br>Serial ROM. This identifier includes<br>a 24-bit company id value assigned<br>by IEEE registration authority and a<br>40-bit extension identifier assigned<br>by the manufacturer. |

| Table 3-72. | Serial Number Register (Offset Address: 144h) |
|-------------|-----------------------------------------------|
|-------------|-----------------------------------------------|



## 3.2.9 Latency Tolerance Reporting (LTR) Capability

## 3.2.9.1 LTR Extended Capability Header Register

| Bits    | Field                                 | Read/<br>Write | Value (Default) | Comment                                                                      |
|---------|---------------------------------------|----------------|-----------------|------------------------------------------------------------------------------|
| 15 : 0  | PCI Express Extended<br>Capability ID | RO             | 18h             | ID for the LTR Extended Capability is 0018h.                                 |
| 19 : 16 | Capability Version                    | RO             | 1h              | Indicates the version of the Capability structure present.                   |
| 31 : 20 | Next Capability Offset                | RO             | 0h              | This field contains the offset to the next PCI Express Capability structure. |

 Table 3-73.
 LTR Extended Capability Header Register (Offset Address: 150h)

### 3.2.9.2 Max Snoop Latency Register

| Table 3-74. | Max Snoop Latency Register (Offset Address: 154h) |
|-------------|---------------------------------------------------|
|-------------|---------------------------------------------------|

| Bits    | Field                     | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                   |
|---------|---------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:0     | Max Snoop<br>LatencyValue | RW             | Oh              | Along with the Max Snoop Latency<br>Scale field, this register specifies the<br>maximum no-snoop latency that a<br>device is permitted to request.<br>Software should set this to the<br>platform's maximum supported<br>latency or less. |
| 12 : 10 | Max Snoop<br>latencyScale | RW             | 0h              | This register provides a scale for the value contained within the Maximum Snoop Latency Value field.                                                                                                                                      |
| 15 : 13 | Rsvd                      | -              | -               | Reserved.                                                                                                                                                                                                                                 |

#### 3.2.9.3 Max No-Snoop Latency Register

| Table 3-75. | Max No-Snoop Latency Register (Offset Address: 156h) |
|-------------|------------------------------------------------------|
|-------------|------------------------------------------------------|

| Bits    | Field                         | Read/<br>Write | Value (Default) | Comment                                                                                                                                                  |
|---------|-------------------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:0     | Max No-Snoop<br>LatencyValue  | RW             | 0h              | Along with the Max-No-Snoop<br>Latency Scale field, this register<br>specifies the maximum no-snoop<br>latency that a device is permitted to<br>request. |
| 12 : 10 | Max No-Snoop Latency<br>Scale | RW             | 0h              | This register provides a scale for the value contained within the max No-<br>Snoop LatencyValue field.                                                   |
| 15 : 13 | Rsvd                          | -              | -               | Reserved.                                                                                                                                                |

# 3.3 Host Controller Capability Register

These registers specify the limits and capabilities of the host controller implementation.

All Capability Registers are Read-Only (RO) or hardware Initialized (HwInit attribute). The offsets for these registers are all relative to the beginning of the host controller's MMIO address space. The beginning of the host controller's MMIO address space is referred to as "Base" throughout this document.

| 31<br>24                                | 23<br>16                                                 | 15<br>8  | 7<br>0 |  | Offset |  |
|-----------------------------------------|----------------------------------------------------------|----------|--------|--|--------|--|
| HCIVERS                                 | HCIVERSION (Interface Version Number) Reserved CAPLENGTH |          |        |  |        |  |
|                                         | HCSPARAMS1 (Structural Parameters 1)                     |          |        |  |        |  |
| HCSPARAMS2 (Structural Parameters 2)    |                                                          |          |        |  |        |  |
| HCSPARAMS3 (Structural Parameters 3)    |                                                          |          |        |  |        |  |
| HCCPARAMS (Capability Parameters)       |                                                          |          |        |  |        |  |
| DBOFF (Doorbell Offset)                 |                                                          |          |        |  | 14h    |  |
| RTSOFF (Runtime Register Space Offset ) |                                                          |          |        |  | 18h    |  |
|                                         |                                                          | Reserved |        |  | 1Ch    |  |

#### Table 3-76. eXtensible Host Controller Capability

## 3.3.1 Capability Registers Length (CAPLENGTH)

#### Table 3-77. CAPLENGTH (Offset Address: Base + 00h)

| Bits | Field     | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                      |
|------|-----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | CAPLENGTH | RO             | 20h             | This register is used as an offset to<br>add to register base to find the<br>beginning of the Operational<br>Register Space. This value is<br>referred to as "Operational Base"<br>throughout this document. |

#### 3.3.2 Host Controller Interface Version Number (HCIVERSION)

| Table 3-78. | HCIVERSION (Offset Address: Base + 02h) |
|-------------|-----------------------------------------|
|-------------|-----------------------------------------|

| Bits   | Field      | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                            |
|--------|------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 0 | HCIVERSION | RO             | 0100h           | This is a two-byte register<br>containing a BCD encoding of the<br>xHCl specification revision number<br>supported by this host controller.<br>The most significant byte of this<br>register represents a major revision<br>and the least significant byte is the<br>minor revision. e.g. 0100h<br>corresponds to xHCl version 1.0 |



# 3.3.3 Structural Parameters 1 (HCSPARAMS1)

| <b>D</b> <sup>11</sup> |                                      |                |                                                      |                                                                                                                                                                                                                                                                                           |
|------------------------|--------------------------------------|----------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits                   | Field                                | Read/<br>Write | Value (Default)                                      | Comment                                                                                                                                                                                                                                                                                   |
| 7:0                    | Number of Device Slots<br>(MaxSlots) | RO             | 20h                                                  | This field specifies the maximum<br>number of Device Context<br>Structures and Doorbell Array<br>entries this host controller can<br>support.                                                                                                                                             |
| 18 : 8                 | Number of Interrupters<br>(MaxIntrs) | RO             | 008h                                                 | This field specifies the number of<br>Interrupters implemented on this<br>host controller. Each Interrupter is<br>allocated to a vector of MSI-X and<br>controls its generation and<br>moderation.                                                                                        |
|                        |                                      |                |                                                      | The value of this field determines<br>how many Interrupter Register Sets<br>are addressable in the Runtime<br>Register Space.                                                                                                                                                             |
| 23 : 19                | Rsvd                                 | -              | -                                                    | Reserved.                                                                                                                                                                                                                                                                                 |
| 31 : 24                | Number of Ports<br>(MaxPorts)        | RO             | 08h ( <i>µ</i> PD720201)<br>04h ( <i>µ</i> PD720202) | This field specifies the number of<br>physical downstream ports<br>implemented on this host controller.<br>The value of this field determines<br>how many port registers are<br>addressable in the Operational<br>Register Space. Refer to section<br>3.4.8 and 5.2 for more information. |

Table 3-79. HCSPARAMS1 (Offset Address: Base + 04h)

### 3.3.4 Structural Parameters 2 (HCSPARAMS2)

#### Table 3-80. HCSPARAMS2 (Offset Address: Base + 08h)

| Bits | Field                                      | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                        |
|------|--------------------------------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | Isochronous Scheduling<br>Threshold        | RO             | 1h              | The value in this field indicates to<br>system software the minimum<br>distance (in time) that it is required<br>to stay ahead of the host controller<br>while adding TRBs, in order to have<br>the host controller process them at<br>the correct time. The value shall be<br>specified in terms of number of<br>microframes. |
| 7:4  | Event Ring Segment<br>Table Max (ERST Max) | RO             | 1h              | This field determines the maximum<br>value supported the Event Ring<br>Segment Table entries.<br>The maximum number of Event<br>Ring Segment Table entries<br>= 2 ERST Max                                                                                                                                                     |



| Bits    | Field                  | Read/<br>Write | Value (Default) | Comment                                                                                                               |
|---------|------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------|
| 25 : 8  | Rsvd                   | -              | -               | Reserved.                                                                                                             |
| 26      | Scratchpad Restore     | RO             | 1b              | A value of '0' indicates that the<br>Scratchpad Buffer space may be<br>freed and reallocated between<br>power events. |
| 31 : 27 | Max Scratchpad Buffers | RO             | 00100b          | This field indicates the number of<br>Scratchpad Buffers system software<br>shall reserve for the xHC.                |

## 3.3.5 Structural Parameters 3 (HCSPARAMS3)

| Bits    | Field                  | Read/<br>Write | Value (Default) | Comment                                                                                                                                           |
|---------|------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0     | U1 Device Exit Latency | RO             | Oh              | Worst case latency to transition a<br>root hub Port Link State from U1 to<br>U0. Applies to all root hub ports. A<br>value of '0' indicates 0 us. |
| 15 : 8  | Rsvd                   | -              | -               | Reserved.                                                                                                                                         |
| 31 : 16 | U2 Device Exit Latency | RO             | 0h              | Worst case latency to transition a<br>root hub Port Link State from U2 to<br>U0. Applies to all root hub ports. A<br>value of '0' indicates Ous.  |

### Table 3-81. HCSPARAMS3 (Offset Address: Base + 0Ch)

## 3.3.6 Capability Parameters (HCCPARAMS)

| Table 3-82. | HCCPARAMS | (Offset Address: Base + 10h) |
|-------------|-----------|------------------------------|
|-------------|-----------|------------------------------|

| Bits | Field                           | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                 |
|------|---------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 64-bit Addressing<br>Capability | RO             | 1b              | This flag documents the addressing<br>range capability of this<br>implementation. The value of this<br>flag determines whether the xHC<br>has implemented the high order 32<br>bits of 64bits register and data<br>structure pointer fields. A value of '1'<br>indicates 64-bit address memory<br>pointers implemented. |
| 1    | BW Negotiation<br>Capability    | RO             | 1b              | This flag identifies whether the xHC<br>has implemented the Bandwidth<br>Negotiation. A value of '1' indicates<br>BW Negotiation implemented.                                                                                                                                                                           |
| 2    | Context Size                    | RO             | 1b              | A value of '0' indicates the xHC<br>uses 32-byte Context data<br>structures, and '1' indicates 64-byte<br>Context data structures.                                                                                                                                                                                      |



# 3. Register Information

| Bits    | Field                                                | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|------------------------------------------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3       | Port Power Control                                   | RO             | HwInit          | This flag indicates whether the host<br>controller implementation includes<br>port power control. A '1' in this bit<br>indicates the ports have port power<br>switches. The value of this flag<br>affects the functionality of the PP<br>flag in each port status and control<br>register.<br>This bit is initialized by the<br>UsePPON bit in the PCI<br>Configuratin Space HCConfiguration<br>Register. Refer to Section 3.2.6.5<br>for more information on the use of |
| 4       | Port Indicators                                      | RO             | Ob              | this flag.<br>This bit indicates whether the xHC<br>root hub ports support port indicator<br>control. A value of '0' indicates that<br>the port status and control registers<br>does not include a read/writeable<br>field for controlling the state of the<br>port indicator.                                                                                                                                                                                           |
| 5       | Light HC Reset<br>Capability                         | RO             | Ob              | This flag indicates whether the host<br>controller implementation supports a<br>Light Host Controller Reset. A '0' in<br>this bit indicates that Light Host<br>Controller Reset is not supported.                                                                                                                                                                                                                                                                        |
| 6       | Latency Tolerance<br>Messaging Capability            | RO             | 1b              | This flag indicates whether the host<br>controller implementation supports<br>Latency Tolerance Messaging<br>(LTM). A '1' in this bit indicates that<br>LTM is supported.                                                                                                                                                                                                                                                                                                |
| 7       | No Secondary SID<br>Support                          | RO             | 1b              | This flag indicates whether the host<br>controller implementation supports<br>Secondary Stream IDs. A '1' in this<br>bit indicates that Secondary Stream<br>ID decoding is not supported.                                                                                                                                                                                                                                                                                |
| 8       | Parse All Event Data<br>(PAE)                        | RO             | 1b              | This flag indicates whether the host<br>controller implementation Parses all<br>Event Data TRBs while advancing<br>to the next TD after a short packet,<br>or it skips all but the first Event Data<br>TRB. A '0' in this bit indicates that<br>only the first Event Data TRB is<br>parsed.                                                                                                                                                                              |
| 11 : 9  | Rsvd                                                 | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 15 : 12 | Maximum Primary<br>Stream Array Size<br>(MaxPSASize) | RO             | 5h              | This field identifies the maximum size Primary Stream Array that that the xHC supports. The Primary Stream Array size = 2 <sup>MexPSASize+1</sup>                                                                                                                                                                                                                                                                                                                        |



| Bits    | Field                                 | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                           |
|---------|---------------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 : 16 | xHCI Extended<br>Capabilities Pointer | RO             | 140h            | This field indicates the existence of<br>a capabilities list. The value of this<br>field indicates a relative offset , in<br>32-bit words, from Base to the<br>beginning of the first extended<br>capability.<br>First extended capability : Base +<br>(0140h << 2) = Base + 500h |

## 3.3.7 Doorbell Offset (DBOFF)

| Table 2-92  | Offect Address   | Base (1/h)  |
|-------------|------------------|-------------|
| Table 3-03. | (Offset Address: | Dase + 141) |

| Bits   | Field                 | Read/<br>Write | Value (Default) | Comment                                                                                     |
|--------|-----------------------|----------------|-----------------|---------------------------------------------------------------------------------------------|
| 31 : 0 | Doorbell Array Offset | RO             | 800h            | This field defines the DWORD offset<br>of the Doorbell Array base address<br>from the Base. |

## 3.3.8 Runtime Register Space Offset (RTSOFF)

| Bits   | Field                            | Read/<br>Write | Value (Default) | Comment                                                                             |
|--------|----------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------|
| 31 : 0 | Runtime Register Space<br>Offset | RO             | 600h            | This field defines the 32-byte offset<br>of the xHC Runtime Registers from<br>Base. |

#### Table 3-84. RTSOFF Offset (Offset Address: Base + 18h)



# 3.4 Host Controller Operational Registers

This section defines the xHCI Operational Registers.

The base address of this register space is referred to as Operational Base (Refer to section 3.3.1). The Operational Base shall be DWORD aligned and is calculated by adding the value of the Capability Registers Length (CAPLENGTH) register to the Capability Base address. All registers are multiples of 32 bits in length.

Unless otherwise stated, all registers should be accessed as a 32-bit width on reads with an appropriate software mask, if needed. A software read/modify/write mechanism should be invoked for partial writes.

These registers are located at a positive offset from the Capabilities Registers.

| Offset   |
|----------|
|          |
|          |
| 20h      |
| 24h      |
| 28h      |
| 2C~33h   |
| 34h      |
| 38h      |
| 40~4Fh   |
| 50h      |
| 58h      |
| 5C~3FFh  |
| 420~49Fh |
|          |

#### Table 3-85. Host Controller Operational Registers



## 3.4.1 USB Command Register (USBCMD)

The Command Register indicates the command to be executed by the serial bus host controller. Writing to the register causes a command to be executed.

| Bits | Field                            | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                          |
|------|----------------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Run/Stop                         | RW             | Ob              | '1' = Run, '0' = Stop. When set to '1',<br>the xHC proceeds with execution of<br>the schedule. The xHC continues<br>execution as long as this bit is set to<br>a '1'. When this bit is cleared to '0',<br>the xHC completes the current and<br>any actively pipelined transactions<br>on the USB and then halts. |
| 1    | Host Controller Reset<br>(HCRST) | RW             | Ob              | This control bit is used by software<br>to reset the host controller. The<br>effects of this bit on the xHC and the<br>Root Hub registers are similar to a<br>Chip Hardware Reset.                                                                                                                               |
|      |                                  |                |                 | When software writes a '1' to this<br>bit, Any transaction currently in<br>progress on USB is immediately<br>terminated. A USB reset is not<br>driven on downstream ports.                                                                                                                                       |
|      |                                  |                |                 | PCI Configuration registers are not affected by this reset.                                                                                                                                                                                                                                                      |
|      |                                  |                |                 | This bit is cleared to '0' by the Host<br>Controller when the reset process is<br>complete. Software cannot<br>terminate the reset process early by<br>writing a '0' to this bit and shall not<br>write any xHC Operational or<br>Runtime registers until while<br>HCRST is '1'.                                 |
|      |                                  |                |                 | Software shall not set this bit to '1'<br>when the HCHalted bit in the<br>USBSTS register is a '0'.                                                                                                                                                                                                              |
| 2    | Interrupter Enable               | RW             | Ob              | This bit provides system software<br>with a means of enabling or<br>disabling the host system interrupts<br>generated by Interrupters. When<br>this bit is a '1', then Interrupter host<br>system interrupt generation is<br>allowed.                                                                            |
| 3    | Host System Error<br>Enable      | RW             | Ob              | When this bit is a '1', and the HSE<br>bit in the USBSTS register is a '1',<br>the xHC shall assert out-of-band<br>error signaling to the host. The<br>signaling is acknowledged by<br>software clearing the HSE bit.                                                                                            |
| 6:4  | Rsvd                             | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                        |

 Table 3-86.
 USBCMD Register (Offset Address: Operational Base (20h) + 00h)



| Bits    | Field                          | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|--------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7       | Light Host Controller<br>Reset | RO             | Ob              | Not implemented.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8       | Controller Save State          | RW             | Ob              | When written by software with '1'<br>and HCHalted = '1', then the xHC<br>shall save any internal state that will<br>be restored by a subsequent<br>Restore State operation. When<br>written by software with '1' and<br>HCHalted = '0', or written with '0', no<br>Save State operation shall be<br>performed. This flag always returns<br>'0' when read. Note that undefined<br>behavior may occur if a Save State<br>operation is initiated while Restore<br>State Status (RSS) = '1' |
| 9       | Controller Restore State       | RW             | Ob              | When set to '1', and HCHalted = '1',<br>then the xHC shall perform a<br>Restore State operation and restore<br>its internal state. When set to '1' and<br>Run/Stop = '1' or HCHalted(HCH) =<br>'0', or when cleared to '0', no<br>Restore State operation shall be<br>performed. This flag always returns<br>'0' when read. Note that undefined<br>behavior may occur if a Restore<br>State operation is initiated while<br>Save State Status (SSS) = '1'                               |
| 10      | Enable Wrap Event              | RW             | Ob              | When set to '1', the xHC shall<br>generate a MFINDEX Wrap Event<br>every time the MFINDEX register<br>transitions from 03FFFh to 0. When<br>cleared to '0' no MFINDEX Wrap<br>Events are generated.                                                                                                                                                                                                                                                                                     |
| 11      | Enable U3 MFINDEX<br>Stop      | RW             | Ob              | When set to '1', the xHC may stop<br>the MFINDEX counting action if all<br>Root Hub ports are in the U3,<br>Disconnected, Disabled, or<br>Powered-off state. When cleared to<br>'0', the xHC may stop the MFINDEX<br>counting action if all Root Hub ports<br>are in the Disconnected, Disabled,<br>or Powered-off state.                                                                                                                                                               |
| 31 : 12 | Rsvd                           | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

## 3.4.2 USB Status Register (USBSTS)

This register indicates pending interrupts and various states of the Host Controller. The status resulting from a transaction on the serial bus is not indicated in this register. Software sets a bit to '0' in this register by writing a '1' to it (RW1C).

| Bits | Field                      | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                           |
|------|----------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | HCHalted                   | RO             | 1b              | This bit is a '0' whenever the<br>Run/Stop bit is a '1'. The xHC sets<br>this bit to '1' after it has stopped<br>executing as a result of the<br>Run/Stop bit being cleared to '0',<br>either by software or by the xHC<br>hardware(e.g. internal error).                                                                                                                         |
|      |                            |                |                 | If this bit is '1', then SOFs,<br>microSOFs, or Isochronous<br>Timestamp Packets (ITP) shall not<br>be generated by the xHC.                                                                                                                                                                                                                                                      |
| 1    | Rsvd                       | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                         |
| 2    | Host System Error<br>(HSE) | RW1C           | Ob              | The xHC sets this bit to '1' when a<br>serious error is detected, either<br>internal to the xHC or during a host<br>system access involving the xHC<br>module. When this error occurs, the<br>xHC clears the Run/Stop bit in the<br>USBCMD register. If the HSEE bit in<br>the USBCMD register is a '1', the<br>xHC shall also assert out-of-band<br>error signaling to the host. |
| 3    | Event Interrupt (EINT)     | RW1C           | Ob              | The xHC sets this bit to '1' when the<br>Interrupt Pending (IP) bit of any<br>Interrupter transitions from '0' to '1'.<br>The EINT flag does not generate an<br>interrupt, it is simply a logical OR of<br>the IMAN register IP flag '0' to '1'<br>transitions. As such, it does not<br>need to be cleared to clear an xHC<br>interrupt.                                          |
| 4    | Port Change Detect         | RW1C           | Ob              | The xHC sets this bit to a '1' when<br>any port has a change bit transition<br>from a '0' to a '1'. This bit is loaded<br>with the OR of all PORTSC change<br>bits.                                                                                                                                                                                                               |
| 7:5  | Rsvd                       | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                         |
| 8    | Save State Status          | RO             | Ob              | When the Controller Save State flag<br>in the USBCMD register is written<br>with '1', this bit shall be set to '1'<br>and remain '1' while the xHC<br>saves its internal state. When the<br>Save State operation is complete,<br>this bit shall be cleared to '0'.                                                                                                                |

 Table 3-87.
 USBSTS Register (Offset Address: Operational Base (20h) + 04h)



| Bits    | Field                         | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                           |
|---------|-------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9       | Restore State Status          | RO             | Ob              | When the Controller Restore State<br>flag in the USBCMD register is<br>written with '1', this bit shall be set to<br>'1' and remain '1' while the xHC<br>restores its internal state. When the<br>Restore State operation is complete,<br>this bit shall be cleared to '0'.                                       |
| 10      | Save/Restore Error            | RW1C           | Ob              | If an error occurs during a Save or<br>Restore operation, this bit shall be<br>set to '1'. This bit shall be cleared to<br>'0' when a Save or Restore<br>operation is initiated or when written<br>with '1'.                                                                                                      |
| 11      | Controller Not Ready<br>(CNR) | RO             | 1b              | '0' = Ready and '1' = Not Ready.<br>Software shall not write any<br>Doorbell or Operational register of<br>the xHC, other than the USBSTS<br>register, until CNR = '0'. This flag is<br>set by the xHC after a Chip<br>hardware Reset and cleared when<br>the xHC is ready to begin accepting<br>register writes. |
| 12      | Host Controller Error         | RO             | Ob              | '0' = No internal xHC error<br>conditions exist and '1' = Internal<br>xHC error condition. If both<br>$\mu$ PD720201 and $\mu$ PD720202 detect<br>no correct firmware in Serial ROM,<br>this flag is set.                                                                                                         |
| 31 : 13 | Rsvd                          | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                         |

# 3.4.3 Page Size Register (PAGESIZE)

# Table 3-88. PAGESIZE Register (Offset Address: Operational Base (20h) + 08h)

| Bits    | Field     | Read/<br>Write | Value (Default) | Comment                                                                                                                                  |
|---------|-----------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 0  | Page Size | RO             | 0001h           | This field defines the page size<br>supported by the xHC. This xHC<br>supports 4k byte page size .<br>Page size = $2^{(Page Size + 12)}$ |
| 31 : 16 | Rsvd      | -              | -               | Reserved.                                                                                                                                |

#### 3.4.4 Device Notification Control Register (DNCTRL)

This register is used by software to enable or disable the reporting of the reception of specific USB Device Notification Transaction Packets. A Notification Enable (Nx, where x = 0 to 15) flag is defined for each of the 16 possible device notification types. If a flag is set for a specific notification type, a Device Notification Event will be generated when the respective notification packet is received. After reset all notifications are disabled.

| Bits    | Field                            | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|----------------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0    | Notification Enable<br>(N0 –N15) | RW             | Oh              | When a Notification Enable bit is<br>set, a Device Notification Event will<br>be generated when a Device<br>Notification Transaction Packet is<br>received with the matching value in<br>the Notification Type field. For<br>example, setting N1(bit1) to '1'<br>enables Device Notification Event<br>generation if a Device Notification<br>Transaction Packet is received with<br>its Notification Type field set to '1'<br>(FUNCTION_WAKE). |
| 31 : 16 | Rsvd                             | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                      |

 Table 3-89.
 DNCTRL Register (Offset Address: Operational Base (20h) + 14h)



### 3.4.5 Command Ring Control Register (CRCR)

The Command Ring Control Register provides Command Ring control and status capabilities, and identifies the address and Cycle bit state of the Command Ring Dequeue Pointer. The Command Ring is 64 byte aligned, so the low order 6bits of the Command Ring Pointer shall always be '0'.

| Bits | Field                  | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                           |
|------|------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Ring Cycle State (RCS) | RW             | Ob              | This bit identifies the value of the xHC Consumer Cycle State flag for the TRB referenced by the Command Ring Pointer.                                                                                                                                                                                                                            |
|      |                        |                |                 | Writes to this flag are ignored if<br>Command Ring Running is '1'.                                                                                                                                                                                                                                                                                |
|      |                        |                |                 | If the CRCR is written while the<br>Command Ring is stopped (CRR =<br>'0'), then the value of this flag shall<br>be used to fetch the first Command<br>TRB the next time the Host<br>Controller Doorbell register is written<br>with the DB Reason field set to Host<br>Controller Command.                                                       |
|      |                        |                |                 | If the CRCR is not written while the<br>Command Ring is stopped (CRR =<br>'0'), then the Command Ring will<br>begin fetching Command TRBs<br>using the current value of the<br>internal Command Ring CCS flag.                                                                                                                                    |
|      |                        |                |                 | Reading this flag always returns '0'.                                                                                                                                                                                                                                                                                                             |
| 1    | Command Stop           | RW             | Ob              | Writing a '1' to this bit shall stop the<br>operation of the Command Ring<br>after the completion of the currently<br>executing command, and generate<br>a Command Completion Event with<br>the Completion Code set to<br>Command Ring Stopped and the<br>Command TRB Pointer set to the<br>current value of the Command Ring<br>Dequeue Pointer. |
|      |                        |                |                 | Next write to the Host Controller<br>Doorbell with DB Reason field set to<br>Host Controller Command shall<br>restart the Command Ring<br>operation.                                                                                                                                                                                              |
|      |                        |                |                 | Writes to this flag are ignored by the xHC if Command Ring Running (CRR) = '0'. Reading this bit shall always return '0'.                                                                                                                                                                                                                         |

 Table 3-90.
 CRCR Register (Offset Address: Operational Base (20h) + 18h)



| Bits   | Field                         | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                |
|--------|-------------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2      | Command Abort                 | RW             | Ob              | Writing a '1' to this bit shall<br>immediately terminate the currently<br>executing command, stop the<br>Command Ring, and generate a<br>Command Completion Event with<br>the Completion Code set to<br>Command Ring Stopped.                                                                                                                                          |
|        |                               |                |                 | The next write to the Host Controller<br>Doorbell with DB Reason field set to<br>Host Controller Command shall<br>restart the Command Ring<br>operation.                                                                                                                                                                                                               |
|        |                               |                |                 | Writes to this flag are ignored by the xHC if Command Ring Running (CRR) = '0'. Reading this bit always returns '0'.                                                                                                                                                                                                                                                   |
| 3      | Command Ring Running<br>(CRR) | RO             | Ob              | This flag is set to '1' if the Run/Stop<br>bit is '1' and the Host Controller<br>Doorbell register is written with the<br>DB Reason field set to Host<br>Controller Command. It is cleared to<br>'0' when the Command Ring is<br>"stopped" after writing a '1' to the<br>Command Stop (CS) or Command<br>Abort(CA) flags, or if the Run/Stop<br>bit is cleared to '0'. |
| 5:4    | Rsvd                          | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                              |
| 64 : 6 | Command Ring Pointer          | RW             | Oh              | This field defined high order bits of<br>the initial value of the 64-bit<br>Command Ring Dequeue Pointer.                                                                                                                                                                                                                                                              |
|        |                               |                |                 | Writes to this field are ignored when Command Ring Running (CRR) ='1'.                                                                                                                                                                                                                                                                                                 |
|        |                               |                |                 | If the CRCR is written while the<br>Command Ring is stopped (CRR<br>='0'), the value of this field shall be<br>used to fetch the first Command<br>TRB the next time the Host<br>Controller Doorbell register is written<br>with the DB Reason field set to Host<br>Controller Command.                                                                                 |
|        |                               |                |                 | If the CRCR is not written while the<br>Command Ring is stopped (CRR =<br>'0') then the Command Ring shall<br>begin fetching Command TRBs at<br>the current value of the internal xHC<br>Command Ring Dequeue Pointer.<br>Reading this field always returns '0'.                                                                                                       |



#### 3.4.6 Device Context Base Address Array Pointer Register (DCBAAP)

The Device Context Base Address Array Pointer Register identifies the base address of the Device Context Base Address Array. The memory structure referenced by this physical memory pointer is assumed to be physically contiguous and 64-byte aligned.

| Bits   | Field                                        | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                            |
|--------|----------------------------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0    | Rsvd                                         | -              | -               | Reserved.                                                                                                                                                                                                                          |
| 63 : 6 | Device Context Base<br>Address Array Pointer | RW             | Oh              | This field defines high order bits of<br>the 64-bit base address of the<br>Device Context Pointer Array table.<br>A table of address pointers that<br>reference Device Context structures<br>for the devices attached to the host. |

 Table 3-91.
 DCBAAP Register (Offset Address: Operational Base (20h) + 30h)

#### 3.4.7 Configure Register (CONFIG)

This register defines runtime xHC configuration parameters.

| Bits   | Field                                    | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------|------------------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0    | Max Device Slots<br>Enabled (MaxSlotsEn) | RW             | Oh              | This field specifies the maximum<br>number of enabled Device Slots.<br>Valid values are in the range of 0 to<br>MaxSlots. Enabled Devices Slots<br>are allocated contiguously. e.g. A<br>value of 16 specifies that Device<br>Slots 1 to 16 are active. A value of<br>'0' disables all Device Slots. A<br>disabled Device Slot shall not<br>respond to Doorbell Register<br>references.<br>This field shall not be modified if the<br>xHC is running. |
| 31 : 8 | Rsvd                                     | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### Table 3-92. CONFIG Register (Offset Address: Operational Base (20h) + 38h)

### 3.4.8 Host Controller Port Register Set

µPD720201 implements 8 root hub ports: 4 SuperSpeed ports and 4 Hi-Speed ports. A root Hub port that supports the USB3 protocol is comprised of a PORTSC, a USB3 PORTPMSC and PORTLI register. A root Hub port that supports the USB2 protocol is comprised of a PORTSC and PORTPMSC register. Ports are numbered from 1 to MaxPorts. MaxPorts is defined in the HCSPARAMS1 register. On the µPD720201, Port1 (P1), Port2 (P2), Port3 (P3) and Port4 (P4) are SuperSpeed ports, while Port5 (P5), Port6 (P6), Port7 (P7) and Port8 (P8) are Hi-Speed ports. These assignments are defined in the xHCI Supported Protocol Extended Capability (defined in section 3.7.2). The mapping of Root Hub Ports to the physical USB3 compatible connectors (C1, C2, C3 and C4) of a system are shown below. Refer to section 5.2 for more information. Note that the Port Power Pin, PPONx(x:1 to 4) of µPD720201, is ORed with both Port Power flag of the PORTSC of Porty(y:1 to 4) and that of Portz(z:5 to 8).



#### Table 3-93. Host Controller Port Register Set (Offset shows from Base)

| 31<br>24 | 23<br>16                                                      | 15<br>8                  | 7<br>0                | 720201<br>Offset | 720202<br>Offset |   |  |
|----------|---------------------------------------------------------------|--------------------------|-----------------------|------------------|------------------|---|--|
|          | Port1(SS) P                                                   | 420h                     | 420h                  |                  |                  |   |  |
|          | Port1(SS) PORTPMSC (Port Power Management Status and Control) |                          |                       |                  |                  |   |  |
|          | Port1 PORTLI (Port Link Info)                                 |                          |                       |                  |                  |   |  |
|          | Reserved                                                      |                          |                       |                  |                  |   |  |
|          | Port2(SS) P                                                   | 430h                     | 430h                  |                  |                  |   |  |
|          | Port2(SS) PORTPMSC (                                          | 434h                     | 434h                  | -                |                  |   |  |
|          | Port2 PORTLI (Port Link Info)                                 |                          |                       |                  |                  |   |  |
|          | Reserved                                                      |                          |                       |                  |                  |   |  |
|          | Port3(SS) P                                                   | 440h                     | -                     |                  |                  |   |  |
|          | Port3(SS) PORTPMSC (                                          | 444h                     | -                     |                  |                  |   |  |
|          | Port                                                          | 3 PORTLI (Port Link Info | )                     | 448h             | -                | 1 |  |
|          |                                                               | 44Ch                     | -                     |                  |                  |   |  |
|          | Port4(SS) P                                                   | 450h                     | -                     |                  |                  |   |  |
|          | Port4(SS) PORTPMSC (                                          | Port Power Managemen     | t Status and Control) | 454h             | -                |   |  |
|          | Port                                                          | 3 PORTLI (Port Link Info | )                     | 458h             | -                |   |  |



| Reserved                                                            | 45Ch | -    |
|---------------------------------------------------------------------|------|------|
| Port5(LS/FS/HS) PORTSC (Port Status and Control)                    | 460h | 440h |
| Port5(LS/FS/HS) PORTPMSC (Port Power Management Status and Control) | 464h | 444h |
| Reserved                                                            | 468h | 448h |
| Reserved                                                            | 46Ch | 44Ch |
| Port6(LS/FS/HS) PORTSC (Port Status and Control)                    | 470h | 450h |
| Port6(LS/FS/HS) PORTPMSC (Port Power Management Status and Control) | 474h | 454h |
| Reserved                                                            | 478h | 458h |
| Reserved                                                            | 47Ch | 45Ch |
| Port7(LS/FS/HS) PORTSC (Port Status and Control)                    | 480h | -    |
| Port7(LS/FS/HS) PORTPMSC (Port Power Management Status and Control) | 484h | -    |
| Reserved                                                            | 488h | -    |
| Reserved                                                            | 48Ch | -    |
| Port8(LS/FS/HS) PORTSC (Port Status and Control)                    | 490h | -    |
| Port8(LS/FS/HS) PORTPMSC (Port Power Management Status and Control) | 494h | -    |
| Reserved                                                            | 498h | -    |
| Reserved                                                            | 49Ch | -    |

# 3.4.8.1 Port Status and Control Register (PORTSC)

This register is only reset by platform hardware during a cold reset or in response to a Host Controller Reset (HCRST). Software cannot change the state of the port unless Port Power (PP) is asserted ('1'), regardless of the Port Power Control (PPC) capability. The host is required to have power stable to the port within 20 milliseconds of the '0' to '1' transition of PP. If PPC ='1' software is responsible for waiting 20ms after asserting PP, before attempting to change the state of the port.

| Table 3-94. | PORTSC Register (Offset Address: Operational Base (20h) + (400h + (10h *(n-1))) |
|-------------|---------------------------------------------------------------------------------|
|-------------|---------------------------------------------------------------------------------|

| Bits | Field                           | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                         |
|------|---------------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Current Connect Status<br>(CCS) | RO             | Ob              | '1' = Device is present on port. '0' =<br>No device is present. This value<br>reflects the current state of the port,<br>and may not correspond directly to<br>the event that caused the Connect<br>Status Change (CSC) bit to be set<br>to '1'. This flag is '0' if PP is '0'. |



| Bits | Field                        | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Port Enable/Disable<br>(PED) | RW1CS          | Ob              | Ports may only be enabled by the xHC. Software cannot enable a port by writing a '1' to this flag. A port may be disabled by software writing a '1' to this flag. This flag shall automatically be cleared to '0' by a disconnect event or other fault condition.                                                                                                                                                                                                                                                                 |
|      |                              |                |                 | PED shall automatically be cleared<br>to '0' when PR is set to '1', and set<br>to '1' when PR transitions from '1' to<br>'0' after a successful reset.                                                                                                                                                                                                                                                                                                                                                                            |
| 2    | Rsvd.                        | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3    | Over-current Active<br>(OCA) | RO             | Ob              | This port currently has an over-<br>current condition. '0' = This port<br>does not have an over-current<br>condition. This bit shall<br>automatically transition from a '1' to<br>a'0' when the over-current condition<br>is removed.                                                                                                                                                                                                                                                                                             |
| 4    | Port Reset (PR)              | RW1S           | Ob              | '1' = Port Reset signaling is<br>asserted. '0' = Port is not in Reset.<br>When software writes a '1' to this bit<br>(from a '0') the bus reset sequence<br>is initiated; USB2 protocol ports<br>shall execute the bus reset<br>sequence as defined in the USB2<br>Spec. USB3 protocol ports shall<br>execute the Hot Reset sequence as<br>defined in the USB3 Spec. PR<br>remains set until reset signaling is<br>completed by the root hub. This flag<br>is '0' if PP is '0'.                                                    |
| 8:5  | Port Link State (PLS)        | RWS            | 100b            | This field is used to power manage<br>the port and reflects its current link<br>state.<br>When the port is in the Enable state,<br>system software may set the link U<br>state by writing this field. System<br>software may also write this field to<br>force a Disabled to Disconnected<br>state transition o the port.<br>This field is undefined if PP= '0'.<br>Write and Read value is shown in<br>table3-91 and table 3-92.<br>Note: The Port Link State Write<br>Strobe (LWS) shall be set tot '1' to<br>write this field. |



| Bits    | Field                                 | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|---------------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9       | Port Power (PP)                       | RWS            | Ob              | This flag reflects a port's logical,<br>power control state. When PP<br>equals a '0', the port is<br>nonfunctional and shall not report<br>attaches, detaches, or Port Link<br>State (PLS) changes. However, the<br>port shall report over-current<br>conditions when PP = '0' if PPC =<br>'0'.<br>0 = This port is in the Powered-off<br>state.<br>1 = This port is not in the Powered-<br>off state.<br>When an over-current condition is<br>detected on a powered port, the<br>xHC shall transition the PP bit in<br>each affected port from a '1' to '0'.<br>This bit is set after the software sets<br>Max Device Slots Enable<br>(MaxSlotsEn) field in Configure<br>(CONFIG) register or Host |
|         |                                       |                |                 | Controller Reset (HCRST) flag in USBCMD register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 13 : 10 | Port Speed                            | RO             | Ob              | This field identifies the speed of the<br>attached USB Device. This field is<br>only relevant if a device is attached<br>(CCS = '1'). In all other cases this<br>field shall indicate Undefined Speed.ValueMeaning0Undefined<br>Speed1Full-Speed2Low-Speed3Hi-Speed4SuperSpeed                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         |                                       |                |                 | 5-15 Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 15 : 14 | Port Indicator Control                | RWS            | Ob              | Writing to these bits has no effect .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 16      | Port Link State Write<br>Strobe (LWS) | RW             | Ob              | When this bit is set to '1' on a write<br>reference to this register, this flag<br>enables writes to the PLS field.<br>When '0', write data in PLS field is<br>ignored. Reads to this bit return '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Bits | Field                                 | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|---------------------------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17   | Connect Status Change<br>(CSC)        | RW1CS          | Ob              | '1' = Change in CCS. '0' = No<br>change. This flag indicates a<br>change has occurred in the port's<br>Current Connect Status (CCS) or<br>Cold Attach Status (CAS) bits. Note<br>that this flag shall not be set if the<br>CCS transition was due to software<br>setting PP to '0', or the CAS<br>transition was due to software<br>setting WPR to '1'. The xHC sets<br>this bit to '1' for all changes to the<br>port device connect status, even if<br>system software has not cleared an<br>existing Connect Status Change. |
| 18   | Port Enabled/Disabled<br>Change (PEC) | RW1CS          | Ob              | '1' = change in PED. '0' = No<br>change. Note that this flag shall not<br>be set if the PED transition was due<br>to software setting PP to '0'.<br>Software shall clear this bit by<br>writing a '1' to it.                                                                                                                                                                                                                                                                                                                   |
| 19   | Warm Port Reset<br>Change (WRC)       | RW1CS          | Ob              | Writing to this bit has no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 20   | Over-current Change<br>(OCC)          | RW1CS          | Ob              | This bit shall be set to a '1' when<br>there is a '0' to '1' or '1' to '0'<br>transition of Over-current Active<br>(OCA). Software shall clear this bit<br>by writing a '1' to it.                                                                                                                                                                                                                                                                                                                                             |
| 21   | Port Reset Change<br>(PRC)            | RW1CS          | Ob              | '0' = No change. '1' = Reset<br>complete. This flag is set to '1' due a<br>'1' to '0' transition of Port Reset<br>(PR). Software shall clear this bit by<br>writing a '1' to it.                                                                                                                                                                                                                                                                                                                                               |
| 22   | Port Link State Change<br>(PLC)       | RW1CS          | Ob              | <ul> <li>'0' = No change. '1' = Link Status<br/>Changed. This flag is set to '1' due<br/>to table 3-93.</li> <li>Note that this flag shall not be set if<br/>the PLS transition was due to<br/>software setting PP to '0'. Software<br/>shall clear this bit by writing a '1' to<br/>it.</li> </ul>                                                                                                                                                                                                                            |
| 23   | Port Config Error<br>Change (CES)     | RW1CS/<br>Rsvd | Ob              | '0' = No change. '1' = Port Config<br>Error detected. This flag indicates<br>that the port failed to configure its<br>link partner. Software shall clear this<br>bit by writing a '1' to it.<br>Note: This flag is valid only for<br>USB3 protocol ports. For USB2<br>protocol ports this bit shall be<br>Reserved.                                                                                                                                                                                                            |



| Bits    | Field                                | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|--------------------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24      | Cold Attach Status<br>(CAS)          | RO             | Ob              | '1' = Far-end Receiver Terminations<br>were detected in the Disconnected<br>state and the Root Hub Port State<br>Machine was unable to advance to<br>the Enable state. Software shall<br>clear this bit by writing a '1' to WPR<br>or the xHC shall clear this bit if CCS<br>transitions to '1'. This flag is '0' if PP<br>is '0' or for USB2 protocol ports.                                                             |
| 25      | Wake on Connect<br>Enable (WCE)      | RWS            | Ob              | Writing this bit to a '1' enables the<br>port to be sensitive to device<br>connects as system wake-up<br>events.                                                                                                                                                                                                                                                                                                          |
| 26      | Wake on Disconnect<br>Enable (WDE)   | RWS            | Ob              | Writing this bit to a '1' enables the<br>port to be sensitive to device<br>disconnects as system wake-up<br>events                                                                                                                                                                                                                                                                                                        |
| 27      | Wake on Over-current<br>Enable (WOE) | RWS            | Ob              | Writing this bit to a '1' enables the<br>port to be sensitive to over-current<br>conditions as system wake-up<br>events.                                                                                                                                                                                                                                                                                                  |
| 29 : 28 | Rsvd                                 | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 30      | Device Removable (DR)                | RO             | Ob              | This flag indicates if this port has a<br>removable device attached. '1' =<br>Device is non-removable. '0' =<br>Device is removable.                                                                                                                                                                                                                                                                                      |
| 31      | Warm Port Reset (WPR)                | RW1S<br>/Rsvd  | Ob              | When software writes a '1' to this<br>bit, the Warm Reset sequence as<br>defined in the USB3 Specification is<br>initiated and the PR flag is set to '1'.<br>Once initiated, the PR,PRC, and<br>WRC flags shall reflect the progress<br>of the Warm Reset sequence. This<br>flag shall always return '0' when<br>read. This flag only applies to USB3<br>protocol ports. For USB2 protocol<br>ports it shall be Reserved. |

**Note :** n = Port Number 1, 2, 3, 4, 5, 6, 7 and 8 for  $\mu$ PD720201, n = Port Number 1, 2, 3 and 4 for  $\mu$ PD720202.

| Write Value | Description                                                                                                                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0           | The link shall transition to a U0 state from any of the U states.                                                                                                                                                |
| 2           | USB2 protocol ports only. The link should transition to the U2 state.                                                                                                                                            |
| 3           | The link shall transition to a U3 state from the U0 state. This action selectively suspends the device connected to this port.                                                                                   |
| 5           | USB3 protocol ports only. If the port is in the Disabled state (PLS = Disabled, PP=1), then the link shall transition to a RxDetect state and the port shall transition to the Disconnected state, else ignored. |
| 1,4,6-14    | Ignored                                                                                                                                                                                                          |

#### Table 3-95. PLS Write Value

15

USB2 protocol ports only. If the port is in the U3 state (PLS = U3), then the link shall remain in the U3 state and the port shall transition to the U3Exit substate, else ignored.

| Read Value | Description                                |
|------------|--------------------------------------------|
| 0          | Link is in the U0 State                    |
| 1          | Link is in the U1 State                    |
| 2          | Link is in the U2 State                    |
| 3          | Link is in the U3 State (Device Suspended) |
| 4          | Link is in the Disable State               |
| 5          | Link is in the RxDetect State              |
| 6          | Link is in the Inactive State              |
| 7          | Link is in the Polling State               |
| 8          | Link is in the Recovery State              |
| 9          | Link is in the Hot Reset State             |
| 10         | Link is in the Compliance Mode State       |
| 11         | Link is in the Test Mode State             |
| 14 : 12    | Reserved                                   |
| 15         | Link is in the Resume State                |

### Table 3-96. PLS Read Value

### Table 3-97. PLS transitions

| Transition               | Condition                                           |
|--------------------------|-----------------------------------------------------|
| U3 -> Resume             | Wakeup signaling from a device                      |
| Resume -> Recovery -> U0 | Device Resume complete (USB3 protocol ports only)   |
| Resume -> U0             | Device Resume complete (USB2 protocol ports only)   |
| U3 -> Recovery -> U0     | Software Resume complete (USB3 protocol ports only) |
| U3 -> U0                 | Software Resume complete (USB2 protocol ports only) |
| U2 -> U0                 | L1 Resume complete (USB2 protocol ports only)       |
| U0 -> U0                 | L1 Entry Reject (USB2 protocol ports only)          |
| Any state -> Inactive    | Error (USB3 protocol ports only)                    |

# 3.4.8.2 Port PM Status and Control Register (PORTPMSC)

The definitions of the fields in the PORTPMSC register depend on the USB protocol supported by the port.

This register is only reset by platform hardware during a cold reset or in response to a Host Controller Reset (HCRST).

# 3.4.8.3 USB3 Protocol PORTPMSC definition

| Table 3-98. | USB3 PORTPMSC Register (Offset Address: Operational Base (20h) + (404h + (10h*(n-1))) |
|-------------|---------------------------------------------------------------------------------------|
|-------------|---------------------------------------------------------------------------------------|

**Note:** In the equation for Offset Address, n = Port Number 1,2,3 or 4 for  $\mu$ PD720201. n = 1,2 for  $\mu$ PD720202.



### 3.4.8.4 USB2 Protocol PORTPMSC definition

| Bits   | Field                                    | Read/<br>Write | Value (Default) |                                                                                     | Comment                                                                                                                                                                                                                       |
|--------|------------------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0    | 2:0 L1 Status (L1S)                      | RO             | 000b            | determine<br>suspend i                                                              | is used by software to<br>whether an L1-based<br>request (LMP transaction<br>essful, specifically:                                                                                                                            |
|        |                                          |                |                 | Value                                                                               | Meaning                                                                                                                                                                                                                       |
|        |                                          |                |                 | 0                                                                                   | Invalid – This field<br>shall be ignored by<br>software.                                                                                                                                                                      |
|        |                                          |                |                 | 1                                                                                   | Success – Port<br>successfully<br>transitioned to L1<br>(ACK)                                                                                                                                                                 |
|        |                                          |                |                 | 2                                                                                   | Not Yet – Device is<br>unable to enter L1<br>at this time (NYET)                                                                                                                                                              |
|        |                                          |                |                 | 3                                                                                   | Not Supported –<br>Device does not<br>support L1<br>transitions (STALL)                                                                                                                                                       |
|        |                                          |                |                 | 4                                                                                   | Timeout/Error –<br>Device failed to<br>respond to the LPM<br>Transaction or an<br>error occurred.                                                                                                                             |
|        |                                          |                |                 | 5-7                                                                                 | Reserved                                                                                                                                                                                                                      |
| 3      | Remote Wake Enable<br>(RWE)              | RW             | Ob              | enable or                                                                           | system sets this flag to<br>disable the device for<br>ake from L1.                                                                                                                                                            |
| 7:4    | Host Initiated Resume<br>Duration (HIRD) | RW             | Oh              | indicate to<br>long the x<br>initiates a<br>of 0000b<br>Each incr                   | oftware sets this field to<br>o the recipient device how<br>CHC will drive resume if it<br>n exit from L1. The value<br>is interpreted as 50us.<br>ementing value up adds<br>ne previous value.                               |
| 15 : 8 | L1 Device Slot                           | RW             | Oh              | indicate th<br>associate<br>attached to<br>value of '0<br>present. To<br>lookup inf | oftware sets this field to<br>he ID of the Device Slot<br>d with the device directly<br>to the Root Hub port. A<br>0' indicates no device is<br>The xHC uses this field to<br>formation necessary to<br>the LMP Token packet. |
| 16     | Hardware LPM Enable<br>(HLE)             | RW             | Ob              |                                                                                     | s set to '1', then hardwar<br>I LPM shall be enabled fo                                                                                                                                                                       |

### Table 3-99. USB2 PORTPMSC Register (Offset Address: Operational Base (20h) +(404h + (10h\*(n-1)))



| Bits    | Field             | Read/<br>Write | Value (Default) |                                                     | Comment                                                                                                                                                                            |
|---------|-------------------|----------------|-----------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27 : 15 | Rsvd              | -              | -               | Reserved                                            |                                                                                                                                                                                    |
| 31 : 28 | Port Test Control | RW             | Oh              | operating<br>value indic<br>test mode               | field is '0', the port is NOT<br>in a test mode. A non-zero<br>cates that it is operating in<br>and the specific test<br>idicated by the specific                                  |
|         |                   |                |                 | is only val<br>Powered-<br>If the port<br>xHC shall | o Port Test Control value<br>id to a port that is in the<br>off state (PLS = Disable).<br>is not in this state, the<br>respond with the Port<br>rol field set to Port Test<br>ror. |
|         |                   |                |                 |                                                     | ding of the Test Mode bits<br>2 protocol port are:                                                                                                                                 |
|         |                   |                |                 | Value                                               | Test Mode                                                                                                                                                                          |
|         |                   |                |                 | 0                                                   | Test mode not<br>enabled                                                                                                                                                           |
|         |                   |                |                 | 1                                                   | Test J_STATE                                                                                                                                                                       |
|         |                   |                |                 | 2                                                   | Test K_STATE                                                                                                                                                                       |
|         |                   |                |                 | 3                                                   | Test SE0_NAK                                                                                                                                                                       |
|         |                   |                |                 | 4                                                   | Test Packet                                                                                                                                                                        |
|         |                   |                |                 | 5                                                   | Test<br>FORCE_ENABLE                                                                                                                                                               |
|         |                   |                |                 | 6-14                                                | Reserved                                                                                                                                                                           |
|         |                   |                |                 | 15                                                  | Port Test Control<br>Error                                                                                                                                                         |

**Note:** In the equation for Offset Address, n = Port Number 5,6,7 or 8 for  $\mu$ PD720201. n = 3 or 4 for  $\mu$ PD720202.



#### 3.4.8.5 Port Link Info Register (PORTLI)

The definitions of the fields in the PORTLI register depend on the USB protocol supported by the port. The USB3 Port Link Info register reports the Link Error Count, while the USB2 Port Link Info register is reserved and shall be treated as Reserved by software.

Table 3-100. USB3 PORTLI Register (Offset Address: Operational Base (20h) + (408h + (10h \* (n-1)))

| Bits    | Field            | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                 |
|---------|------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 0  | Link Error Count | RO             | Oh              | This field returns the number of link<br>errors detected by the port. This<br>value shall be reset to '0' by the<br>assertion of a Chip hardware Reset,<br>HCRST, when PR transitions from<br>'1' to '0', or when CCS = transitions<br>from '0' to '1'. |
| 31 : 16 | Rsvd             | -              | -               | Reserved.                                                                                                                                                                                                                                               |

**Note:**  $n = Port Number 1,2,3 \text{ or } 4 \text{ for } \mu PD720201. n = 1 \text{ or } 2 \text{ for } \mu PD720202.$ 



# 3.5 Host Controller Runtime Registers

This section defines the xHCI Runtime Register space. The base address of this register space is referred to as Runtime Base (Refer to section 3.3.8). The Runtime Base shall be 32-byte aligned and is calculated by adding the value Runtime Register Space Offset register to the Capability Base address. All Runtime registers are multiples of 32 bits in length.

Unless otherwise stated, all registers should be accessed with Dword references on reads, with an appropriate software mask if needed. A software read/modify/write mechanism should be invoked for partial writes.

Software should write registers containing a Qword address field using only Qword references. If a system is incapable of issuing Qword references, then writes to the Qword address fields shall be performed using 2 Dword references; low Dword-first, high-Dword second.

| 31<br>24 | 23<br>16                         | 15<br>8                 | 7<br>0 | Offset   |  |  |
|----------|----------------------------------|-------------------------|--------|----------|--|--|
|          | MFIN                             | DEX (Microframe Inde    | x)     | 600h     |  |  |
|          |                                  | Reserved                |        | 604~61Fh |  |  |
|          | IR0 (I                           | nterrupter Register Set | 0)     | 620~63Fh |  |  |
|          | IR1 (Interrupter Register Set 1) |                         |        |          |  |  |
|          | IR2 (Interrupter Register Set 2) |                         |        |          |  |  |
|          | IR3 (Interrupter Register Set 3) |                         |        |          |  |  |
|          | IR4 (Interrupter Register Set 4) |                         |        |          |  |  |
|          | IR5 (Interrupter Register Set 5) |                         |        |          |  |  |
|          | IR6 (Interrupter Register Set 6) |                         |        |          |  |  |
|          | IR7 (I                           | nterrupter Register Set | 7)     | 700~71Fh |  |  |

#### Table 3-101. Host Controller Runtime Registers

# 3.5.1 Microframe Index Register (MFINDEX)

This register is used by the system software to determine the current periodic frame. The register value is incremented every 125 microseconds (once each microframe).

This register is only incremented while Run/Stop (R/S) = '1'.

The value of this register affects the SOF value generated by USB2 Bus Instances.

| Table 3-102. | MFINDEX Register (Offset Address: Runtime Base (600h) + 00h) |
|--------------|--------------------------------------------------------------|
|--------------|--------------------------------------------------------------|

| Bits   | Field            | Read/<br>Write | Value (Default) | Comment                                                                                                                                       |
|--------|------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 13 : 0 | Microframe Index | RO             | 0h              | The value in this register increment<br>at the end of each microframe. Bit<br>[13:3] may be used to determine the<br>current 1ms Frame Index. |
| 31 14  | Rsvd             | -              | -               | Reserved.                                                                                                                                     |



#### 3.5.2 Interrupter Register Set

The Interrupter logic consists of an Interrupter Management Register, an Interrupter Moderation Register, and the Event Ring Registers. A one to one mapping is defined for Interrupter to MSI-X vector.

| 31 | 23                                                             | 15 | 7 |  | Offset |  |
|----|----------------------------------------------------------------|----|---|--|--------|--|
| 24 | 16                                                             | 8  | 0 |  | _      |  |
|    | Interrupter Management                                         |    |   |  |        |  |
|    | Interrupter Moderation Counter Interrupter Moderation Interval |    |   |  | 04h    |  |
|    | Reserved Event Ring Segment Table Size                         |    |   |  | 08h    |  |
|    | Reserved                                                       |    |   |  |        |  |
|    | Event Ring Segment Table Base Address Lo Reserved              |    |   |  |        |  |
|    | Event Ring Segment Table Base Address Hi                       |    |   |  |        |  |
|    | Event Ring Dequeue Pointer Lo Reserved                         |    |   |  |        |  |
|    | Event Ring Dequeue Pointer Hi                                  |    |   |  |        |  |

#### Table 3-103. Interrupter Register Set

#### 3.5.2.1 Interrupter Management Register (IMAN)

The Interrupter Management register allows system software to enable, disable, detect, and force xHC interrupts.

| Bits   | Field                    | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|--------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | Interrupter Pending (IP) | RW1C           | Ob              | This flag represents the current<br>state of the Interrupter. If IP='1', an<br>interrupt is pending for this<br>Interrupter. This flag is set to '1'<br>when IE = '1', the IMODC Interrupt<br>Moderation Counter field = '0' the<br>Event Ring associated with the<br>Interrupter I not empty, and EHB =<br>'0'. A '0' value indicates that no<br>interrupt is pending for the<br>Interrupter. If MSI interrupts are<br>enabled, this flag shall be cleared<br>automatically when the PCI Dword<br>write generated by the Interrupt<br>assertion is complete. If PCI Pin<br>Interrupts are enabled, this flag shall<br>be cleared by software. |
| 1      | Interrupt Enable (IE)    | RW             | Ob              | This flag specifies whether the<br>Interrupter is capable of generating<br>an interrupt. When this bit and the<br>IP bit are set '1', the Interrupter shall<br>generate an interrupt when the<br>Interrupter Moderation Counter<br>reaches '0'. If this bit is '0', then the<br>Interrupter is prohibited from<br>generating interrupts.                                                                                                                                                                                                                                                                                                       |
| 31 : 2 | Rsvd                     | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### Table 3-104. IMAN Register (Offset Address: Runtime Base (600h) + 020h + (20h\*Interrupter))

**Note:** Interrupter is 0, 1, 2, 3, 4, 5, 6 or 7.



#### 3.5.2.2 Interrupter Moderation Register (IMOD)

The Interrupter Moderation Register controls the "interrupt moderation" feature of an interrupter, allowing system software to throttle the interrupt rate generated by the xHC.

| Bits    | Field                                    | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                     |
|---------|------------------------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 0  | Interrupt Moderation<br>Interval (IMODI) | RW             | FA0h<br>(~1ms)  | Minimum inter-interrupt interval. The<br>interval is specified in 250ns<br>increments. A value of '0' disables<br>interrupt throttling logic and<br>interrupts shall be generated<br>immediately if IP = '0', EHB = '0',<br>and the Event Ring is not empty.                                                                                                                |
| 31 : 16 | Interrupt Moderation<br>Counter (IMODC)  | RW             | Oh              | Down counter. Loaded with Interval<br>value whenever IP is cleared to '0',<br>counts down to '0', and stops. The<br>associated interrupt shall be<br>signaled whenever this counter is<br>'0', the Event Ring is not empty, the<br>IE and IP flags = '1', and EHB = '0'.<br>This counter may be directly written<br>by software at any time to alter the<br>interrupt rate. |

Table 3-105. IMOD Register (Offset Address: Runtime Base (600h) + 024h + (20h\*Interrupter))

Note: Interrupter is 0, 1, 2, 3, 4, 5, 6 or 7.



#### 3.5.2.3 Event Ring Segment Table Size Register (ERSTSZ)

The Event Ring Segment Table Size Register defines the number of segments supported by the Event Ring Segment table.

| Bits    | Field                            | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|----------------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0    | Event Ring Segment<br>Table Size | RW             | Oh              | This field identifies the number of<br>valid Event Ring Segment Table<br>entries in the Event Ring Segment<br>Table pointed to by the Event Ring<br>Segment Table Base Address<br>register. The maximum value<br>supported by an xHC<br>implementation for this register is<br>defined by the ERST Max field in<br>the HSCPARAMS2 register.<br>For Secondary Interrupters: Writing<br>a value of '0' to this field disables<br>the Event Ring. Any events targeted<br>at this Event Ring when it is<br>disabled shall result in undefined<br>behavior of the Event Ring.<br>For the Primary Interrupter: Writing<br>a value of '0' to this field shall result<br>in undefined behavior of the Event<br>Ring. The Primary Event Ring<br>cannot be disabled. |
| 31 : 16 | Rsvd                             | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Table 3-106. ERSTSZ Register (Offset Address: Runtime Base (600h) + 028h + (20h\*Interrupter))

**Note:** Interrupter is 0, 1, 2, 3, 4, 5, 6 or 7.

### 3.5.2.4 Event Ring Segment Table Base Address Register (ERSTBA)

The Event Ring Segment Table Base Address Register identifies the start address of the Evnet Ring Segment Table.

| Bits   | Field                                                | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                    |
|--------|------------------------------------------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0    | Rsvd                                                 | -              | -               | Reserved.                                                                                                                                                                                                                                                                  |
| 63 : 4 | Event Ring Segment<br>Table Base Address<br>Register | RW             | Oh              | This field defines the high order bits<br>of the start address of the Event<br>Ring Segment Table.<br>Writing this register sets the Event<br>Ring State Machine : EREP<br>advancement to the Start state. This<br>field shall not be modified if<br>HCHalted (HCH) = '0'. |

Table 3-107. ERSTBA Register (Offset Address: Runtime Base (600h) + 30h + (20h\*Interrupter))

Note: Interrupter is 0, 1, 2, 3, 4, 5, 6 or 7.



#### 3.5.2.5 Event Ring Dequeue Pointer Register (ERDP)

The Event Ring Dequeue Pointer Register is written by software to define the Event Ring Dequeue Pointer location to the xHC. Software updates this pointer when it is finished the evaluation of an Event(s) on the Event Ring.

| Bits   | Field                                | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                       |
|--------|--------------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0    | Dequeue ERST<br>Segment Index (DESI) | RW             | 000Ь            | This field may be used by the xHC<br>to accelerate checking the Event<br>Ring full condition. This field is<br>written with the low order 3 bits of<br>the offset of the ERST entry which<br>defines the Event Ring segment that<br>Event Ring Dequeue Pointer resides<br>in. |
| 3      | Event Hander Busy<br>(EHB)           | RW1C           | Ob              | This flag shall be set to '1' when the<br>IP bit is set to '1' and cleared to '0'<br>by software when the Dequeue<br>Pointer register is written.                                                                                                                             |
| 63 : 4 | Event Ring Dequeue<br>Pointer        | RW             | 0h              | This field defines the high order bits<br>of the 64-bit address of the current<br>Event Ring Dequeue Pointer.                                                                                                                                                                 |

Table 3-108. ERDP Register (Offset Address: Runtime Base (600h) + 038h + (20h\*Interrupter))



# 3.6 Doorbell Registers

The Doorbell Array is organized as an array of up to 32 Doorbell Registers. One 32-bit Doorbell Register is defined in the array for each Device Slot. System software utilizes the Doorbell Register to notify the xHC that it has Device Slot related work for the xHC to perform.

These registers are pointed to by the Doorbell Offset Register (DBOFF) in the xHC Capability register space. The Doorbell Array base address shall be Dword aligned and is calculated by adding the value in the DBOFF register (section 0) to "Base". All registers are 32 bits in length. Software should read and write these registers using only Dword accesses.

|    |              | Table 3-109. | Doorbell Registe | rs        |             |
|----|--------------|--------------|------------------|-----------|-------------|
| 31 | 23           | 15           |                  | 7         | Offset      |
| 24 | 16           | 8            |                  | 0         |             |
|    | DB Stream ID |              | Reserved         | DB Target | 800h ~ 88Fh |

| Bits    | Field        | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|--------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0     | DB Target    | RW             | Oh              | This field defines the target of the<br>doorbell reference. The table below<br>defines the xHC notification that is<br>generated by ringing the doorbell.<br>Note that Doorbell Register 0 is<br>dedicated to Command Ring and<br>decodes this field differently than<br>the other Doorbell Registers.<br>Device Context Doorbells (1 – 255)                                                                                                                                                                                                                                                                                                 |
| 15 : 8  | Rsvd         | -              | -               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 31 : 16 | DB Stream ID | RW             | Oh              | Doorbell Stream ID. If the endpoint<br>of a Device Context Doorbell<br>defines Streams, then this field shall<br>be used to identify which Stream of<br>the endpoint the doorbell reference<br>is targeting. System software is<br>responsible for ensuring that the<br>value written to this field is valid.<br>If the endpoint does not define<br>Streams (MaxPStreams = 0) and a<br>non-'0' value is written to this field,<br>the doorbell reference shall be<br>ignored.<br>This field only applies to Device<br>Context Doorbells and shall be<br>cleared to '0' for Host Controller<br>Commands.<br>This field returns '0' when read. |

### Table 3-110. Doorbell Register



# 3.7 xHCI Extended Capabilities

The  $\mu$ PD720201 and  $\mu$ PD720202 exports xHCI-specific extended capabilities utilizing a method similar to the PCI extended capabilities. It specifies a non-zero value in xHCI Extended Capabilities Pointer field of the HCPARAMS register. This value is an offset into xHC MMIO space from the Base, where the Base is beginning of the host controller's MMIO address space.

# 3.7.1 USB Legacy Support Capability

The USB Legacy Support provided by the xHC is optional normative functionality that is applicable to pre-OS software (BIOS) and the operating system for the coordination of ownership of the xHC.

This capability is chained through the xHCI Extended Capabilities Pointer (xECP) field and resides in MMIO space.

|                                                               | Table | 3-111. HC Extended C | apability Registers |        |
|---------------------------------------------------------------|-------|----------------------|---------------------|--------|
| 31                                                            | 23    | 15                   | 7                   | Offset |
| 24                                                            | 16    | 8                    | 0                   |        |
| USB Legacy Support Capability Register (USBLEGSUP)            |       |                      |                     |        |
| USB Legacy Support Control and Status Register (USBLEGCTLSTS) |       |                      |                     |        |

# 3.7.1.1 USB Legacy Support Capability (USBLEGSUP)

This register is an xHC extended capability register. It includes a specific function section and a pointer to the next xHCI Extended Capability. This register is used by pre-OS software (BIOS) and the operating system to coordinate ownership of the xHC. This register is in the Auxiliary Power well.

| Bits    | Field                      | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                            |
|---------|----------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0     | Capability ID              | RO             | 1h              | This field identifies the xHCI<br>Extended capability. The xHCI<br>Extended capability ID for the USB<br>Legacy Support is 01h.                                                    |
| 15 : 8  | Next Capability Pointer    | RO             | 4h              | This field points to the xHC MMIO<br>space offset of the next xHCI<br>extended capability pointer.                                                                                 |
| 16      | HC BIOS Owned<br>Semaphore | RW             | Oh              | The BIOS sets this bit to establish<br>ownership of the xHC. System BIOS<br>will set this bit to a '0' in response to<br>a request for ownership of the xHC<br>by system software. |
| 23 : 17 | Rsvd                       | -              | -               | Reserved.                                                                                                                                                                          |
| 24      | HC OS Owned<br>Semaphore   | RW             | Oh              | System software sets this bit to<br>request ownership of the xHC.<br>Ownership is obtained when this bit<br>reads as '1' and the HC BIOS<br>Owned Semaphore bit reads as '0'.      |
| 31 : 25 | Rsvd                       | -              | -               | Reserved.                                                                                                                                                                          |

| Table 3-112. USBLEGSUP (Offset Address: xECP (500h) + 00h) | Table 3-112. | USBLEGSUP | (Offset Address: | xECP (500h) + 00h) |
|------------------------------------------------------------|--------------|-----------|------------------|--------------------|
|------------------------------------------------------------|--------------|-----------|------------------|--------------------|



# 3.7.1.2 USB Legacy Support Control / Status (USBLEGCTLSTS)

Pre-OS (BIOS) software uses this register to enable System Management Interrupts (SMIs) for every xHCI/USB event it needs to track. Bits [21:16] of this register are simply shadow bit of USBSTS register [5:0]. This register is in the Auxiliary Power well.

| Bits    | Field                              | Read/<br>Write | Value (Default) | Comment                                                                                                                                                              |
|---------|------------------------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | USB SMI Enable                     | RW             | Ob              | When this bit is a '1', and the SMI<br>on SMI on Event Interrupt bit in this<br>register is a '1', the host controller<br>will issue an SMI immediately.             |
| 3 : 1   | Rsvd                               | -              | -               | Reserved.                                                                                                                                                            |
| 4       | SMI on Host System<br>Error Enable | RW             | Ob              | When this bit is a '1', and the SMI<br>on Host System Error bit in this<br>register is a '1', the host controller<br>will issue an SMI immediately.                  |
| 12 : 5  | Rsvd                               | -              | -               | Reserved.                                                                                                                                                            |
| 13      | SMI on OS Ownership<br>Enable      | RW             | Ob              | When this bit is a '1' and the OS<br>Ownership Change bit is '1', then<br>the host controller will issue an SMI.                                                     |
| 14      | SMI on PCI Command<br>Enable       | RW             | Ob              | When this bit is '1' and SMI on PCI<br>Command is '1', then the host<br>controller will issue an SMI.                                                                |
| 15      | SMI on BAR Enable                  | RW             | Ob              | When this bit is '1' and SMI on BAR<br>is '1', then the host controller will<br>issue an SMI.                                                                        |
| 16      | SMI on Event Interrupt             | RO             | 0b              | Shadow bit of Event Interrupt (EINT) bit in the USBSTS register.                                                                                                     |
|         |                                    |                |                 | This bit follows the state the Event<br>Interrupt (EINT) bit in the USBSTS<br>register, e.g. it automatically clears<br>when EINT clears or set when EINT<br>is set. |
| 19 : 17 | Rsvd                               | -              | -               | Reserved.                                                                                                                                                            |
| 20      | SMI on Host System<br>Error        | RO             | Ob              | Shadow bit of Host System Error<br>(HSE) bit in the USBSTS register.                                                                                                 |
|         |                                    |                |                 | To clear this bit to '0', system<br>software shall write a '1' to the Host<br>System Error (HSE) bit in the<br>USBSTS register.                                      |
| 28 : 21 | Rsvd                               | -              | -               | Reserved.                                                                                                                                                            |
| 29      | SMI on OS Ownership<br>Change      | RW1C           | Ob              | This bit is set to '1' whenever the<br>HC OS Owned Semaphore bit in the<br>USBLEGSUP register transitions<br>from '1' to a '0' or '0' to a '1'.                      |
| 30      | SMI on PCI Command                 | RW1C           | Ob              | This bit is set to '1' whenever the PCI Command Register is written.                                                                                                 |

Table 3-113. USBLEGCTLSTS (Offset Address: xECP (500h) + 04h)



| Bits | Field      | Read/<br>Write | Value (Default) | Comment                                                                           |
|------|------------|----------------|-----------------|-----------------------------------------------------------------------------------|
| 31   | SMI on BAR | RW1C           | Ob              | This bit is set to '1' whenever the<br>Base Address Register (BAR) is<br>written. |

Note: SMI – System Management Interrupt.

BAR – Base Address Register.



# 3.7.2 xHCI Supported Protocol Capability

#### Table 3-114. xHCl Supported Protocol Capability Register

| 31      | 24                          | 23 16          | 15 8                    | 7       | 0               | Offset |
|---------|-----------------------------|----------------|-------------------------|---------|-----------------|--------|
| Revisio | n Major                     | Revision Minor | Next Capability Pointer | Cap     | ability ID      | 00h    |
|         | Name String                 |                |                         |         |                 | 04h    |
| PSIC    | Pro                         | otocol Defined | Compatible Port Count   | Compati | ble Port Offset | 08h    |
|         | Reserved Protocol Slot Type |                |                         |         |                 |        |

#### 3.7.2.1 USB 3.0 Supported Protocol Capability

## Table 3-115. Offset 00h - xHCI Supported Protocol Capability Field (Offset Address: xECP + 10h (510h))

| Bits    | Field                   | Read/<br>Write | Value (Default) | Comment                                                                                                                             |
|---------|-------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:0     | Capability ID           | RO             | 02h             | This field identifies the xHCI<br>Extended capability. The xHCI<br>Extended capability ID for the USB<br>Supported Protocol is 02h. |
| 15 : 8  | Next Capability Pointer | RO             | 05h             | This field points to the xHC MMIO<br>space offset of the next xHCI<br>extended capability pointer.                                  |
| 23 : 16 | Minor Revision          | RO             | 00h             | Minor Specification Release<br>Number in Binary –Coded Decimal.                                                                     |
| 31 : 24 | Major Revision          | RO             | 03h             | Major Specification Release<br>Number in Binary –Coded Decimal.                                                                     |

#### Table 3-116. Offset 04h - xHCl Supported Protocol Capability Field (Offset Address: xECP + 14h (514h))

| Bits   | Field       | Read/<br>Write | Value (Default) | Comment                                                                                                          |
|--------|-------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------|
| 31 : 0 | Name String | RO             | 20425355h       | This field is a mnemonic name<br>string that references the<br>specification with which the xHC is<br>compliant. |

| Table 3-117. | . Offset 08h - xHCl Supported Protocol Capability Field (Offset Address: xECP + 18h (518h)) |
|--------------|---------------------------------------------------------------------------------------------|
|--------------|---------------------------------------------------------------------------------------------|

| Bits   | Field                          | Read/<br>Write | Value (Default)                          | Comment                                                                                           |
|--------|--------------------------------|----------------|------------------------------------------|---------------------------------------------------------------------------------------------------|
| 7:0    | USB3 Compatible Port<br>Offset | RO             | 01h                                      | This field specifies the starting Port<br>Number of Root Hub Port that<br>supports this protocol. |
| 15 : 8 | USB3 Compatible Port<br>Count  | RO             | 04h<br>(µPD720201)<br>02h<br>(µPD720202) | This field identifies the number of<br>consecutive Root Hub Ports that<br>support this protocol.  |



| Bits    | Field            | Read/<br>Write | Value (Default) | Comment                                                                                                                                                               |
|---------|------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27 : 16 | Protocol Defined | RO             | 0h              | This field is reserved.                                                                                                                                               |
| 31 : 28 | PSIC             | RO             | Oh              | Protocol Speed ID Count. This field<br>indicates the number of Protocol<br>Speed ID Dwords that the xHCI<br>Supported Protocol Capability data<br>structure contains. |

### Table 3-118. Offset 0Ch - xHCl Supported Protocol Capability Field (Offset Address: xECP + 1Ch (51Ch))

| Bits   | Field              | Read/<br>Write | Value (Default) | Comment                 |
|--------|--------------------|----------------|-----------------|-------------------------|
| 4:0    | Protocol Slot Type | RO             | 0h              | This field is reserved. |
| 31 : 5 | Rsvd               | -              | -               | Reserved.               |

# 3.7.2.2 USB 2.0 Supported Protocol Capability

# Table 3-119. Offset 00h - xHCI Supported Protocol Capability Field (Offset Address: xECP + 24h (524h))

| Bits    | Field                   | Read/<br>Write | Value (Default) | Comment                                                                                                                             |
|---------|-------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:0     | Capability ID           | RO             | 02h             | This field identifies the xHCI<br>Extended capability. The xHCI<br>Extended capability ID for the USB<br>Supported Protocol is 02h. |
| 15 : 8  | Next Capability Pointer | RO             | 07h             | This field points to the xHC MMIO<br>space offset of the next xHCI<br>extended capability pointer.                                  |
| 23 : 16 | Minor Revision          | RO             | 00h             | Minor Specification Release<br>Number in Binary –Coded Decimal.                                                                     |
| 31 : 24 | Major Revision          | RO             | 02h             | Major Specification Release<br>Number in Binary –Coded Decimal.                                                                     |

| Table 3-120. | Offset 04h - xHCl Supported Protocol Capability Field (Offset Address: xECP + 28h (528h)) |
|--------------|-------------------------------------------------------------------------------------------|
|--------------|-------------------------------------------------------------------------------------------|

| Bits   | Field       | Read/<br>Write | Value (Default) | Comment                                                                                                          |
|--------|-------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------|
| 31 : 0 | Name String | RO             | 20425355h       | This field is a mnemonic name<br>string that references the<br>specification with which the xHC is<br>compliant. |



| Bits    | Field                          | Read/<br>Write | Value (Default)                          | Comment                                                                                                                                                               |
|---------|--------------------------------|----------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0     | USB2 Compatible Port<br>Offset | RO             | 05h<br>(μPD720201)<br>03h<br>(μPD720202) | This field specifies the starting Port<br>Number of Root Hub Port that<br>supports this protocol.                                                                     |
| 15 : 8  | USB2 Compatible Port<br>Count  | RO             | 04h<br>(µPD720201)<br>02h<br>(µPD720202) | This field identifies the number of<br>consecutive Root Hub Ports that<br>support this protocol.                                                                      |
| 16      | Rsvd                           | -              | -                                        | Reserved                                                                                                                                                              |
| 17      | HSO                            | RO             | Ob                                       | Hi-Speed Only. 0b indicates this<br>USB2 ports are Low, Full, and Hi-<br>Speed capable.                                                                               |
| 18      | IHI                            | RO             | Ob                                       | Integrated Hub Implemented. 0b<br>indicates this host does not<br>implement integrated hub.                                                                           |
| 19      | HLC                            | RO             | Ob                                       | Hardware LMP Capability. If this bit<br>is set to '1', the ports described by<br>this capability support hardware<br>controlled USB2 Link Power<br>Management.        |
| 27 : 20 | Rsvd                           | -              | -                                        | Reserved                                                                                                                                                              |
| 31 : 28 | PSIC                           | RO             | Oh                                       | Protocol Speed ID Count. This field<br>indicates the number of Protocol<br>Speed ID Dwords that the xHCI<br>Supported Protocol Capability data<br>structure contains. |

# Table 3-121. Offset 08h - xHCl Supported Protocol Capability Field (Offset Address: xECP + 2Ch (52Ch))

#### Table 3-122. Offset 0Ch - xHCl Supported Protocol Capability Field (Offset Address: xECP + 30h (530h))

| Bits   | Field              | Read/<br>Write | Value (Default) | Comment                 |
|--------|--------------------|----------------|-----------------|-------------------------|
| 4:0    | Protocol Slot Type | RO             | 0h              | This field is reserved. |
| 31 : 5 | Rsvd               | -              | -               | Reserved.               |



# 3.7.3 Debug Capability

| 31         23         15         7           24         16         8         0    | Offset |  |  |  |  |  |
|-----------------------------------------------------------------------------------|--------|--|--|--|--|--|
| 24 16 8 0                                                                         |        |  |  |  |  |  |
|                                                                                   |        |  |  |  |  |  |
| Reserved         DCERST Max         Next Capability Pointer         Capability ID | 00h    |  |  |  |  |  |
| Reserved DB Target Reserved                                                       | 04h    |  |  |  |  |  |
| Reserved         Event Ring Segment Table Size                                    | 08h    |  |  |  |  |  |
| Reserved                                                                          | 0Ch    |  |  |  |  |  |
| Event Ring Segment Table Base Address Lo Reserved                                 | 10h    |  |  |  |  |  |
| Event Ring Segment Table Base Address Hi                                          |        |  |  |  |  |  |
| Event Ring Dequeue Pointer Lo Reserved                                            |        |  |  |  |  |  |
| Event Ring Dequeue Pointer Hi                                                     |        |  |  |  |  |  |
| Debug Capability Control Register                                                 |        |  |  |  |  |  |
| Debug Capability Status Register                                                  |        |  |  |  |  |  |
| Debug Capability Port Status and Control Register                                 | 28h    |  |  |  |  |  |
| Reserved                                                                          |        |  |  |  |  |  |
| Debug Capability Context Pointer Lo Reserved                                      |        |  |  |  |  |  |
| Debug Capability Context Pointer Hi                                               |        |  |  |  |  |  |
| Vendor ID Reserved DbC Protocol                                                   | 38h    |  |  |  |  |  |
| Device Revision Product ID                                                        | 3Ch    |  |  |  |  |  |

Table 3-123. Debug Capability Register Layout

# 3.7.3.1 Debug Capability ID Register

#### Table 3-124. Offset 00h – Debug Capability Field (Offset Address: xECP + 50h (550h))

| Bits    | Field                   | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                               |
|---------|-------------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0     | Capability ID           | RO             | 02h             | This field identifies the xHCI<br>Extended capability. The xHCI<br>Extended capability ID for the USB<br>Supported Protocol is 02h.                                                                                   |
| 15 : 8  | Next Capability Pointer | RO             | 00h             | This field points to the xHC MMIO<br>space offset of the next xHCI<br>extended capability pointer.                                                                                                                    |
| 20 : 16 | DCERST Max              | RO             | 00h             | This field determines the maximum<br>value supported the Debug<br>Capability Event Ring Segment<br>Table Base Size registers. 0h<br>indicates that the maximum number<br>of Event Ring Segment Table<br>entries is 1. |
| 31 : 21 | Rsvd.                   | -              | -               | Reserved.                                                                                                                                                                                                             |



# 3.7.3.2 Debug Capability Doorbell Register

|         |           | -              | -               |                                                                                                                                                                                                               |    |
|---------|-----------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bits    | Field     | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                       |    |
| 7:0     | Rsvd      | -              | -               | Reserved.                                                                                                                                                                                                     |    |
| 15 : 8  | DB Target | WO             | 00h             | Doorbell Target. This field defines<br>the target of the doorbell reference<br>The table below defines the Debug<br>Capability notification that is<br>generated by ringing the doorbell.<br>Value Definition | ). |
|         |           |                |                 | 0 Data EP 1 OUT<br>Enqueue Pointer<br>Update                                                                                                                                                                  |    |
|         |           |                |                 | 1 Data EP 1 IN Enqueu<br>Pointer Update                                                                                                                                                                       | e  |
|         |           |                |                 | 2 : 255 Reserved.                                                                                                                                                                                             |    |
| 31 : 16 | Rsvd      | -              | -               | Reserved.                                                                                                                                                                                                     |    |

Table 3-125. Offset 04h – Debug Capability Field (Offset Address: xECP + 54h (554h))

## 3.7.3.3 Debug Capability Event Ring Segment Table Size Register

| Table 3-126. | Offset 08h – Debug Capability Field (Offset Address: xECP + 58h (558h)) |
|--------------|-------------------------------------------------------------------------|
|              |                                                                         |

| Bits    | Field                            | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                     |
|---------|----------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 0  | Event Ring Segment<br>Table Size | RW             | 0000h           | This field identifies the number of<br>valid Event Ring Segment Table<br>entries in the Event Ring Segment<br>Table pointed to by the Debug<br>Capability Event Ring Segment<br>Table Base Address Register.<br>Software shall initialize this register<br>before setting the Debug Capability<br>Enable field in the Debug Capability<br>Control Register. |
| 31 : 16 | Rsvd.                            | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                   |

# 3.7.3.4 Debug Capability Event Ring Segment Table Base Address Register

| Table 3-127. | Offset 0Ch – Debug Capability Field (Offset Address: xECP + 60h (560h)) |
|--------------|-------------------------------------------------------------------------|
|--------------|-------------------------------------------------------------------------|

| Bits | Field | Read/<br>Write | Value (Default) | Comment   |
|------|-------|----------------|-----------------|-----------|
| 3:0  | Rsvd. | -              | -               | Reserved. |

| Bits   | Field                                                | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                |
|--------|------------------------------------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63 : 4 | Event Ring Segment<br>Table Base Address<br>Register | RW             | Oh              | This field defines the high order bits<br>of the start address of the Debug<br>Capability Event Ring Segment<br>Table. Software shall initialize this<br>register before setting the Debug<br>Capability Enable field. |

# 3.7.3.5 Debug Capability Event Ring Dequeue Pointer Register

| Bits   | Field           | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                          |
|--------|-----------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0    | DESI            | RW             | 000Ь            | This field may be used by the xHC<br>to accelerate checking the Event<br>Ring full condition. This field is<br>written with the low order 3bits of<br>the offset of the ERST entry which<br>defines the Event Ring segment that<br>the Event Ring Dequeue Pointer<br>resides in. |
| 3      | Rsvd            | -              | -               | Reserved.                                                                                                                                                                                                                                                                        |
| 63 : 4 | Dequeue Pointer | RW             | Oh              | This field defines the high order bits<br>of the 64-bit address of the current<br>Debug Capability Event Ring<br>Dequeue Pointer. Software shall<br>initialize this register before setting<br>the Debug Capability Enable field.                                                |

# 3.7.3.6 Debug Capability Event Ring Dequeue Pointer Register

| Table 3-129. | Offset 20h – Debug Capability Field (Offset Address: xECP + 70h (570h)) |
|--------------|-------------------------------------------------------------------------|
|--------------|-------------------------------------------------------------------------|

| Bits | Field | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                           |
|------|-------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | DCR   | RO             | Ob              | DbC Run. When '0', Debug Device<br>is not in the Configured state. When<br>'1', Debug Device is in the<br>Configured state and bulk Data pipe<br>transactions are accepted by Debug<br>Capability and routed to the IN and<br>OUT Transfer Rings. A '0' to '1'<br>transition of the Port Reset bit will<br>clear this bit to '0'. |



| Bits    | Field                | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|----------------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | LSE                  | RW             | Ob              | Link Status Event Enable. Setting<br>this bit to a '1' enables the Debug<br>Capability to generate Port Status<br>Change Events due the Port Link<br>Status Change bit transitioning from<br>a '0' to a '1'.                                                                                                                                                                                                                                              |
| 2       | НОТ                  | RW1S           | Ob              | Halt OUT TR. While this bit is '1',<br>the Debug Capability shall generate<br>STALL TPs for all IN TPs received<br>for the OUT TR. The Debug<br>Capability shall clear this bit when a<br>ClearFeature(ENDPOINT_HALT)re<br>quest is received for the endpoint.<br>This field is valid only when the<br>Debug Capability is in Run Mode<br>(DCR = '1'). When not in Run Mode,<br>this field shall return '0' when read,<br>and writes will have no effect. |
| 3       | HIT                  | RW1S           | Ob              | Halt IN TR. While this bit is '1', the<br>Debug Capability shall generate<br>STALL TPs for all OUT DPs<br>received for the IN TR. The Debug<br>Capability shall clear this bit when a<br>ClearFeature(ENDPOINT_HALT)<br>request is received for the endpoint.<br>This field is valid only when the<br>Debug Capability is in Run Mode                                                                                                                     |
| 4       | DRC                  | RW1C           | Ob              | This bit shall be set to '1' when DCR<br>bit is cleared to '0', i.e. by any DbC<br>Port State transition that exits the<br>DbC-Configured state. While this bit<br>is '1' the Debug Capability Doorbell<br>Register (DCDB) is disabled.<br>Software shall clear this bit to re-<br>enable the DCDB.                                                                                                                                                       |
| 15 : 5  | Rsvd.                | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 23 : 16 | Debug Max Burst Size | RO             | 0h              | This field identifies the maximum<br>burst size supported by the bulk<br>endpoints of this DbC<br>implementation.                                                                                                                                                                                                                                                                                                                                         |
| 30 : 24 | Device Address       | RO             | Oh              | This field reports he USB device<br>address assigned to the Debug<br>Device during the enumeration<br>process. This field is valid when the<br>DbC Run bit is '1'.                                                                                                                                                                                                                                                                                        |

| Bits | Field | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                   |
|------|-------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | DCE   | RW             | Oh              | Debug Capability Enable. Setting<br>this bit to a '1' enables xHC USB<br>Debug Capability operation. This bit<br>is a '0' if the USB Debug Capability<br>is disabled. Clearing this bit<br>releases the Root Hub port<br>assigned to the Debug Capability,<br>and terminates any Debug<br>Capability Transfer or Event Ring<br>activity., |

# 3.7.3.7 Debug Capability Status Register

| Bits    | Field                | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                              |
|---------|----------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | Event Ring Not Empty | RO             | Ob              | When '1', this field indicates that the<br>Debug Capability Event Ring has a<br>Transfer Event on it. It is<br>automatically cleared to '0' by the<br>xHC when the Debug Capability<br>Event Ring is empty, i.e. the Debug<br>Capability Enqueue Pointer is equal<br>to the Debug Capability Event Ring<br>Dequeue Pointer register. |
| 23 : 1  | Rsvd                 | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                            |
| 31 : 24 | Debug Port Number    | RO             | 0h              | This field provides the ID of the Root<br>Hub port that the Debug Capability<br>has been automatically attached to.<br>The value is '0' when the Debug<br>Capability is not attached to a Root<br>Hub port.                                                                                                                          |

# Table 3-130. Offset 24h – Debug Capability Field (Offset Address: xECP + 74h (574h))



# 3.7.3.8 Debug Capability Port Status and Control Register

| Bits         Field         Read/<br>Write         Value (Default)         Comment           0         CCS         RO         0b         Current Connect Status. '1' = A Root<br>Hub port is connected to a Debug<br>Host and assigned to the Debug<br>Capability. '0' = NO Ebug Host is<br>present. This value reflects the<br>current state of the port, and may<br>conserved to the value reported<br>by the Connect Status Change<br>(CSC) field in the Port Status<br>Change Event that was generated<br>by a '0' to '1' transition of the Port Status<br>Change Event that was generated<br>by a '0' to '1' transition of the DCE is '0'.           1         PED         RW         Ob         Port Enabled/Disabled. This flag<br>shall be set to '1' by a '0' to '1'<br>transition of CCS or a '1' to '0'<br>transition of CCS or a '1' to '0'<br>transition of the PR. This field is '0' if<br>DCE or CCS are '0'.           3 : 2         Rsvd         -         Reserved.           4         PR         RO         Ob         '1' = Port is in Reset. '0' = Port is not<br>in Reset. This bit is set to '1' when<br>the bus reset sequence as defined<br>in the USB Specification is detected<br>on the Root Hub port assigned to<br>the Debug Capability. This field is '0' if<br>DCE or CCS are '0.           8 : 5         PLS         RO         000b         This field reflects its current link<br>state. This bit is atched.           3 : U3 State         I         U3 State         I         U3 State           4         Piling State         8         Recovery State         9           8 : 50         Riserved.         7 <th></th> <th></th> <th>1301 2011 - DE</th> <th>sag capabi</th> <th></th> <th>daress: XECP + 78n (578n))</th>                                                                            |      |      | 1301 2011 - DE | sag capabi |                 | daress: XECP + 78n (578n))                                                                                                                                                                                                                                                                                                                                                 |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------------|------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit is a subscriptionHub port is connected to a Debug<br>Host and assigned to the Debug<br>Capability. 'D = No Debug Host is<br>present. This value reflects the<br>current state of the port, and may<br>not correspond to the value reported<br>by the Connect Status Change<br>(CSC) field in the Port Status<br>Change Event that was generated<br>by a '0' to '1' transition of this bit.<br>This flag is '0' if DCE is '0'.1PEDRWObPort Enabled/Disabled. This flag<br>shall be set to '1' by a '0' to '1'<br>transition of CCS or a '1' to '0'<br>transition of the PR. This field is '0' if<br>DCE or CCS are '0'.3 : 2Rsvd4PRRO00b'1' = Port is in Reset. '0' = Port is not<br>in Reset. This bit is set to '1' when<br>the Debug Capability. This field is '0'<br>if DCE or CCS are '0'.8 : 5PLSRO000bThis field reset. This field is '0'<br>if DCE or CCS are '0'.8 : 5PLSRO000bThis field reset. This is attached.ValueMeaning<br>UUU0UU1U1UState3                                                                                                                                                                                                                             | Bits | F    | ield           |            | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                    |  |
| shall be set to '1' by a '0' to '1'<br>transition of CCS or a '1' to '0'<br>transition of the PR. This field is '0' if<br>DCE or CCS are '0'.         3:2       Rsvd       -       Reserved.         4       PR       RO       Ob       '1' = Port is in Reset. '0' = Port is not<br>in Reset. This bit is set to '1' when<br>the bus reset sequence as defined<br>in the USB Specification is detected<br>on the Root Hub port assigned to<br>the Debug Capability. This field is '0'<br>if DCE or CCS are '0'.         8:5       PLS       RO       00b       This field reflects its current link<br>state. This field is '0'<br>if DCE or CCS are '0'.         8:5       PLS       RO       000b       This field reflects its current link<br>state. This field is '0'<br>if DCE or CCS are '0'.         8:5       PLS       RO       000b       This field reflects its current link<br>state. This field is '0'<br>if DCE or CCS are '0'.         8:5       PLS       RO       000b       This field reflects its current link<br>state. This field is '0' if<br>o' UO State         1       U1 State       2       U2 State         3       U3 State       4       Disabled State         5       RxDetect State       6       Inactive State         7       Polling State       8       Recovery State         9       Hot Reset State       15: 10       Reserved <td>0</td> <td>CCS</td> <td></td> <td>RO</td> <td>Ob</td> <td colspan="2">Hub port is connected to a Debug<br/>Host and assigned to the Debug<br/>Capability. '0' = No Debug Host is<br/>present. This value reflects the<br/>current state of the port, and may<br/>not correspond to the value reported<br/>by the Connect Status Change<br/>(CSC) field in the Port Status<br/>Change Event that was generated<br/>by a '0' to '1' transition of this bit.</td> | 0    | CCS  |                | RO         | Ob              | Hub port is connected to a Debug<br>Host and assigned to the Debug<br>Capability. '0' = No Debug Host is<br>present. This value reflects the<br>current state of the port, and may<br>not correspond to the value reported<br>by the Connect Status Change<br>(CSC) field in the Port Status<br>Change Event that was generated<br>by a '0' to '1' transition of this bit. |  |
| 4       PR       RO       0b       '1' = Port is in Reset. '0' = Port is not in Reset. '0' = Port is not in Reset. This bit is set to '1' when the bus reset sequence as defined in the USB Specification is detected on the Root Hub port assigned to the Debug Capability. This field is '0' if DCE or CCS are '0'.         8 : 5       PLS       RO       000b       This field reflects its current link state. This field is '0' if DCE or CCS are '0'.         8 : 5       PLS       RO       000b       This field reflects its current link state. This field is only relevant when a Debug Host is attached.         Value       Meaning       0       U0 State       1       U1 State         2       U2 State       3       U3 State       4       Disabled State         5       RxDetect State       6       Inactive State       7       Polling State         8       Recovery State       9       Hot Reset State       15: 10       Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1    | PED  |                | RW         | Ob              | shall be set to '1' by a '0' to '1'<br>transition of CCS or a '1' to '0'<br>transition of the PR. This field is '0' if                                                                                                                                                                                                                                                     |  |
| in Reset. This bit is set to '1' when<br>the bus reset sequence as defined<br>in the USB Specification is detected<br>on the Root Hub port assigned to<br>the Debug Capability. This field is '0'<br>if DCE or CCS are '0'.<br>8 : 5 PLS RO 000b This field reflects its current link<br>state. This field is only relevant<br>when a Debug Host is attached.<br>Value Meaning<br>0 U0 State<br>1 U1 State<br>2 U2 State<br>3 U3 State<br>4 Disabled State<br>5 RxDetect State<br>6 Inactive State<br>7 Polling State<br>8 Recovery State<br>9 Hot Reset State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3:2  | Rsvd |                | -          | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                  |  |
| state. This Field is only relevant<br>when a Debu<br>Host is attached.         Value       Meaning         0       U0 State         1       U1 State         2       U2 State         3       U3 State         4       Disabled State         5       RxDetect State         6       Inactive State         7       Polling State         8       Recovery State         9       Hot Reset State         15: 10       Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4    | PR   |                | RO         | Ob              | in Reset. This bit is set to '1' when<br>the bus reset sequence as defined<br>in the USB Specification is detected<br>on the Root Hub port assigned to<br>the Debug Capability. This field is '0'                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8:5  | PLS  |                | RO         | 000b            | state. This field is only relevantwhen a Debug Host is attached.ValueMeaning0U0 State1U1 State2U2 State3U3 State4Disabled State5RxDetect State6Inactive State7Polling State8Recovery State9Hot Reset State                                                                                                                                                                 |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 9    | Rsvd |                | -          | -               |                                                                                                                                                                                                                                                                                                                                                                            |  |

| Table 3-131. | Offset 28h – Debug Capability Field (Offset Address: xECP + 78h (578h)) |
|--------------|-------------------------------------------------------------------------|
|--------------|-------------------------------------------------------------------------|



| Bits    | Field      | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|---------|------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 13 : 10 | Port Speed | RO             | 0h              | This field identifies the speed of the<br>port. This field is only relevant when<br>a Debug Host is attached (CCS =<br>'1') in all other cases this field shall<br>indicate Undefined Speed.                                                                                                                                                                                      |  |  |
|         |            |                |                 | Value Meaning                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|         |            |                |                 | 0 Undefined Speed                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|         |            |                |                 | 1 – 15 Protocol Speed ID                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 16 : 14 | Rsvd       | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 17      | CSC        | RW1S           | Ob              | Connect Status Change. '1' =<br>Change in Current Connect Status.<br>'0' = No change. Indicates a change<br>has occurred in the port's Current<br>Connect Status. The xHC sets this<br>bit to '1' for all changes to the<br>Debug Device connect status, even<br>if system software has not cleared<br>an existing DbC Connect Status<br>Change. This field is '0' if DCE is '0'. |  |  |
| 20 : 18 | Rsvd       | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 21      | PRC        | RW1C           | Ob              | Port Reset Change. This bit is set<br>when reset processing on this port<br>is complete. '0' = No change. '1' =<br>Reset complete. Software shall<br>clear this bit by writing a '1' to ito.<br>This field is '0' if DCE is '0'.                                                                                                                                                  |  |  |
| 22      | PLC        | RW1C           | Ob              | Port Link Status Change. This flag is set to '1' due to the following PLS transitions:                                                                                                                                                                                                                                                                                            |  |  |
|         |            |                |                 | Transition Condition                                                                                                                                                                                                                                                                                                                                                              |  |  |
|         |            |                |                 | U0 -> U3 Suspend<br>signaling<br>detected from<br>Debug Host.                                                                                                                                                                                                                                                                                                                     |  |  |
|         |            |                |                 | U3 -> U0 Resume<br>complete                                                                                                                                                                                                                                                                                                                                                       |  |  |
|         |            |                |                 | Polling -> Disabled Training Error                                                                                                                                                                                                                                                                                                                                                |  |  |
|         |            |                |                 | Ux or Recovery -> Error<br>Incactive                                                                                                                                                                                                                                                                                                                                              |  |  |
| 23      | CEC        | RW1C           | Ob              | Port Config Error Change. This flag<br>indicates that the port failed to<br>configure its link partner.' 0' =<br>Nochange. '1' = Port Config Error<br>detected. Software shall clear this<br>bit by writing a '1' to it.                                                                                                                                                          |  |  |
| 31 : 24 | Rsvd       | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                                                                                         |  |  |



Descriptor bInterfaceProtocol field.

Function

defined.

Debug Target vendor

GNU Remote Debug

Value

0

1

### 3.7.3.9 Debug Capability Context Pointer Register

|        |                                              | -              |                 |                                                                                                                                                                                                                                                                                                                  |
|--------|----------------------------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits   | Field                                        | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                                                                                                                                                          |
| 3:0    | Rsvd                                         | -              | -               | Reserved.                                                                                                                                                                                                                                                                                                        |
| 63 : 4 | Debug Capability<br>Context Pointer Register | RW             | Oh              | This field defines the high order bits<br>of the start address of the Debug<br>Capability Context data structure<br>associated with the Debug<br>Capability. Software shall initialize<br>this register before setting the<br>Debug Capability Enable bit in the<br>Debug Capability Control Register<br>to '1'. |

Table 3-132. Offset 30h – Debug Capability Field (Offset Address: xECP + 80h (580h))

### 3.7.3.10 Debug Capability Device Descriptor Info Register 1

|      |              | -              | -               |                                                                  |
|------|--------------|----------------|-----------------|------------------------------------------------------------------|
| Bits | Field        | Read/<br>Write | Value (Default) | Comment                                                          |
| 7:0  | DbC Protocol | RW             | 00h             | This field presented by the Debug<br>Device in the USB Interface |

|         |           |    |     |                                                                                                | Command supported. | Set |
|---------|-----------|----|-----|------------------------------------------------------------------------------------------------|--------------------|-----|
|         |           |    |     | 2 - 255                                                                                        | Reserved.          |     |
| 15 : 8  | Rsvd      | -  | -   | Reserved.                                                                                      |                    |     |
| 31 : 16 | Vendor ID | RW | 00h | This field is presented by the Debug<br>Device in the USB Device<br>Descriptor idVendor field. |                    |     |

### 3.7.3.11 Debug Capability Device Descriptor Info Register 2

| Table 3-134. | Offset 3Ch – Debug Capability Field (Offset Address: xECP + 8Ch (58Ch)) |
|--------------|-------------------------------------------------------------------------|
|--------------|-------------------------------------------------------------------------|

| Bits   | Field      | Read/<br>Write | Value (Default) | Comment                                                                                         |
|--------|------------|----------------|-----------------|-------------------------------------------------------------------------------------------------|
| 15 : 0 | Product ID | RW             | 0000h           | This field is presented by the Debug<br>Device in the USB Device<br>Descriptor idProduct field. |



| Bits    | Field           | Read/<br>Write | Value (Default) | Comment                                                                                          |
|---------|-----------------|----------------|-----------------|--------------------------------------------------------------------------------------------------|
| 31 : 16 | Device Revision | RW             | 0000h           | This field is presented by the Debug<br>Device in the USB Device<br>Descriptor bcdDeviced field. |



## 3.8 MSI-X / PBA Table

|    | Table 3-135. MSI-X Table Registers |                       |               |    |        |  |  |
|----|------------------------------------|-----------------------|---------------|----|--------|--|--|
| 31 | 23                                 | 15                    | 7             |    | Offset |  |  |
| 24 | 16                                 | 8                     | 0             |    |        |  |  |
|    |                                    | Message Address       |               |    | 00h    |  |  |
|    | Ν                                  | lessage Upper Address |               |    | 04h    |  |  |
|    |                                    | Message Data          |               |    | 08h    |  |  |
|    |                                    | Reserved              |               | MB | 0Ch    |  |  |
|    |                                    | Table 3-136. PBA Tal  | ble Registers |    |        |  |  |
| 31 | 23                                 | 15                    | 7             |    | Offset |  |  |
| 24 | 16                                 | 8                     | 0             |    |        |  |  |
|    |                                    | PBA Table             |               |    | 00h    |  |  |

### 3.8.1 Message Address for MSI-X Table

| Bits   | Field           | Read/<br>Write | Value (Default) | Comment                                                                                                                                                                              |
|--------|-----------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 : 0 | Message Address | RW             | Oh              | System-specified message lower<br>address. For MSI-X messages, the<br>contents of this field from an MSI-X<br>Table entry specify the lower portion<br>of the DWORD-aligned address. |

**Note:** Interrupter is 0, 1, 2, 3, 4, 5, 6 or 7.

#### 3.8.2 Message Upper Address for MSI-X Table

| Table 3-138. | Message Upper Address (Offset Address: Base + 1004h + (10h*Interrupter)) |
|--------------|--------------------------------------------------------------------------|
|              |                                                                          |

| Bits   | Field                    | Read/<br>Write | Value (Default) | Comment                                 |
|--------|--------------------------|----------------|-----------------|-----------------------------------------|
| 31 : 0 | Message Upper<br>Address | RW             | 0h              | System-specified message Upper address. |

**Note:** Interrupter is 0, 1, 2, 3, 4, 5, 6 or 7.

#### 3.8.3 Message Data for MSI-X

| Table 3-139. | Message Data (Offset Address: Base + 1008h + (10h*Interrupter)) |
|--------------|-----------------------------------------------------------------|
|--------------|-----------------------------------------------------------------|

| Bits   | Field        | Read/<br>Write | Value (Default) | Comment                        |
|--------|--------------|----------------|-----------------|--------------------------------|
| 31 : 0 | Message Data | RW             | 0h              | System-specified message Data. |

**Note:** Interrupter is 0, 1, 2, 3, 4, 5, 6 or 7.



### 3.8.4 Vector Control for MSI-X

| Table 2 140  | Massage Date | Offeet Address, Bess   | 100Ch . | (10h*lntorruntor))  |
|--------------|--------------|------------------------|---------|---------------------|
| Table 3-140. | messaye Dala | Offset Address: Base + |         | (1011 Interrupter)) |

| Bits   | Field    | Read/<br>Write | Value (Default) | Comment                                                                                         |
|--------|----------|----------------|-----------------|-------------------------------------------------------------------------------------------------|
| 0      | Mask Bit | RW             | Ob              | When this bit is set, the function is prohibited from sending a message using this MSI-X Table. |
| 31 : 1 | Rsvd     | -              | -               | Reserved.                                                                                       |

**Note:** Interrupter is 0, 1, 2, 3, 4, 5, 6 or 7.

### 3.8.5 Pending Bits for MSI-X PBA Entries

| Bits   | Field        | Read/<br>Write | Value (Default) | Comment                                                                                                    |
|--------|--------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------|
| 31 : 0 | Pending Bits | RO             | 0h              | For each Pending Bit that is set, the function has a pending message for the associated MSI-X Table entry. |

#### Table 3-141. Message Data (Offset Address: Base + 1080h)

**Note:** Interrupter is 0, 1, 2, 3, 4, 5, 6 or 7.



# 4. Power Management

### 4.1 Power Management States

This section defines the PCI Express Power Management states.

### 4.1.1 PCI Express Link State Power Management (L-States)

PCI Express defines Link power management states, replacing the bus power management states that were defined by the PCI Bus Power Management Interface Specification. Link states are not visible to PCI Power Management legacy compatible software, and are either derived from the power management D-states of the corresponding components connected to that Link or by Active State Power Management (ASPM) protocols. PCI Express Power Management defines L0, L0s, L1, L2/L3 Ready, L2, L3 and LDn. Refer to PCI Express Base Specification Rev.2.0 for more detail on PCI Express Link State Power Management.

| L-States    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LO          | Active state. All PCI Express transactions and other operations are enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| LOs         | A low resume latency, energy saving "standby" ASPM state. Entry into the L0s state is managed separately for each direction of the Link. It is the responsibility of each device at either end of the Link to initiate an entry into the L0s state on its transmitting Lanes. Power management software (BIOS or OS) enables or disables this function by programming the ASPM control field in the Link Control Register. Renesas Electronics does not recommend using L0s function because transfer throughput decreases. |
| L1 (ASPM)   | Higher latency, lower power "standby" ASPM state. The $\mu$ PD720201 and $\mu$ PD720202 can initiate entry into the L1 ASPM state in the D0 state when they detect idle time on the PCIe bus and both components on a Link enable the L1 Entry enable bit of ASPM control field in the Link Control Register. Power management software (BIOS or OS) enables or disables this function by programming the ASPM control field in the Link Control Register (3.2.5.7).                                                        |
| L1          | Higher latency, lower power "standby" state. The $\mu$ PD720201 and $\mu$ PD720202 initiates entry into the L1 state in the D3hot state.                                                                                                                                                                                                                                                                                                                                                                                    |
| L2/L3 Ready | Staging point for L2 or L3. The $\mu$ PD720201 and $\mu$ PD720202 enters the L2/L3 Ready state after receiving the PME_Turn_Off Message from the Root Complex and responding with the PME_TO_Ack.                                                                                                                                                                                                                                                                                                                           |
| L2          | Auxiliary -powered Link, deep-energy-saving state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| L3          | Link Off state. When no power is present, the component is in the L3 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| LDn         | A transitional Link Down pseudo-state prior to L0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### Table 4-1. PCI Express Link States





RENESAS

### 4.1.2 PCI Express Device Power Management States (D-States)

PCI Express supports all PCI Device power management states. The  $\mu$ PD720201 and  $\mu$ PD720202 supports D0 and D3 (D3hot and D3cold) states.

| D-States | Description                                                                                                                                                                                                                                         |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0       | Normal operation state.                                                                                                                                                                                                                             |
| D3hot    | When the Power State field in the Power Management Status / Control Register (Refer to 3.2.2.3) is set to 11b and PERST# is high, $\mu$ PD720201 and $\mu$ PD720202 is D3hot state. In this state, configuration and message requests are accepted. |
| D3cold   | When the Power State field in the Power Management Status / Control Register (Refer to 3.2.2.3) is set to 11b and PERST# is low, $\mu$ PD720201 and $\mu$ PD720202 is D3cold state.                                                                 |

| Table 4-2. | PCI Express Device Power Management States |
|------------|--------------------------------------------|
|------------|--------------------------------------------|

### 4.1.3 CLKREQ# Signal

The  $\mu$ PD720201 and  $\mu$ PD720202 supports the CLKREQ# signal and assigns it to the PECREQB pin. Since the CLKREQ# signal is an open drain and active low signal an external pull-up resistor is required. Operation of the CLKREQ# signal is determined by the state of the enable clock management bit in the Link Control Register (Refer to 3.2.5.7). When the enable clock management bit is disabled, the CLKREQ# signal is asserted at all times. When the enable clock management bit is enabled, the CLKREQ# signal may be de-asserted during an L1 Link state.

| D-States  | Description                                                        |  |
|-----------|--------------------------------------------------------------------|--|
| D0, D3hot | The conditions that CLKREQ# is de-asserted are:                    |  |
|           | Enable clock management bit in the Link Control Register is 1b and |  |
|           | Link state is L1.                                                  |  |

#### Table 4-3. Operation of CLKREQ# Signal



### 4.1.4 Summary of PCI Express Power Management States

Table summarizes the relationship between D-state and L-State.

| D-States | L-States | Reference<br>Clock | Conditions                                                                                                                    |
|----------|----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------|
|          | LO       | ON                 | Active state.                                                                                                                 |
|          | LOs      | ON                 | - The L0s Entry Enable bit (3.2.5.7) in the ASPM Control field of the $\mu$ PD720201 and $\mu$ PD720202 is enabled.           |
|          |          | ON                 | - The L1 Entry Enable bit in the ASPM Control field of both the $\mu$ PD720201/202 and the Root Complex are enabled.          |
| D0       |          |                    | - $\mu$ PD720201/202 detects idle time on the PCIe bus.                                                                       |
|          | L1 ASPM  | OFF                | <ul> <li>L1 Entry Enable bit of both the μPD720201/μPD720202 and the<br/>Root Complex are enabled.</li> </ul>                 |
|          |          |                    | - $\mu$ PD720201/202 detects idle time on the PCIe bus.                                                                       |
|          |          |                    | - The PECREQB pin is connected to the CLKREQ# of the system.                                                                  |
|          |          |                    | - The Enable clock management bit (3.2.5.7) is set to 1b.                                                                     |
|          | L1       | ON                 | - The Power State field is set to 11b and PERST# is high. Main power sources remains during this state.                       |
| D3hot    |          | OFF                | <ul> <li>The Power State field is set to 11b and PERST# is high. Main<br/>power sources remains during this state.</li> </ul> |
|          |          |                    | - The PECREQB pin is connected to the CLKREQ# of the system.                                                                  |
|          |          |                    | - The Enable clock management bit (3.2.5.7) is set to 1b.                                                                     |
|          |          | 2 OFF              | - Power State field set to 11b.                                                                                               |
| D3cold   | L2       |                    | <ul> <li>Execution of the PME_Turn_Off/PME_TO_Ack handshake<br/>sequences.</li> </ul>                                         |
|          |          |                    | - PERST# is low. Main power remains during this state.                                                                        |

| Table 4-4. Summary of PCI Express Power Management State |
|----------------------------------------------------------|
|----------------------------------------------------------|



### 4.2 Power Management Event (PME) Mechanism

Power Management Event (PME) is typically utilized to revive the system. The PME mechanism is software compatible with the PME mechanism defined by the PCI Bus Power Management Interface Specification. Power Management Events are generated by the  $\mu$ PD720201 and  $\mu$ PD720202 as a means of requesting a Power Management state change. When the Link state is L1 and D-state is D3hot, the  $\mu$ PD720201 and  $\mu$ PD720202 asserts the WAKEB signal and sends PME Message to the root complex to wake up the system. On the other hand, when the Link state is L2 (D-state is D3cold),  $\mu$ PD720201 and  $\mu$ PD720202 assert the WAKEB signal to re-establish reference clock before sending PME Message to the root complex.

### 4.2.1 PME support

If the power state of host controller should be changed from D0 or D3 to the other, PME event will occur as shown in the PME\_support bits in PMC (Power Management Capabilities) register. The 5-bit field in the PME\_support indicates the power states in which  $\mu$ PD720201 and  $\mu$ PD720202 may send PME Message. A value of 0b for any bit indicates that it is not capable of sending PME Message while in that power state. Note that the default value of the Bit15 of the PME\_support for D3cold is "HwInit" and depends on the AUXDET bit in the Host Controller Configuration Register.

#### 4.2.2 Pin configuration for supporting PME generation from D3cold

In case where the PME generation from D3cold is required, system board implementation shall be taken into consideration.

| Pin name            | Wake Up support from D3cold and D3hot                                                                                                                       | Wake Up support only from D3hot                                                                                                               |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 3.3 V and 1.05<br>V | Both 3.3 V and 1.05 V power must be maintained to the $\mu$ PD720201/202 during D3cold and D3hot states                                                     | Both 3.3 V and 1.05 V power must be maintained to the $\mu$ PD720201/202 during D3hot states.                                                 |
| PONRSTB             | "High" during D3cold and D3hot states.                                                                                                                      | "High" during D3hot states.                                                                                                                   |
| PEWAKEB             | Connect to WAKE# of the system chipset and is pulled "high" with 3.3 V maintained during D3cold and D3hot states.                                           | Connect to WAKE# of the system chipset and is pulled "high" with 3.3 V maintained during D3hot state.                                         |
| PECREQB             | Connect to CLKREQ# of the system chipset and is<br>pulled "high" with 3.3 V maintained during D3hot<br>states. (PECREQB is not used during D3cold.)         | Connect to CLKREQ# of the system chipset and is pulled "high" with 3.3 V maintained during D3hot states. (PECREQB is not used during D3cold.) |
| OCI (2:1)B          | Pulled "high" with 3.3 V maintained during D3cold and D3hot.                                                                                                | Pulled "high" with 3.3 V maintained during D3hot.                                                                                             |
| SPISO               | Pulled "high" with 3.3 V maintained during D3cold<br>and D3hot. Note that the power of the Serial ROM<br>must be maintained during D3cold and D3hot states. | Pulled "high" with 3.3 V maintained during D3hot.<br>Note that the power of the Serial ROM must be<br>maintained during D3hot states.         |



### 4.2.3 Timing Diagram for PME

When Power State bits in PMCSR register indicate D3 and PONRST# is clamped high, the  $\mu$ PD720201 and  $\mu$ PD720202 maintain Power Management Context (PMCSR register and PORTSC register), even if the PERST# goes low and reference clock is removed. Note that the voltage level of the PERST# depends on the system during a sleeping state.



Figure 4-2. Wake Up State Transition from D3cold (AUXDET bit = '1')

- 1) PERSTB should be "high" during normal PCI operation.
- 2) System SW sets PME\_En bit in the PMCSR register.
- 3) System SW sets D3 in Power State bits in the PMCSR register.
- 4) System goes into sleeping states and PERSTB goes low. μPD720201/202 is D3cold state.
- 5) When USB wake-up event occurs, WAKEB is asserted (W1).
- 6) Reference clock is re-established and PERSTB goes high (W2)
- 7)  $\mu$ PD720201/202 sends PME Message to the root complex (W3).





### Figure 4-3. Wake Up State Transition only from D3hot

- 1) PERSTB should be "high" during normal PCI operation.
- 2) System SW sets PME\_En bit in the PMCSR register.
- 3) System SW sets D3 in Power State bits in the PMCSR register.
- 4) System goes into sleeping states and PERSTB maintain "high".  $\mu$ PD720201/202 is D3hot state.
- 5) When USB wake-up event occurs,  $\mu$ PD720201/202 sends PME Message to the root complex (W1) and asserts the WAKEB.



### 4.2.4 Wakeup Events

An external USB event may initiate a system level resume. When resume signaling is detected by a suspend USB port, the PME Event occurs if enabled (i.e. PMCSR PME\_En bit = '1').

The following table summarizes the system wake-up events, defining the state of the Port Link State (PLS), Current Connect Status (CCS), Port Enabled/Disabled (PED), Over-Current Active (OCA) fields in the PORTSC register and the Port Change Detect (PCD) bit in the USBSTS register as function of the respective Wake Enable flag (WDE, WCE, WOE). The table values indicate the state of the fields after the respective event.

| Port Status and Signaling Device State                                                                                                   | Port State After Event       |     |                    |     |     |  |
|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|--------------------|-----|-----|--|
| Туре                                                                                                                                     | PLS                          | CCS | PED                | OCA | PCD |  |
| Port is in the U3. Resume signaling received.                                                                                            | Resume                       | 1   | 1                  | 0   | 1   |  |
| A port is in a state that may detect a disconnect, and the port's WDE bit is '1'. A disconnect is detected.                              | RxDetect                     | 0   | 0                  | 0   | 1   |  |
| Port is in the Disconnected state and the port's WCE bit is '1'. A connect is detected.                                                  | U0 (SS)<br>Polling<br>(USB2) | 1   | 1 (SS)<br>0 (USB2) | 0   | 1   |  |
| If a port is in a state that may detect an<br>over-current condition and the port's WOE<br>bit is '1'. An over-current condition occurs. | Disabled                     | 0   | 0                  | 1   | 1   |  |

**Note:** A USB2 port may detect a disconnect when the port is in the Disabled, Enabled, or Reset state. A USB3 Port may detect a disconnect when the port is in the Loopback, Compliance, Error, Polling, Enabled, or Reset States.



# 4.3 Control for System Clock Operation

When  $\mu$ PD720201 and  $\mu$ PD720202 are put into power down state as D3hot and D3cold, its internal clock system is controlled to reduce power consumption. This section describes the clock system and power management for the clock path.

### 4.3.1 Clock system

The  $\mu$ PD720201 and  $\mu$ PD720202 use 24 MHz crystal for system clock signal. The  $\mu$ PD720201 and  $\mu$ PD720202 also use 100MHz PCI Express reference clock for system clock. Internal analog PLL generates the system clock signals for internal logic circuit. Internal system clock signals can be controlled to stop and run by the  $\mu$ PD720201/202 itself. Spread Spectrum Clock (SSC) for the SuperSpeed signal is generated internally.







# <R> 4.4 Latency Tolerance Reporting (LTR) mechanism

μPD720201 and μPD720202 supports Latency Tolerance Reporting (LTR). Regarding LTR mechanism, refer to Latency Tolerance Reporting ECN of PCI Express Specification.

When the LTR Mechanism Enable bit of Device Control Register is set to 1b,  $\mu$ PD720201 and  $\mu$ PD720202 enable the Latency Tolerance Reporting (LTR) mechanism.

### 4.4.1 Timing of sending LTR message

 $\mu$ PD720201 and  $\mu$ PD720202 send the LTR Message on PCI Express bus after the following events.

- a) When  $\mu$ PD720201 and  $\mu$ PD720202 receive the LTM Device Notification from USB 3.0 devices
- b) When μPD720201 and μPD720202 receive the SET\_LTV Command from the xHCI driver (Refer to 4.16.14 in eXtensible Host Controller Interface (xHCI) Specification Revision 1.0)
- c) When the LTR Mechanism Enable in Device Control 2 Register is cleared from 1b to 0b.
- d) When the HCHalted bit in USBSTS register is set to 1b
- e) When the internal BELT value is updated. (For example, when the device is disconnected and current BELT value is for the disconnected device)



# 5. How to Connect to External Elements

# 5.1 Handling Unused Pins

| Pin     | Direction | Connection Method                              |
|---------|-----------|------------------------------------------------|
| U2DPx   | I/O       | Connect to GND, directly or through a resistor |
| U2DMx   | I/O       | Connect to GND, directly or through a resistor |
| U3TXDPx | 0         | Open                                           |
| U3TXDNx | 0         | Open                                           |
| U3RXDPx | I         | Connect to GND, directly or through a resistor |
| U3RXDNx | I         | Connect to GND, directly or through a resistor |
| OCIx    | I         | Pull-up by 3.3V (VDD33)                        |
| PPONx   | 0         | Open                                           |
| SMIB    | 0         | Open                                           |
| SPISCK  | 0         | Pull-down with 10k ohm resistor                |
| SPICSB  | 0         | Pull-down with 10k ohm resistor                |
| SPISI   | 0         | Pull-down with 10k ohm resistor                |
| SPISO   | I         | Pull-up with 47k ohm resistor                  |

#### Table 5-1. Unused Pin Connection

**Note:** When a system has fewer than 4 downstream ports ( $\mu$ PD720201) or fewer than 2 downstream ports ( $\mu$ PD720202), the implemented ports must be assigned as shown in Tables 5-2 and 5-3 below. In addition, the DisablePortCount field in the HCConfiguration register must be set accordingly.

| DisablePortCount | Port1 | Port2 | Port3 | Port4 |
|------------------|-------|-------|-------|-------|
| register         |       |       |       |       |
| 00b              |       |       |       |       |
| 01b              |       |       |       | х     |
| 10b              |       |       | х     | х     |
| 11b              |       | х     | х     | х     |
|                  |       |       |       |       |

Table 5-2. Port configuration for  $\mu$ PD720201

X : Unused port.

| Table 5-3. | Port configuration for $\mu$ PD720202 |
|------------|---------------------------------------|
|------------|---------------------------------------|

| DisablePortCount | Port1 | Port2 |
|------------------|-------|-------|
| register         |       |       |
| 00b              |       |       |
| 01b              |       | х     |

X : Unused port.

## 5.2 USB Port Connection

The  $\mu$ PD720201 implements 8 Root Hub ports (P1 – P8): 4 SuperSpeed and 4 Hi-Speed. The ports P1 to P4 provide a SuperSpeed data bus (i.e. U3RXDPx/U3RXDNx and U3TXDPx/U3TXDNx signal pairs), while P5 to P8 provide a USB2 data bus (i.e. U2DPx/U2DMx signal pair). The USB3 protocol P1 to P4 attach to the Physical USB3 compatible connector C1 to C4 respectively, while the USB2 protocol P5 and P8 attach to the Physical USB3 compatible connector C1 to C4 respectively.



### Figure 5-1. Root Hub Port to USB Connector Mapping of $\mu$ PD720201

| USB3 | Com   | patible | Connector  | s |
|------|-------|---------|------------|---|
| 0000 | COULD | patible | CONTICCTOR | J |

| USB3 Compatible<br>Connectors | Root Hub<br>Ports | Associated with USB Interface of µPD720201 |              |
|-------------------------------|-------------------|--------------------------------------------|--------------|
| C1                            | P1                | U3TXDP1, U3TXDN1, U3RXDP1, U3RXDN1         | OCI1B, PPON1 |
|                               | P5                | U2DP1, U2DM1                               |              |
| C2                            | P2                | U3TXDP2, U3TXDN2, U3RXDP2, U3RXDN2         | OCI2B, PPON2 |
|                               | P6                | U2DP2, U2DM2                               |              |
| C3                            | P3                | U3TXDP3, U3TXDN3, U3RXDP3, U3RXDN3         | OCI3B, PPON3 |
|                               | P7                | U2DP3, U2DM3                               |              |
| C4                            | P4                | U3TXDP4, U3TXDN4, U3RXDP4, U3RXDN4         | OCI4B, PPON4 |
|                               | P8                | U2DP4, U2DM4                               |              |



The  $\mu$ PD720202 implements 4 Root Hub ports (P1 – P4): 2 SuperSpeed and 2 Hi-Speed. The ports P1 and P2 provide a SuperSpeed data bus (i.e. U3RXDPx/U3RXDNx and U3TXDPx/U3TXDNx signal pairs), while P3 and P4 provide a USB2 data bus (i.e. U2DPx/U2DMx signal pair). The USB3 protocol P1 and P2 attach to Physical USB3 compatible connectors C1 and C2 respectively, while the USB2 protocol P3 and P4 attach to the Physical USB3 compatible connectors C1 and C2 respectively.





| USB3 Compatible<br>Connectors | Root Hub<br>Ports | Associated with USB Interface of $\mu$ PD720202 |              |
|-------------------------------|-------------------|-------------------------------------------------|--------------|
| C1 P1                         |                   | U3TXDP1, U3TXDN1, U3RXDP1, U3RXDN1              | OCI1B, PPON1 |
|                               | P3                | U2DP1, U2DM1                                    |              |
| C2                            | P2                | U3TXDP2, U3TXDN2, U3RXDP2, U3RXDN2              | OCI2B, PPON2 |
|                               | P4                | U2DP2, U2DM2                                    |              |



Figure 5-3. USB Downstream Port Connection





#### Figure 5-4. Prohibited USB Downstream Port Connection

Important:For USB 3.0 Specification compliance, the composition that only SuperSpeed signals are connected is<br/>strictly prohibited. Also, to avoid potentially severe conflicts between USB drivers, it is essential for the<br/>USB 3.0 driver to control the USB 2.0 signals as well as the USB 3.0 signals. This means the USB 2.0<br/>signals in the USB 3.0 connector must come from the same controller (μPD720201/μPD720202) as the<br/>USB 3.0 signals.



## 5.3 Analog Circuit Connection



#### Figure 5-5. RREF Connection

**Note:** The board layout should minimize the total path length from RREF through the resistor to GND and path length to GND. GND must be stable.

Due to analog sensitivity, 1.62K should not be used instead of 1.60K, and two or more resistors in series or parallel should not be used in place of a single 1.60K resistor.

Although 1.6K is usually a standard 5% value, 1.60K is also commonly available in 1% tolerance.



# 5.4 Crystal Connection



Figure 5-6. Crystal Connection

**Note:** Clock shall be 24 MHz within 100ppm. Moreover optimal crystal parameters and RC component values may be affected by the PCB layout..



# 5.5 External Serial ROM Connection

Figure 5-7 shows the HW configuration for an external serial ROM. When the external serial ROM is not installed, Refer to Figure 5-8.

<R>





Note: The 3.3 V that pulls SO must be the same as the 3.3 V supplied to the  $\mu$ PD720201 and  $\mu$ PD720202 .

Figure 5-8. Unused Pins Connection When the External Serial ROM Is Not Mounted



Note: SPISO pin must be pulled up by VDD33 (3.3V) through a pull-up resistor in all cases.



Table 5-4 and Table 5-5 show the supported External Serial ROM types.

| Table 5-4. | Supported External Serial ROM List (A)     |
|------------|--------------------------------------------|
| Vendor     | Product Name                               |
| Macronix   | MX25L512E/MX25L1006E/MX25L2006E/MX25L4006E |
| Winbond    | W25X10BV/W25X20BV/W25X40BV                 |
| Atmel      | AT25F512B                                  |
| AMIC       | A25L512/A25L010/A25L020/A25L040            |

e 5-4 and Table 5-5 show the supported External Serial HOW types.

#### <R>

<R>

#### Table 5-5. Supported External Serial ROM List (B)

| Vendor           | Product Name                    |
|------------------|---------------------------------|
| Macronix         | MX25L5121E/MX25L1021E           |
| Micron (Numonyx) | M25P05-A/M25P10-A/M25P20/M25P40 |
| Chingis          | Pm25LD512C/ Pm25LD512C2         |
| SST              | SST25VF512A/SST25VF010A         |

<R> For the External Serial ROMs shown in Table 5-5, it is necessary to adjust the pull-up resistor value from 10k ohm so as to comply with Table 3-25 of μPD720201 & μPD720202 Data Sheet : R19DS0047E.

Even if the pull-up resistor is not changed, ROM will work normally if PCIe reset is not asserted while  $\mu$ PD720201 and  $\mu$ PD720202 is loading the firmware from ROM.



# 5.6 PCI Express Interface Connection



Figure 5-9. PCI Express Interface Connection

Note: PEWAKEB and PECREQB pin use an open drain buffer and should be pulled high.



## 5.7 SMIB/SMI Interface Connection



### Figure 5-10. SMIB Interface Connection

**Note:** The 3.3 V that pulls up SMIB must be the same as the 3.3 V supplied to the  $\mu$ PD720201 and  $\mu$ PD720202.



# **-R> 6. How to Access External ROM**

μPD720201 and μPD720202 (-701 versions) support the External ROM (Serial Peripheral Interface (SPI) type ROM) for firmware (FW). To access the External ROM, μPD720201 and μPD720202 support the External ROM Access Control and Status Register (ERACSR) in PCI Configuration registers. This section describes how to access the External ROM. μPD720201K8-711-BAC-A & μPD720202K8-711-BAA-A do not support the External ROM (Serial Peripheral Interface (SPI) type ROM). μPD720201K8-711-BAC-A & μPD720202K8-711-BAA-A should use the FW Download function.

### 6.1 Access External ROM Registers

Accessing the External ROM related registers uses a total of five registers in the PCI Configuration registers of  $\mu$ PD720201 and  $\mu$ PD720202.

- 1. External ROM Information Register (Refer to Table 3-57)
  - When the External ROM is mounted for μPD720201 or μPD720202, μPD720201 or μPD720202 sets the ROM Information.
- 2. External ROM Configuration Register (Refer to Table 3-58)
  - To access the External ROM, the software shall set the ROM Parameter.
- 3. External ROM Access Control and Status Register (ERACSR)(Refer to Table 3-60)
  - This register contains bits to access the External ROM and to check the status for the result.
- 4. Data0 Register (Refer to Table 3-61)
- 5. Data1 Register (Refer to Table 3-62)
  - Data0/1 registers are window registers for reading the External ROM data & writing FW.

Table 6-1 below shows the External ROM Information & Parameter which  $\mu$ PD720201/720202 supports. To access the External ROM, the software must set the ROM parameter before accessing the External ROM.



| Vendor    | Product Name | ROM Information (PCI<br>Configuration register<br>offset 0xEC) | ROM Parameter (PCI<br>Configuration register<br>offset 0xF0) | Block Erase<br>Size<br>(Byte) |  |
|-----------|--------------|----------------------------------------------------------------|--------------------------------------------------------------|-------------------------------|--|
|           | MX25L512E    | 00C2_2010h                                                     |                                                              |                               |  |
|           | MX25L1006E   | 00C2_2011h                                                     | 0000_0700h                                                   |                               |  |
| Macronix  | MX25L2006E   | 00C2_2012h                                                     | 0000_070011                                                  | 16K                           |  |
| WIACIONIX | MX25L4006E   | 00C2_2013h                                                     |                                                              | TOR                           |  |
|           | MX25L5121E   | 00C2_2210h                                                     | 0000 0500h                                                   |                               |  |
|           | MX25L1021E   | 00C2_2211h                                                     | 0000_0500h                                                   |                               |  |
|           | W25X10BV     | 00EF_3011h                                                     |                                                              |                               |  |
| Winbond   | W25X20BV     | 00EF_3012h                                                     | 0000_0700h                                                   | 16K                           |  |
|           | W25X40BV     | 00EF_3013h                                                     |                                                              |                               |  |
|           | M25P05-A     | 0020_2010h                                                     | 0000 0750h                                                   | 2014                          |  |
| Numerowa  | M25P10-A     | 0020_2011h                                                     | 0000_0750h                                                   | 32K                           |  |
| Numonyx   | M25P20       | 0020_2012h                                                     | 0000 0760h                                                   | 64K                           |  |
|           | M25P40       | 0020_2013h                                                     | 0000_0760h                                                   |                               |  |
| Chingia   | Pm25LD512C   | 019D_20FFh                                                     | 0000 0700h                                                   | 16K                           |  |
| Chingis   | Pm25LD512C2  | 019D_207Fh                                                     | 0000_0700h                                                   |                               |  |
| ATMEL     | AT25F512B    | 001F_6500h                                                     | 0000_0700h                                                   | 16K                           |  |
|           | EN25F05      | 001C_3110h                                                     |                                                              |                               |  |
| EON       | EN25F10      | 001C_3111h                                                     | 0000_0700h                                                   | 16K                           |  |
| EON       | EN25F20      | 001C_3112h                                                     | 0000_07000                                                   |                               |  |
|           | EN25F40      | 001C_3113h                                                     |                                                              |                               |  |
|           | A25L512      | 0037_3010h                                                     |                                                              |                               |  |
| AMIC      | A25L010      | 0037_3011h                                                     | 0000 07005                                                   | 16K                           |  |
| AIVIIC    | A25L020      | 0037_3012h                                                     | 0000_0700h                                                   |                               |  |
|           | A25L040      | 0037_3013h                                                     |                                                              |                               |  |
| SST       | SST25VF512A  | 00BF_0048h                                                     | 0001 07016                                                   | 16K                           |  |
| 331       | SST25VF010A  | 00BF_0049h                                                     | 0001_0791h                                                   | ION                           |  |

Table 6-1. External ROM Information & Parameter

## 6.2 Access External ROM

This section describes the outline of accessing the External ROM sequence.  $\mu$ PD720201 and  $\mu$ PD720202 support the following functions.

- 1. Writing FW to the External ROM.
- 2. Reading ROM Data from the External ROM
- 3. Erasing the External ROM data of the whole chip to be "1b". (Refer to section6.3.2.3 about the External ROM data)

### 6.2.1 How to write FW to External ROM

#### 6.2.1.1 Outline

When the System Software starts to write the FW to the External ROM, at first the System Software needs to check "External ROM Exists". If "External ROM Exists" is '1b', it indicates the External ROM is connected. After that, the System Software needs to write "53524F4Dh' to "DATA0" and set "External ROM Access Enable" to '1b'. The System Software writes the first External ROM data to "DATA0", and writes the second External ROM data to "DATA1", then sets "Set DATA0" and "Set DATA1" to '1b'. After that, the System Software confirms whether "Set DATA0" is '0b'. If it is '0b', the System Software writes the third data to "DATA0" and sets "Set DATA0". Then the System Software confirms "Set DATA1" is '0b' to write next data to "DATA1". The System Software continues this sequence until the last data is written to "DATA0" or "DATA1". After all data is written, the System Software must set "External ROM Access Enable" to '0b'.

When "External ROM Access Enable" is '0b', the System Software needs to verify that "Result Code" is changed to a value other than '000b'. If "Result Code" is '001b', FW writing is successful. If "Result Code" is '010b', FW writing failed.

### <B> 6.2.1.2 Sequence to write the FW (External ROM data) of $\mu$ PD720201 and $\mu$ PD720202

- 1. Read "External ROM Exists" and confirm it is '1b'.
- 2. Write '53524F4Dh' to "DATA0".
- 3. Set "External ROM Access Enable" to '1b'
- 4. Read "Result Code" and confirm it is '000b'.
- 5. Read "Set DATA0" and confirm it is '0b'.
- 6. Write FW data to"DATA0".
- 7. Read "Set DATA1" and confirm it is '0b'.
- 8. Write FW data to"DATA1".
- 9. Set "Set DATA0" and "Set DATA1" to '1b'.
- 10. Read "Set DATA0" and confirm it is '0b'.
- 11. Write FW data to"DATA0".
- 12. Set "Set DATA0" to '1b'.
- 13. Read "Set DATA1" and confirm it is '0b'.
- 14. Write FW data to"DATA1".
- 15. Set "Set DATA1" to '1b'.
- 16. Return to step 10 and repeat steps 10 to 15.
- 17. After writing the last data of FW, the System Software must set "External ROM Access Enable" to '0b'.
- 18. Read "Result Code" and confirm it is '001b'.
- **Note1:** The FW of μPD720201 and μPD720202 includes the CRC16 code. The μPD720201 and μPD720202 return "Result Code" after finishing the CRC check.
- Note2: If an immediate reload is required after the updating External ROM (sequence 18), the System Software sets "Reload" to '1b'. The System Software must not set "Reload" to '1b' when "Run/Stop" of USBCMD Register is '1b'. At the completion of reload process, that bit cleared to '0b' automatically.

### 6.2.2 How to read ROM Data from External ROM

### 6.2.2.1 Outline

When the System Software starts to read the External ROM data from the External ROM, first the System Software needs to check "External ROM Exists". If "External ROM Exists" is '1b', it indicates the External ROM is connected. After that, the System Software needs to write "53524F4Dh' to "DATA0" and set "External ROM Access Enable" to '1b'. The System Software sets "Get DATA0" and "Get DATA1" to '1b' to read the External ROM data from the External ROM. After that, the System Software confirms whether "Get DATA0" is '0b'. If it is '0b', the System Software gets the first External ROM data from "DATA0". Then the System Software sets "Get DATA0" to '1b' and confirms whether "Get DATA1" is '0b'. If "Get DATA1" is '0b', the System Software gets the second External ROM data from "DATA1". After that, the System Software sets "Get DATA1" is '0b', the System Software sets "Get DATA1" is '0b' of the getting next External ROM data.

The System Software continues this sequence until the last data is read from "DATA0" or "DATA1". After all data is read, the System Software must set "External ROM Access Enable" to '0b'.

#### 6.2.2.2 Sequence to read External ROM data from External ROM

- 1. Read "External ROM Exists" and confirm it is '1b'.
- 2. Write '53524F4Dh' to "DATA0".
- 3. Set "1b" to "External ROM Access Enable"
- 4. Read "Result Code" and confirm it is '000b'.
- 5. Set "Get DATA0" and "Get DATA1" to '1b'.
- 6. Read "Get DATA0" and confirm it is '0b'.
- 7. Get External ROM data from "DATA0".
- 8. Set "Get DATA0" to '1b'.
- 9. Read "Get DATA1" and confirm it is '0b'.
- 10. Get External ROM data from "DATA1".
- 11. Set "Get DATA1" to '1b'.
- 12. Return to sequence 6 and repeat sequence 6 to sequence 11.
- 13. After reading the last data of External ROM data, the System Software must set "External ROM Access Enable" to '0b'.

### 6.2.3 How to erase the data of the whole chip to be "1b" (Chip Erase)

#### 6.2.3.1 Outline

When Chip Erase is required, first the System Software needs to check "External ROM Exists". If "External ROM Exists" is '1b', it indicates External ROM is connected. After that, the System Software needs to write "5A65726Fh' to "DATA0" and set "External ROM Erase" to '1b'. When this operation is complete, the "External ROM Erase" is cleared to '0b' automatically.

When the System Software updates the FW in the field, the System Software shall not do Chip Erase. (Refer to section 6.3.4)

### 6.2.3.2 Sequence for Chip Erase

- 1. Read "External ROM Exists" and confirm it is '1b'.
- 2. Write '5A65726Fh' to "DATA0".
- 3. Set "1b" to "External ROM Erase"
- 4. Read "External ROM Erase" and confirm it is '000b'.



### 6.3 Data Format

This section describes the data formats for  $\mu$ PD720201/  $\mu$ PD720202.

### 6.3.1 Firmware

The format of FW released by Renesas Electronics is shown in Figure 6-1. Each row is 8 bytes, LSB on the left. The First 2 Bytes are the header code. This value is a fixed value (55AAh). The value at offset 0004h is the FW Ver Pointer. The FW Ver Pointer indicates the address of the FW version. The other parts are undisclosed.

| Header Code | FW Ver Pointer |
|-------------|----------------|
|             |                |
|             |                |
|             |                |
|             |                |
| FW Version  |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             | Reserved       |
|             | Reserved       |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |
|             |                |

Figure 6-1. Firmware

| Offset(Byte)      | Size (Byte) | Field Name     | Description           |
|-------------------|-------------|----------------|-----------------------|
| 0000h             | 2           | Header Code    | Header Code is 55AAh. |
| 0002h             | 2           | Reserved       | Reserved              |
| 0004h             | 2           | FW Ver Pointer | FW Version Address    |
| (FW Ver Pointer)h | 2           | FW Version     | FW Version.           |



### 6.3.2 Vendor Specific Configuration Data Block

The System Software can write the Vendor Specific Configuration Data Block to the External ROM. The Vendor Specific Configuration Data Block configures the RENESAS Specific register when  $\mu$ PD720201/ $\mu$ PD720202 downloads the FW from External ROM.

### 6.3.2.1 Data Format





 Table 6-3.
 Vendor Specific Configuration Data Block Description

| Offset(Byte) | Size (Byte) | Field Name                              | Description                                                             |
|--------------|-------------|-----------------------------------------|-------------------------------------------------------------------------|
| 0000h        | 2           | Length                                  | Indicate the length of Vendor Specific<br>Configuration Block.          |
| 0002h        | 2*N         | Vendor Specific<br>Configuration Data N | Indicate the Vendor Specific Configuration Data (N > 0).                |
| (0002+2*N)h  | 2           | CRC16                                   | CRC16 of Length field and Vendor<br>Specific Configuration Data N field |

The Vendor Specific Configuration field consists of one Data block or more. Data block N consists of 2 Byte, and the first 1 Byte is Address of section 6.3.2.2, Second Byte is the value to write to the Address.

### 6.3.2.2 Address map for Vendor Specific Configuration Block

The Vendor Specific Configuration Block has an individual address map. When  $\mu$ PD720201/ $\mu$ PD720202 downloads the ROM data from the External ROM,  $\mu$ PD720201/ $\mu$ PD720202 configures the RENESAS Specific register by the Vendor Specific Configuration Data Block. The address map is below.

| Address (Byte) | Register                                                                            | PCI Configuration<br>register Offset Address<br>(Byte) |
|----------------|-------------------------------------------------------------------------------------|--------------------------------------------------------|
| 03h - 00h      | Subsystem Vendor ID, Subsystem ID<br>(Refer to section 3.2.1.13 & section 3.2.1.14) | 02Fh - 02Ch                                            |
| 0Bh - 04h      | Serial Number (Refer to section 3.2.8.2)                                            | 14Bh – 144h                                            |

Table 6-4. Address Map for Vendor Specific Configuration Block



## μPD720201/μPD720202

### 6. How to Access External ROM

| Address (Byte) | Register                                                    | PCI Configuration<br>register Offset Address<br>(Byte) |
|----------------|-------------------------------------------------------------|--------------------------------------------------------|
| 0Fh – 0Ch      | PHY Control 0 (Refer to section 3.2.6.2)                    | 0DFh – 0DCh                                            |
| 13h – 10h      | PHY Control 1 (Refer to section 3.2.6.3)                    | 0E3h – 0E0h                                            |
| 17h – 14h      | PHY Control 2 (Refer to section 3.2.6.4)                    | 0E7h – 0E4h                                            |
| 1Bh - 18h      | Host Controller Configuration<br>(Refer to section 3.2.6.5) | 0EBh – 0E8h                                            |



### 6.3.2.3 External ROM Data

The External ROM Data is a data for writing Firmware with Vendor Specific Configuration Data to the External ROM. This data image is the following.



#### Figure 6-3. External ROM Data



### 6.3.3 CRC16 calculation

CRC16 is generated by the following polynomial which is defined by ITU-T V.41.

$$x^{16} + x^{12} + x^5 + 1$$

The following function is an example of CRC16 calculation.

```
UWORD16 update_crc16(UWORD16 crc, const BYTE *t, int len){
    int n;
    UWORD16 c = crc ^ 0xfffU;
    BYTE m;
    for(n = 0; n < len; n++) {
        m = t[n];
        c = crc_table[(c ^ m) & 0xf] ^ (c >> 4);
        c = crc_table[(c ^ (m >> 4)) & 0xf] ^ (c >> 4);
    }
    return c ^ 0xffffU;
}
```

Note: const UWORD16 crc\_table[16] calculates the following routine.

```
void make_crc_table(UWORD16 crc_table[]){

int n,k;

for(n = 0; n < 16; n++) {

UWORD16 c = (UWORD16)n;

for(k = 0; k < 4; k++) {

if(c & 1) c = 0x8408U ^ (c >> 1);

else c >>= 1;

}

crc_table[n] = c;

}
```



### 6.3.4 External ROM Data format

This section describes the External ROM data format of the External ROM. The External ROM Data consists of two blocks as Figure 6-4. This means that  $\mu$ PD720201 and  $\mu$ PD720202 can have two kinds of a different FW. The first is located at offset address 00h. The second is located at the offset address equal to the Block Erase Size (Refer to Table 6-1).

This purpose is to prevent the ROM from being in blank status in the field. When the System Software updates the FW in the field, the System Software shall not do Chip Erase.



Figure 6-4. External ROM Data Format

### 6.3.4.1 First External ROM Image Data Block of Figure 6-4

The System Software can write the External ROM Data Image to the First External ROM Image Data Block when the External ROM is in blank status. After Chip Erase, the System Software can also write the External ROM Data Image to the First External ROM Image Data Block.

This External ROM Data Block can only be erased by using Chip Erase.

#### 6.3.4.2 Second External ROM Image Data Block of Figure 6-4

The System Software can write the External ROM Data Image to the Second External ROM Image Data Block when the System Software has already written the External ROM Data Image to the First External ROM Image Data Block.

This External ROM Data Block always is erased when the System Software first sets "Set DATA0" to '1b' for writing the FW.

#### 6.3.4.3 Loading the FW from the External ROM

At first, when  $\mu$ PD720201/ $\mu$ PD720202 downloads the External ROM data from the External ROM,  $\mu$ PD720201 /  $\mu$ PD720202 reads data from the Second External ROM Image Data Block. If the Second External ROM Image Data is in blank status or is broken (an illegal data),  $\mu$ PD720201/ $\mu$ PD720202 reads data from the First External ROM Image Data Block and downloads the First External ROM Image Data.

If the Second External ROM Image Data Block has valid FW (External ROM data), µPD720201/µPD720202 downloads this data from the External ROM data.

**Note:** *µ*PD720201/*µ*PD720202 starts to download firmware from the External ROM after de-asserting PONRSTB and PERSTB.



#### Figure 6-5. Loading FW from External ROM



# <R> 7. FW Download Interface

 $\mu$ PD720201 and  $\mu$ PD720202 supports Firmware Download Interface from the System Software (BIOS or Device Driver) for firmware. This section describes these functions.

 $\mu$ PD720201K8-711-BAC-A &  $\mu$ PD720202K8-711-BAA-A should use the FW Download function.

μPD720201K8-711-BAC-A & μPD720202K8-711-BAA-A do not support the External ROM (Serial Peripheral Interface (SPI) type ROM).

## 7.1 How to Download a Firmware into $\mu$ PD720201/ $\mu$ PD720202

The FW Download mechanism assumes that the FW released by Renesas Electronics is located in the BIOS or other storage in advance. And BIOS or Driver reads it by DWORDS and writes it into  $\mu$ PD720201 and  $\mu$ PD720202 with the FW Download related registers (DWORD size) in the PCI Configuration Registers.

### 7.1.1 FW download registers

FW Download related registers consist of a total of three registers in PCI Configuration registers.

- 1. FW Download Control & Status Register (refer to Table 3-59)
  - This register contains bits which control FW Download function, and status for the result.
  - 2. DATA0 Register (refer to Table 3-61)
  - DATA1 Register (refer to Table 3-62)
     DATA0 and DATA1 are window registers for loading FW.

### 7.1.2 Outline of FW download sequences

When the System Software starts FW Download, the System Software sets "FW Download Enable" to '1b'. Then the System Software writes the first data to "DATA0", and writes the second data to "DATA1", then sets "Set DATA0" and "Set DATA1" to '1b'. After that, the System Software confirms whether "Set DATA0" is '0b'. If it is '0b', the System Software writes the third data to "DATA0" and sets "Set DATA0". Then the System Software confirms "Set DATA1" is '0b' before writing the next data to "DATA1". The System Software continues this sequence until the last data is written to "DATA0" or "DATA1". After all data is written, the System Software must set "FW Download Enable" to '0b'.

When "FW Download Enable" is '0b', the System Software needs to poll "Result Code" for change (other than '000b'). If "Result Code" is '001b', FW download is a success.

### 7.1.3 FW download sequences

- 1. Set "FW Download Enable" to '1b'.
- 2. Read "Set DATA0" and confirm it is '0b'.
- 3. Write FW data to"DATA0".
- 4. Read "Set DATA1" and confirm it is '0b'.
- 5. Write FW data to"DATA1".
- 6. Set "Set DATA0" & "Set DATA1" to '1b'.
- 7. Read "Set DATA0" and confirm it is '0b'.
- 8. Write FW data to"DATA0". Set "Set DATA0" to '1b'.
- 9. Read "Set DATA1" and confirm it is '0b'.
- 10. Write FW data to"DATA1". Set "Set DATA1" to '1b'.
- 11. Return to step 7 and repeat the sequence from step 7 to step 10.
- 12. After writing the last data of FW, the System Software must set "FW Download Enable" to '0b'.
- 13. Read "Result Code" and confirm it is '001b'.
- Note 1: If the Lock FW download function is needed, the System Software can lock FW download by setting "FW Download Lock" after the step 13 in the above sequence. (Refer to Table 3-59)

- **Note 2**: System Software must configure RENESAS Specific registers if the Vendor specific configuration is needed. (Refer to section 3.2.6)
- Note 3: The System Software must not set "FW Download Enable" to '1b' when "Run/Stop" of USBCMD Register is '1b'.
- Note 4: The "Result Code" for the External ROM Access Control and Status Register is "don't care" during FW Download.
- **Note 5**: If the External ROM is installed and the FW Download function is used,  $\mu$ PD720201 and  $\mu$ PD720202 behaves according to the FW from the FW Download function.
- **Note 6**:  $\mu$ PD720201/ $\mu$ PD720202 starts to download firmware after de-asserting PONRSTB and PERSTB.



# 8. Battery Charging Function

 $\mu$ PD720201 and  $\mu$ PD720202 support the USB Battery Charging Function. It is possible to permit devices to draw VBUS current in excess of the USB2.0 specification for charging on the downstream port of  $\mu$ PD720201 and  $\mu$ PD720202. This function complies with Battery Charging Specification Rev1.2.

### <R> 8.1 Features

- All of µPD720201 and µPD720202 downstream ports support SDP, CDP, DCP, FVO.
- It is possible to select one Battery charging mode from 8 types.
- It is possible to set the Battery charging mode on each port individually.
- VBUS shall be controlled by PPONx in each port respectively.
  - SDP: Standard Downsteam Port (no Battery Charging support)
  - CDP: Charging Downstream Port (as defined in BC1.2)
  - DCP: Dedicated Charging Port (as defined in BC1.2)
  - FVO: Fixed Voltage Output (D+ and D- are pulled up at the pre-defined voltage)

### <R> 8.2 Battery Charging Mode

 $\mu$ PD720201 and  $\mu$ PD720202 support the Battery charging modes shown in Table 8-1.

| Battery charging | Battery charging port type |                     |  |
|------------------|----------------------------|---------------------|--|
| mode number      | Under D0/D3-hot state      | Under D3-cold state |  |
| 0                | S                          | SDP                 |  |
| 1                | (                          | CDP                 |  |
| 2                | SDP                        | DCP                 |  |
| 3                | CDP                        | DCP                 |  |
| 4                | SDP                        | FVO1                |  |
| 5                | CDP                        | FVO1                |  |
| 6                | SDP                        | FVO2                |  |
| 7                | CDP                        | FVO2                |  |

### Table 8-1. Battery Charging Mode

- **Note 1:** To enable Battery charging function under S3/S4/S5, μPD720201 and μPD720202 must remain powered under S3/S4/S5. When the power is supplied only in S0 and S3, the charging function is only available in those power states.
- **Note 2:** When "wake on connect function" and "wake on disconnect function" are enabled, modes 2 to 7 are not available, because these functions need to detect device attach or detach.
- Note 3: The pre-defined voltage for D+ and D- differs between FVO1 and FVO2 to support the difference devices .

# 8.3 How to Set Up

The battery charging mode of  $\mu$ PD720201 or  $\mu$ PD720202 is set by PHY control 2 register in PCI configuration space. (Refer to section 3.2.6.4.) The PHY Control 2 register can be accessed simply and directly like any other PCI configuration register.

Setting a value in this register reflects to the downstream port after any of the following events:

- 1. Resetting the host controller by using HCRST.
- 2. Device state transits to D3-cold.
- 3. Device state changes from D3-cold to D0.
- 4. Overcurrent is detected.

Furthermore, when External ROM for the firmware is selected in the HW configuration, it is possible to set the battery charging function by using the Vendor Specific Configuration Data Block of External ROM. Refer to chapter 6.

### 8.3.1 HW configuration requirement

Some Battery charging functions change the port type in each device state. VBUS shall be cut off temporarily when the charging port is changed, as required by the Battery Charging Specification. Thus, VBUS shall be controlled by a power switch controlled by PPONx for each port. And it is recommended to use power switches having the VBUS discharge function.







**REVISION HISTORY** 

# $\mu \text{PD720201}/\mu \text{PD720202}$ User's Manual: Hardware

| Rev. Date |                |      | Description                                                                                                                               |
|-----------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
|           |                | Page | Summary                                                                                                                                   |
| 0.01      | March.31, 2011 | -    | First Edition issued                                                                                                                      |
| 0.02      | May 17, 2011   | -    | 1.3 Ordering Information                                                                                                                  |
|           |                |      | <ul> <li>Updated ordering information.</li> </ul>                                                                                         |
| 0.03      | June 29, 2011  | -    | Chapter1                                                                                                                                  |
|           |                |      | Changed the revision of USB Battery Charging Specification                                                                                |
|           |                |      | Chapter2                                                                                                                                  |
|           |                |      | Added the note to 2.3 system clock                                                                                                        |
|           |                |      | Chapter3                                                                                                                                  |
|           |                |      | Modified the description Table 5-2.                                                                                                       |
|           |                |      | Chapter5                                                                                                                                  |
|           |                |      | Added the Chapter 5                                                                                                                       |
| 0.04      | Sep. 15, 2011  | -    | Chapter3                                                                                                                                  |
|           |                |      | Updated Table 5-3. PCI Type 0 Configuration Space Header                                                                                  |
|           |                |      | <ul> <li>Changed the value (Default) of Max_Read_Request_Size of Table 3-41.<br/>Device Control Register (Offset Address: A8h)</li> </ul> |
|           |                |      | > Changed the section 3.2.6.8 FW Download Control and Status Register                                                                     |
|           |                |      | Updated the section 3.3 Host Controller Capability Register                                                                               |
|           |                |      | Updated the section 3.4 Host Controller Operational Registers                                                                             |
|           |                |      | <ul> <li>Updated the section 3.5 Host Controller Runtime Registers</li> </ul>                                                             |
|           |                |      | <ul> <li>Updated the section 3.6 Doorbell Registers</li> </ul>                                                                            |
|           |                |      | <ul> <li>Updated the section 3.7 xHCI Extended Capabilities</li> </ul>                                                                    |
|           |                |      | Updated the section 3.8 MSI-X / PBA Table                                                                                                 |
|           |                |      | Chapter4                                                                                                                                  |
|           |                |      | <ul> <li>Updated Chapter 4 Power Management</li> </ul>                                                                                    |
|           |                |      | Chapter5                                                                                                                                  |
|           |                |      | Updated Table 5-4. Supported External Serial ROM List.                                                                                    |
| 1.00      | Sep. 26, 2011  | -    | <ul> <li>Document promoted from Preliminary to v1.00.</li> </ul>                                                                          |
|           |                |      | (Document No. R19UH0078E)                                                                                                                 |
|           |                |      | Chapter 1                                                                                                                                 |
|           |                |      | <ul> <li>Updated the section 1.2 Applications</li> </ul>                                                                                  |

| Rev. | Date          | Date         | Description                                                                                          |  |  |
|------|---------------|--------------|------------------------------------------------------------------------------------------------------|--|--|
| 2.00 | Feb. 22, 2012 | Page Summary |                                                                                                      |  |  |
|      |               | -            | Chapter2                                                                                             |  |  |
|      |               |              | Changed Table 2-7.SPI Interface (SPISO).                                                             |  |  |
|      |               |              | Chapter3                                                                                             |  |  |
|      |               |              | Modified the typo of Table 3-2 PCI Type 0 Configuration Space Header<br>(Offset E4h – DCh).          |  |  |
|      |               |              | > Updated Table 3-7 Revision ID Register ( $\mu$ PD720201).                                          |  |  |
|      |               |              | Updated Table 3 25 PMC Register (Offset Address: 52h)                                                |  |  |
|      |               |              | Updated Table 3-53 PHY Control 0 register.                                                           |  |  |
|      |               |              | Updated Table 3-54 PHY Control 1 register.                                                           |  |  |
|      |               |              | Updated Table 3-55 PHY Control 2 register.                                                           |  |  |
|      |               |              | <ul> <li>Updated Table 3-56 HCConfiguration Register.(Bit 7:0)</li> </ul>                            |  |  |
|      |               |              | Updated Table 3-57 External ROM Information Register                                                 |  |  |
|      |               |              | Updated Table 3-58 External ROM Configuration Register.                                              |  |  |
|      |               |              | Changed Comment of Table 3-59 FW Download Control and<br>Register(Bit 1, Bit 6:4).                   |  |  |
|      |               |              | Modified Table 3-72 Serial Number Register (Read/Write)                                              |  |  |
|      |               |              | Updated Comment of Table 3-82 HCCPARAMS (Bit 3).                                                     |  |  |
|      |               |              | Chapter4                                                                                             |  |  |
|      |               |              | Modified 4.2 Power Management Event (PME) Mechanism                                                  |  |  |
|      |               |              | Chapter5                                                                                             |  |  |
|      |               |              | Changed Table 5-1 Unused Pin connection.                                                             |  |  |
|      |               |              | Modified Figure 5-1 Root Hub Port to USB Connector Mapping of<br>µPD720201                           |  |  |
|      |               |              | Modified Figure 5-2 Root Hub Port to USB Connector Mapping of<br>µPD720202                           |  |  |
|      |               |              | Changed 5.5 External Serial ROM Connection                                                           |  |  |
|      |               |              | Added Chapter 6 How to Access External ROM                                                           |  |  |
|      |               |              | Added Chapter 7 Firmware Download Function                                                           |  |  |
|      |               |              | Added Chapter 8 Battery Charging Function                                                            |  |  |
| 3.00 | May 25, 2012  | -            | Chapter1                                                                                             |  |  |
|      |               |              | Updated 1.3 Ordering Information                                                                     |  |  |
|      |               |              | Chapter3                                                                                             |  |  |
|      |               |              | Modified the typo of value (Bit8:6) of Table 3-25 PMC Register.                                      |  |  |
| 4.00 | Sep. 20, 2012 | -            | Chapter 6                                                                                            |  |  |
|      |               |              | Modified the Section 6.1 Access External ROM Registers                                               |  |  |
|      |               |              | Modified the Section 6.2.1.2 Sequence to write the FW (External ROM data) of μPD720201 and μPD720202 |  |  |
|      |               |              | Chapter 7                                                                                            |  |  |
|      |               |              | Modified the Section 7.1.1 FW download registers                                                     |  |  |

| Rev. | Date          | Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------|---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|      |               | Page        | Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 5.00 | Jan. 18, 2013 | Page<br>-   | <ul> <li>Summary</li> <li>Chapter 1 <ul> <li>Updated 1.1 Features</li> <li>Added "Note" to 1.3 Ordering Information</li> </ul> </li> <li>Chapter 3 <ul> <li>Updated Table 3-55. (PHY Control 2 Register [3:0])</li> </ul> </li> <li>Chapter 4 <ul> <li>Added the 4.4 Latency Tolerance Reporting (LTR) Mechanism</li> </ul> </li> <li>Chapter 5 <ul> <li>Updated Figure 5-7. External Serial ROM Connection. Changed the pull-up resistor value for SPISO from 47k ohm to 10k ohm.</li> <li>Divided the supported External serial ROM list into 2 groups (Table 5-4)</li> </ul> </li> </ul> |  |
|      |               |             | <ul> <li>Supported External Serial ROM List (A) and Table 5-5 Supported External Serial ROM List (B) ) and added the comments for them.</li> <li>Chapter 6</li> <li>Added the description about μPD720201K8-711-BAC-A &amp; μPD720202K8-711-BAA-A</li> </ul>                                                                                                                                                                                                                                                                                                                                |  |
|      |               |             | <ul> <li>Chapter 7</li> <li>Added the description about μPD720201K8-711-BAC-A &amp; μPD720202K8-711-BAA-A</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|      |               |             | <ul> <li>Chapter 8</li> <li>Updated section 8.1 and 8.2.</li> <li>All Chapters</li> <li>Modified the typo</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

| μPD720201/μPD7    | $\mu$ PD720201/ $\mu$ PD720202 User's Manual: Hardware |                               |  |  |  |
|-------------------|--------------------------------------------------------|-------------------------------|--|--|--|
| Publication Date: | Rev. 1.00<br>Rev. 2.00                                 | Sep. 26, 2011                 |  |  |  |
|                   | Rev. 2.00<br>Rev. 3.00                                 | Jan. 20, 2012<br>May 25, 2012 |  |  |  |
|                   | Rev. 4.00                                              | Sep. 20, 2012                 |  |  |  |
|                   | Rev. 5.00                                              | Jan. 18, 2013                 |  |  |  |
| Published by:     | Renesas Electronics Corporation                        |                               |  |  |  |
|                   |                                                        |                               |  |  |  |



#### SALES OFFICES

**Renesas Electronics Corporation** 

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc.
2809 Socti Boulevard Santa Clara, CA 95050-2554, U.S.A.
Tel: +1-408-588-6000, Fax: +1-408-588-6130
Renesas Electronics Cana Limited
1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada
Tel: +1-905-898-414, Fax: +1-905-898-3220
Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-162-651-700, Fax: +44-1628-681-804
Renesas Electronics Europe Imited
Renesas Electronics Europe GmbH
Arcadiastrasse 10, 40472 Disseldorf, Germany
Tel: +49-211-65030, Fax: +49-211-6503-1327
Renesas Electronics China) Co., Ltd.
Th Floor, Quantum Plaza, No.27 ZhChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-8235-1155, Fax: +88-10-8235-7679
Renesas Electronics Hong Kong Limited
Unit 801-1613, 16/F, Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +862-2886-9318, Fax: +852 2886-9022/9044
Renesas Electronics Taiwan Co., Ltd.
37. No. 33, Fu Shing North Road, Taipel, Taiwan
Tel: +862-2487-5987-7889
Renesas Electronics Taiwan Co., Ltd.
37. No. 33, Fu Shing North Road, Taipel, Taiwan
Tel: +862-2487-5987-7889
Renesas Electronics Taiwan Co., Ltd.
37. No. 33, Fu Shing North Road, Taipel, Taiwan
Tel: +862-2487-5987-7889
Renesas Electronics Taiwan Co., Ltd.
37. No. 33, Fu Shing North Road, Taipel, Taiwan
Tel: +862-2487-5987-7889
Renesas Electronics Malagone Pie. Ltd.
38. Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949
Tel: +66-213-2000, Fax: +66-213-300
Renesas Electronics Malaysia Sdn.Bhd.
30. Hong Kong Kong, Honcor Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: +66-23-7355-3737, Fax: +62-2-555-511

© 2012 Renesas Electronics Corporation. All rights reserved. Colophon 1.3

 $\mu \mathsf{PD720201}/\mu \mathsf{PD720202}$ 

