# **DATA SHEET** # mos integrated circuit $\mu PD7228A$ # PROGRAMMABLE LCD CONTROLLER/DRIVER The information in this document is subject to change without notice. Occument No. IC-3129 (0. 0. No. IC-8645) Oare Published August 1992 P Project in Japan #### Description The uPD7228A is an LCD controller/driver containing the interfacing features for a dot-matrix mode 8-, 16-time division LCD and a microprocessor. The uPD7228A contains a 5 x 7 dot matrix character generator corresponding to ASCII/JIS. Therefore, user original patterns can be easily displayed. The uPD7228A is the upgraded version of the uPD7228. The LCD drive voltage is raised from 5V to 12V for higher contrast, wide angle, and high-quality LCD indication. #### Features - O Direct LCD drive (12V withstand voltage) - 8 or 16-time-division drive possible with a single chip 8-time division - 400 (50 x 8) dots 16-time division - 572 (42 x 16) dots - 0 8 or 16-time-division drive with α chips 8-time division ~ α x 400 (α x 50 x 8) dots 16-time division - α x 800 (α x 50 x 16) dots - o Display data storage RAM 2 x 50 x 8 bits - o Programmer specified dot (graphic) display - Built-in 5 x 7 dot matrix display (160 kinds) using mask programmable character generator ASCII characters (alphabetrs, numerals, and others)- 96 kinds JIS characters (KATAKANA, and others)- 64 kinds - O Cursor manipulation command - o 8-bit serial interface 75% series, 78K series compatible - o 4-bit parallel interface uPD40R, 50H compatible - o Standby function - o CMOS - Single power source ## Ordering Information | Part number | Package | Quality grade | |--------------|----------------------------------------------|---------------| | uPD7228AG-12 | 80-pin plastic QFP (14 x 20mm, 2.05mm thick) | Standard | Please refer to "Quality Grade on NEC Semiconductor Devices" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applicacations. 80-pin plastic QFP (14 x 20mm) ## CONTENTS | | | | <u>Page</u> | |----|-------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 1. | PIN F | UNCTIONS | 1-1 | | | 1.1 | DO-D3 (Data Bus) 3-state input/output | 1-1 | | | 1.2 | SI (Serial Data In) Also serves as DO input | 1-1 | | | 1.3 | SO (Seria) Data Out) Also serves as D3 output | 1-2 | | | 1.4 | $P/\overline{S}$ (Parallel/Serial Select) Also serves as D1 input | 1-2 | | | 1.5 | CAE (Chip Address Enable) Also serves as D2 input | 1-2 | | | 1.6 | CAO, CAl (Chip Address) Input | 1 - 2 | | | 1.7 | $\overline{\text{CS}}$ (Chip Select) lnput | 1-3 | | | 1.8 | $\overline{\text{STB}}/\overline{\text{SCK}}$ (Strobe/Serial Clock) Input | 1-4 | | | 1.9 | C/D (Command/Data) Input | 1 - 4 | | | 1.10 | BUSY (Busy) 3-state output | 1-4 | | | 1.11 | SYNC (synchronous) 3-state input/output | 1-5 | | | 1.12 | CO-C41 (Column) Output | 1 - 6 | | | 1.13 | R8/C49-R15/C42 (Row/Column) Output | 1-6 | | | 1.14 | RO/R8-R7/R15 (Row) Output | 1 - 6 | | | 1.15 | V <sub>LC</sub> 1-V <sub>LC</sub> 5 (LCD Drive Voltage Supply) | 1-6 | | | 1.16 | CLOCK (Clock) [nput | 1-6 | | | 1.17 | RESET (Reset) Input | 1-7 | | | 1.18 | $\nu_{\scriptscriptstyle DD} \ \dots $ | 1-7 | | | 1.19 | V <sub>55</sub> | 1-7 | | 2. | INTER | NAL BLOCK FUNCITONS | 2 - 1 | | | 2.1 | Serial/Parallel Interface | 2 - 1 | | | 2.2 | Command Decoder | 2-3 | | | | | Page | |----|--------|-------------------------------------------------------------------------|------| | | 2.3 | Character Generator | 2-3 | | | 2.4 | Data Pointer | 2-6 | | | 2.5 | Data Memory | 2-7 | | | 2.6 | LCD Voltage Control Circuit | 2-11 | | | 2.7 | LCD Timing Control Circuit | 2-11 | | | 2.8 | Row/Column Driver | 2-12 | | 3. | DATA J | NPUT/OUTPUT OPERATION | 3-1 | | 4. | SELECT | ING uPD7228A INTERFACE FUNCTION WITH CPU | 4-1 | | | 4.1 | Functions of Shared Pins | 4-2 | | | 4.2 | Chip Address Selection Function | 4-3 | | 5. | LCD DE | RIVE REFERENCE VOLTAGE SUPPLY | 5-1 | | | 5.1 | Supplying LCD Drive Reference Voltage by Resistor Network | 5-1 | | | 5.2 | Reduction in Current Consumption by RESET Signal | 5-3 | | 6. | DISPLA | AY EXAMPLES | 6-1 | | 7. | STANDI | 3Y MODE | 7-1 | | | 7.1 | Clearing Standby Mode | 7-1 | | | 7.2 | Stopping Clock Supply and Retaining Data at Low Voltage in Standby Mode | 7-4 | | 8. | RESET | OPERATION | 8-1 | | 9. | COMMAN | NDS | 9-1 | | | 9.1 | LCD Display Mode Setting Commands | 9-1 | | | 9.2 | Data Pointer Load Command | 9-4 | | | 9.3 | Data Processing Mode Setting Commands | 9-4 | | | | Page | |-----|--------------------------------------------------|------| | | 9.4 Memory Bit Manipulation Commands | 9-8 | | | 9.5 Standby Operation Setting Command | 9-10 | | 10. | SYSTEM CONFIGURATION EXAMPLE | 10-1 | | | 10.1 Multi-Chip Configuration of uPD7228As | 10-1 | | | 10.2 Notes on Interfacing with uPD40H and uPD50H | 10-2 | | 11. | ELECTRICAL SPECIFICATIONS | 11-1 | | 12. | PACKAGE DRAWINGS | 12-1 | | 13. | RECOMMENDED SOLDERING CONDITIONS | 13-1 | #### PIN FUNCTIONS ## 1.1 DO-D3 (Data Bus) ... 3-state input/output In the parallel interface mode, these pins serve as 4-bit parallel data input/output pins. Data on the DO-D3 lines is read at the STB signal rising edge. The 4-bit data, read at the first rising edge of the STB, is loaded into the upper 4 bits of the serial/parallel register, and the data read at the second rising edge is loaded into the lower 4 bits of the register. The serial/parallel register contents are output to the DO-D3 pins in synchronization with the STB signal falling edge. In the same manner as read operation, the upper 4 bits of the serial/parallel register are output in the first STB signal falling edge, and the lower 4 bits are output in the second STB falling edge. In the serial interface mode, the DO serves as the serial data input pin (SI), and the D3 pin serves as the serial data output pin (SO). The D1 pin serves as the parallel/serial interface mode selection pin $(P/\overline{S})$ , and the D2 pin serves as the chip address enable pin (CAE). #### 1.2 SI (Serial Data In) ... Also serves as DO input This pin serves as the serial data input pin in the serial Data on the SI line is loaded into the interface mode. serial/parallel register at the SCK rising edge. The first data the MSB. This is a Schmitt trigger input with becomes hysteresis, in order to prevent erroneous operation caused by noise. ## 1.3 SO (Serial Data Out) ... Also serves as D3 output This pin serves as the serial data output pin in the serial interface mode. The serial/parallel register contents are output to the SO pin with the MSB first in synchronization with the SCK pin falling edge. ## 1.4 $P/\overline{S}$ (Parallel/Serial Select) ... Also serves as D1 input This pin is sampled at the RESET signal falling edge (when the reset is released). If this pin is high, the parallel interface mode is set. If it is low, the serial interface mode is set. This is a Schmitt trigger input with hysteresis in order to prevent erroneous operation caused by noise. ## 1.5 CAE (Chip Address Enable) ... Also serves as D2 input The CAE input has a meaning, if $P/\overline{S}$ input is low (when the serial interface mode is specified) at the RESET signal falling edge (when reset is released). If the CAE signal is high at this timing, the chip address function is enabled. If the CAE signal is low, the chip address function is disabled. This is a Schmitt trigger input with hysteresis in order to prevent erroneous operation caused by noise. #### 1.6 CAO, CAI (Chip Address) ... Input This is the input pin used to allocate the inherent address to select each uPD7228A chip, when interfacing with the CPU in a multi-chip configuration. In the parallel interface mode, CAO and CAI inputs are compared with the chip address information sent from the CPU, regardless of the CAE input. In the serial interface mode, these inputs are compared with the chip address information sent from the CPU, when the chip address selection function is enabled by the CAE input. Table 1-1 Processing CA1, CAO Pins | Mode | CA1, CAO | |----------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | With chip address function<br>- Always in parallel mode<br>- When CAE=1 in serial mode | Set to 00, 01, 10, or 13<br>(always 00 in single chip<br>configuration) | | Without chip address function<br>- When CAE=O in serial mode | Always set to 00 | Notes: In a multi-chip configuration in the serial interface mode, chip selection is also possible by providing decoded $\overline{\text{CS}}$ signals for the number of chips used, without using the chip address function. In this case, CAE for each chip must be set to 0, and CAI and CAO pins must be set to 00. These are Schmitt trigger inputs with hysteresis in order to prevent erroneous operation caused by noise. ## 1.7 CS (Chip Select) ... Input This is the chip select input, which is low active. When the chip address function is not used, if a low is input to the $\overline{CS}$ input, the $\overline{STB}/\overline{SCK}$ and $C/\overline{D}$ inputs become effective, so that commands and data can be input/output. When the chip address function is used, in order for the $\overline{STB}/\overline{SCK}$ and $C/\overline{D}$ inputs to become effective, the chip address information and CAO and CAI inputs must coincide, and moreover, the $\overline{CS}$ input should become low. When the CS input is set to high, D3-D0 and BUSY pins unconditionally become high impedance. This is a Schmitt trigger input with hysteresis in order lo prevent erroneous operation caused by noise. ## 1.8 STB/SCK (Strobe/Serial Clock) ... Input In the parallel interface mode, this pin serves as the strobe signal input pin $(\overline{STB})$ for 4-bit parallel data input/output operation. In the serial interface mode, this pin serves as the serial clock input pin $(\overline{SCK})$ for serial data input/output operation. ## 1.9 C/D (Command/Data) ... Input This pin is used to identify whether serial or parallel data input is a command or data. When inputting a command, set the $C/\overline{D}$ pin to high. When inputting data, set to low. When inputting a command or data in the parallel interface mode, the command or data is latched at the second $\overline{STB}$ rising edge. In the serial interface mode, the command or data is latched at the rising edge of the 8th $\overline{SCK}$ . However, in parallel input, switching $C/\overline{D}$ must be performed, before the falling edge of the 1st $\overline{STB}$ . When outputting data, $C/\overline{D}$ input must always be set to low, regardless of whether the mode is parallel or serial. This is a Schmitt trigger input with hysteresis in order to prevent erroneous operation caused by noise. #### 1.10 BUSY (Busy) ... 3-state output This pin outputs a BUSY signal which indicates to the CPU that the uPD7228A is busy because of internal processing. If this signal is low, the uPD7228A is busy, and the CPU cannot execute read/write to the uPD7228A. The $\overline{BUSY}$ signal becomes low at the second rising edge of the $\overline{STB}$ signal in the parallel interface mode. In the serial interface mode, the $\overline{BUSY}$ signal becomes low at the rising edge of the 8th $\overline{SCK}$ . The uPD7229A sets the $\overline{BUSY}$ signal to high, when the uPD7229A completes the internal processing. The $\overline{BUSY}$ output becomes high impedance, when the chip is not selected ( $\overline{CS}$ =high or the chip address does not coincide). ## 1.11 SYNC (Synchronous) ... 3-state input/output In a multi-chip configuration, in which the row drive signal is commonly used, this pin inputs/outputs the synchronous signal in order to synchronize the phases of all LCD drive alternate cycle signals (row/column signals) with the frame period. One chip in the multi-chip configuration is selected as the master, and the SYNC pin of the master is set to the output mode. The remaining chips all serve as slave chips, and these SYNC pins are set to the input mode. The SMM command is used to specify whether the pin functions as an input or output pin. The master chip, set in the output mode, outputs the SYNC pulse in the last cycle in each frame. A slave chip reads—the SYNC pulse output from the master chip for synchronization—with—the master chip. Figures. 1-1 and 1-2 show SYNC pulse output timing waveforms in 8-time-division and 16-time-division modes, respectively. In single chip configuration, the SYNC pin can be set in either the input or output mode. However, when it is set in the input mode, the SYNC pin must be fixed to Vas. If it is set in the output mode, the SYNC pin must be left open. Fig. 1-1 SYNC Signal in 8-Time-Division Mode Fig. 1-2 SYNC Signal in 16-Time-Division Mode ## 1.12 CO-C41 (Column) ... Output These pins serve as LCD column drive signal output pins. # 1.13 R8/C49-R15/C42 (Row/Column) ... Output These pins serve as LCD row drive signals R8 to R15 or column drive signals C49 to C42 output pins. Whether or not these pins are used as row or column pins is specified by the SMM command. ## 1.14 RO/R8-R7/R15 (Row) ... Output These pins serve as LCD row drive signals RO to R7 or R8 to R15. Whether or not these pins are used as RO to R7 or R8 to R15 is specified by the SMM command. # 1.15 VLc1-VLc5 (LCD Drive Voltage Supply) ... input These pins input the reference voltage for determining the LCD row/column drive signal voltage level. ## 1.16 CLOCK (Clock) ... Input This pin inputs the external clock. ## 1.17 RESET (Reset) ... Input This is the high active reset signal input pin. The reset operation has priority over all other operations. This input is also used for clearing the standby mode or operation to retain data in the data memory at a low power supply voltage. ## 1.18 VDD Positive voltage power supply pin. #### 1.19 Vas GND #### INTERNAL BLOCK FUNCTIONS #### 2.1 Serial/Parallel Interface The uPD7229A contains both serial and parallel interface functions. Whether the serial interface or the parallel interface is used is determined by whether the $P/\overline{S}$ input is high (specifying the parallel interface) or low (specifying the serial interface) at the RESET signal failing edge. The interface circuit is used to write commands and data from the CPU or output data to the CPU. The operation of the serial/parallel interface differs, depending on the data processing mode setting. When a RESET is input, the data processing mode is initialized to the write mode, so that the first command input can be accepted. Afterwards, the mode can be set to write related or read related data processing mode by the data processing set command. If the data processing mode is set to the write, AND, OR, or the character write related mode, the serial/parallel interface is set to the data input mode, and the uPD7229A clocks in the data from the SI pin (serial data) or from the D3-D0 pins (4-bit parallel data) in synchronization with the rising edge of the SCK or the STB, respectively. If the data processing mode is set to the read mode, the serial/parallel interface becomes the data output mode and outputs data from the SO pin (serial data) or from the D3-D0 pins (4-bit parallel data) in synchronization with the falling edge of the $\overline{SCK}$ or the $\overline{STB}$ . The serial/parallel register serves as the buffer, between 8-bit serial data or two 4-bit parallel data transferred through the serial input/output (SI, SO) or parallel input/output (D3-D0) and 8-bit parallel data of the data memory. Fig. 2-1 Serial/Parallel Interface If the $C/\overline{D}$ input indicates command specifications, the data input from the CPU to the serial/parallel interface is sent from the serial/parallel register to the command decoder for decoding. data indicates the C/D input mode. i f write the Ιn specifications, the data loaded to the serial/parallel register directly transferred to the data memory. In the AND OR mode, the data loaded into the serial/parallel register is ORed with the data memory contents, and the result transferred to the data memory. In the character mode, the data loaded into the serial/parallel register is regarded as ASCII JIS code and is sent to the character generator. It is decoded 5 x 7-bit character display pattern, and is into 5 successive data memory addresses. Only when set to the read mode, can the serial/parallel interface output data to the CPU. When set to the read mode, the serial/parallel interface always reads 8-bit data from the data memory and sets it in the serial/parallel register for the next read operation. In the serial interface mode, the data in the serial/parallel register is output from the SO pin with the MSB first at each $\overline{SCK}$ falling edge. In the parallel interface mode, the upper 4 bits of the data in the serial/parallel register are output from the D3 to D0 pins at the first falling edge of the $\overline{STB}$ , and the lower 4 bits of the data in the serial/parallel register are output from those pins at the second falling edge of the $\overline{STB}$ . In either the serial/parallel interface mode, each time 8 bits of data are output, the next 8 bits of data are automatically read out from the data memory and set in the serial/parallel register. #### 2.2 Command Decoder If the 8-bit data, input through the serial/parallel interface, is specified as a command $(C/\overline{D}=1)$ , the data is clocked in as a command, and is decoded to generate an internal control signal. #### 2.3 Character Generator The character generator becomes effective, when a character mode setting command (SCML, SCMR) is executed. In this case, 8-bit data written through the serial/parallel interface is interpreted as a character code, and the 5 x 7-dot matrix pattern, corresponding to the code, will be generated. It is transferred to the 5 successive addresses in the data memory (7 bits x 5 times). The character generator contains the following 160 different pattern data: | ASCII | | 118 | | |----------------------|----|----------|----| | Upper-case alphabets | 25 | KATAKANA | 55 | | Lower-case alphabets | 26 | Symbols | 9 | | Numerical characters | 10 | 1 | | | Symbols | 34 | | | Figure 2-2 shows correspondence of character codes (ASCI!/JIS) and 5 dots x 7 dots display patterns. 96 codes of 20H to 7FH correspond to ASCII characters, and AOH to DFH correspond to JIS characters. | · | <u>.</u><br>Т | 7 | 7 | Ĵ | Char | ractei | r code | ; | | | | | | | | | | | | | |---|---------------|----|-------------|---|----------|-----------|----------------|---------------|---------------|---------------|--------------|-------------|-------------|--------------|------------|-------------------|------------|--------------|----------|---------------| | | | // | $^{\prime}$ | | o | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | ì | ì | 1 | ì | 1 | | | / | | $^{\prime}$ | / | - | 0 | ٥ | 0 | ì | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | _ | 1 | | | $^{\prime}$ | // | $^{\prime}$ | / | 0 | ٥ | 1 | 1 | ¢ | ٥ | 1 | 1 | ٥ | 0 | 1 | 1 | 0 | ٥ | 1 | 1 | | | / | / | | / | 0 | 1 | ٥ | . 1 | ٥ | 1 | o | l | 0 | 1 | 0 | 1 | ٥ | . 1 | ٥ | 1_ | | | 0 | ٥ | J | 0 | | | <b>=</b> . | # | ** | ÷.# | | <b>3.</b> | | | * | 4 | 7 | ***** | ŧŧ | | | | 0 | O | ) | 1 | | **** | <b>:</b> -4 | <b>}-</b> 7; | <del>∵≟</del> | | :13 | <b>[-</b> - | | <u> </u> | # | #7. | *** | 19170 | | :" | | | 0 | 1 | ٥ | ٥ | <u> </u> | 证 | | <b></b> | | 11 | ļ | | | | | K | <b>i</b> | 7 | $\vdash$ | | | | ٥ | נ | ٥ | ו | <b> </b> | | K | | Ϊ | | <b>I, I</b> | Ņ | × | l, l | | | ** | === | ٠. | 11411 | | | ۰ | ì | 1 | 0 | ¥* | <b>:</b> | | : <u>:</u> : | 7 | | + | ij | ŀı | j. | į | K | | m | | 1,1 | | | ٥ | 1 | 1 | ı | <u> </u> | <b>::</b> | <u>:</u> — | ij. | ÷÷ | | i,,i | 1,1 | <b>.</b> %; | <u>':</u> ! | oop<br>oop | • <del>•</del> •• | 1 | | ٠,٠ | | | | 1 | ٥ | 1 | ٥ | | == | <u> </u> | = | | <b>#</b> | ₹ <b>₹</b> * | ₹÷. | * | <del>1</del> | | <b>÷</b> : | 컂 | <del>;</del> | 111 | 11,1 | | | 1 | ٥ | ì | 1 | 4000 | <u></u> | and the second | <b>.</b> | <u> </u> | <del>•</del> | <b></b> | **- | <u> </u> | <u>.</u> | | <del>†</del> . | :: <u></u> | <b>.</b> | <u> </u> | ١.:١ | | i | 1 | L | ٥ | 0 | <u> </u> | 퍍. | 11 | : <del></del> | <u> </u> | <del>‡.</del> | , s. s. | × | ÷÷ | Ţ. | iì | | <u> </u> | ** | === | :: <b>:</b> 1 | | | 1 | ι | 0 | ι | .::, | 11 | ,:×! | 1 | # | | **** | :: · | ij | ٠ | | ]"] | וְיִיוּ | <b>.</b> | •;• | 1:1 | Fig. 2-2 Character codes and Display Patterns Figure 2-3 shows the LCD configuration for the character generator. A character is configured in 5 x 7-dot configuration. The most significant bit (bit 7) of the data memory is not used by the character generator. Therefore, LCD dots, corresponding to the most significant bit (R7 in 8-time-division, or R7 and R15 in 16-time-division), can be used for the cursor or indicator display pattern, independently from the character generator. The most significant bits are manipulated by a cursor manipulation command (WRCURS, CLCURS), etc. ## (a) 8-time-division #### (b) 16-time-division Fig. 2-3 LCD Configuration When Using Character Generator #### 2.4 Data Pointer The data pointer consists of a 6-bit binary counter (DP5-DP0) and 1-bit bank flag (BNKF). It specifies the data memory address. 6-bit binary counter Fig. 2-4 Data Pointer Organization The contents of the bank flag and the 6-bit binary counter are set simultaneously by the immediate data from the LDPI command. The bank flag contents specify the data memory bank (BNKF=0: Bank 0, BNKF=1: Bank 1), and the 6-bit binary counter contents specify the address (00H to 3|H) in the bank specified by the bank flag. The 6-bit binary counter is an up/down counter. Its contents are modified (+1, -1, or held) each time a read, write, or AND operation is performed, or an 8-bit data is input/output in the OR mode, according to the specifications for each mode setting command. When the BSET or BRESET command is executed, the 6-bit binary counter contents are modified (+1, -1, or held) each time according to the command specification. In addition, in the character mode, the 6-bit binary counter contents are modified (+5 or -5) each time an 8-bit data is input or a cursor processing command is executed. Notes: The 6-bit binary counter value can exceed the limit of the data memory address space. For example, if the 6-bit binary counter is decremented (-1) from OOK, the value will be 3FH, or it it is incremented (+1) from 3iH, the value will be 32H. However, the data memory will perform nothing for the command specifying an address from 32H to 3FH. #### 2.5 Data Memory The data memory is a static RAM configured by two $50-word \times 8-bit$ banks. It is used for storing display data. Fig. 2-5 Data Memory Configuration The data memory bank is specified by the bank flag in the data pointer, and the address in the bank is specified by the 6-bit binary counter in the data pointer. The 8-bit data, written to the serial/parallel interface by the CPU, is used for operation or decoded according to the specified data processing mode, and is written into the data memory. The data memory contents can be directly manipulated by a bit manipulation instruction. When the uPD7229A is set in the read mode, the data memory contents are output to the CPU through the serial/parallel interface. memory contents The data аге out read íΝ bit units synchronization with the row drive signal and are sent to driver for driving the LCD. column This operation is independently from command/data write/read operation with the CPU, which is performed through the serial/parallel interface. Display data read out operation differs, depending on the number of time-divisions. ## (1) 8-time-division (single/multi-chip configuration) The contents of the display data in bank 0 or bank 1, whichever is specified by the SMM command, are read out to the column driver. Figure 2-9 shows bits correspondence for the row driver and column driver for the data memory. If the data located at the Rn and Cm intersection is 1, the corresponding LCD dot is ON. If the data is 0, the dot is OFF. Fig. 2-6 Data Memory (8-Time-Division, Single/Multi-Chip) # (2) 16-time-division (single-chip configuration) Bank 0 and bank 1 are used in a pair, and the contents are read out to the column driver as 42 x 16-bit display data. Figure 2-10 shows correspondence of bits for the row driver and column driver for the data memory. If the data located at the Rn and Cm interesection is 1, the corresponding LCD dot is ON. If the data is 0, the dot is OFF. Fig. 2-7 Data Memory (16-Time-Division, Single-Chip) # (3) 16-time-division (multi-chip configuration) Bank 0 and bank 1 are used in a pair, and the contents are read out to the column driver as 50 x 16-bit display data. The row drive signals, output from each uPD7228A, are RO-R7 or R8-R15. Figure 2-11 shows bits correspondence for the row driver and column driver for the data memory for each chip. Fig. 2-8 Data Memory (16-Time-Division, Multi-Chip) ## 2.6 LCD Voltage Control Circuit This circuit multiplexes the DC voltage supplied from the LCD drive reference voltage inputs (V<sub>LC</sub>) to V<sub>LC</sub>5) with the AC signal synchronized with the CLOCK and SYNC signal, and supplies the signals to determine the select and non-select level of the row and column drivers. Table 2-1 indicates these signal levels and the phase. | | | 8-time-di | visions | 16-time-d | ivisions | |--------|------------|-------------------|-------------------|-------------------|-------------------| | | | <u>.</u> | + | - | + | | Row | Select | VLe0 | V <sub>LC</sub> 5 | V <sub>L</sub> ⊕0 | V <sub>LC</sub> 5 | | | Non-select | V <sub>LC</sub> 4 | YLCI | V <sub>LG</sub> 4 | Y <sub>L</sub> c1 | | ~ ` | Select | V <sub>LC</sub> 5 | V <sub>LG</sub> 0 | V <sub>LC</sub> 5 | Areo | | Column | Non-select | VLC2+ | V <sub>LC</sub> 2 | V <sub>LC</sub> 3 | V <sub>LC</sub> 2 | Table 2-1 LCD Drive Voltage Signal Levels and Phase #### 2.7 LCD Timing Control Circuit This circuit generates the timing signals from the clock signal, according to the frame frequency specified by the SFF command, and the number of time divisions specified by the SMM command. The timing signals are necessary for automatically reading the display data and driving the LCD, and are supplied to the data memory row/column driver, and LCD voltage control circuit. If the SYNC signal is set to the output mode by the SMM command, the SYNC signal is output for each frame. If the SYNC mode is specified to the input mode, the SYNC signal supplied from some other chip is input to generate the timing signals in synchronization with each frame interval. The SYNC signal input/output function is used to synchronize the LCD drive liming between chips in multi-chip configuration. <sup>\*:</sup> VLC2=VLC3 #### 2.8 Row/Column Driver The row/column driver consists of the column driver for CO-C41 signals, row/column driver for R15-R8 and C42-C49, and a dual mode row driver for RO-R7 or R8-R15. The dual mode row driver function is determined by the SMM command. Table 2-2 LCD Dual Mode Row Driver Function Selection | M <sub>2</sub> M <sub>1</sub> M <sub>0</sub> +1 | Number of<br>time divisions | RO/R8-R7/R15 | R15/C42-R8/C49 | | | |-------------------------------------------------|-----------------------------|------------------------------------------|----------------|--|--| | 000 | | | | | | | 0 0 1 | 8 | RO-R7 | | | | | 0 1 0 | ] ° | RO-IL1 | | | | | 0 1 1 | | | C42-C49 | | | | 1 0 0 | | R8-R15+2 | | | | | 1 0 1 | 16 | 110-1113 | | | | | 1 1 0 | 10 | PA_D7+3 | | | | | 1 1 1 | | R0-R7*********************************** | | | | Note 1: $M_2M_1M_0$ is code specified by SMM command. Some other chip handles RO-R7 outputs. 3: Some other chip handles R8-R15 outpuls. $M_2M_1M_0$ =111 is for single chip configuration. In this case, RI5/C42-R8/C49 are used as row signal outputs, and all 16 row signals are output from this chip. These drivers perform switching of the analog level in correspondence to the contents of the desplay data read out from the data memory and the timing signals supplied from the LCD timing control circuit, according to the select level, non-select level, and phase supplied from the LCD voltage control circuit, and generates and outputs row and column drive signals in order to directly drive the LCD. #### 3. DATA INPUT/OUTPUT OPERATION In the uPD7228A, a command/data consists of 1 byte (8 bits), and processing is performed each time a byte of data is transferred in either the serial or parallel mode. The end of a byte data transfer is confirmed by the byte counter (octal/binary counter) which counts eight SCK counts or two STB counts. This counter is unconditionally cleared, when $\overline{CS}$ =high or RESET=high, and becomes ready to count a new byte or data. Therefore, if $\overline{CS}$ is set to high or RESET is input in the middle of a byte transfer, the byte transfer is not guaranteed. In the serial interface mode, data is treated as 8-bit serial data. It is regarded that 1 byte of data has been input or output, when eight serial clock pulses ( $\overline{SCK}$ ) are counted in the chip selected condition, then internal processing is started. At the 8th rising edge of the $\overline{SCK}$ , the uPD7229A sets the $\overline{BUSY}$ signal to low to inform the CPU that the uPD7229A is in a busy state. When the internal processing completes, the uPD7229A sets the $\overline{BUSY}$ signal to high to inform the CPU that the uPD7229A is ready for the next byte transfer. The serial data is input/output with the MSB first (refer to Figs. 3-1 and 3-2). If the chip address selection function is specified in the serial interface mode, the 8-bit serial data (only the lower 2 bits have a meaning) for chip address information must be written first after the $\overline{\text{CS}}$ failing edge. Only the chip, whose address coincides with this information, can enter command input or data input/output operation (refer to Figs. 3-3 and 3-4). In the parallel interface mode, since the data bus (D3-D0) is a 4-bit bus, data is treated as 4-bit x 2 parallel data. When the parallel data strobe signal (STB) is counted twice in the chip selected state, it is regarded that a byte of data has been input/output, then the uPD7228A enters the internal processing. At the 2nd rising edge of the STB, the uPD7228A sets the BUSY signal to low, to inform the CPU that the uPD7228A is in a busy state. When the internal processing completes, the uPD7228A sets the BUSY signal to high, to inform the CPU that the uPD7228A is ready for the next byte transfer. In both input and output operation, the upper 4 bits of paralel data correspond to the first STB, and the lower 4 bits of parallel data correspond to the second STB. The parallel interface of the uPD7228A is compatible with the uPD82C43 I/O expander, so that the parallel data can be input to the uPD7228A in the same manner as sending 4-bit data twice to the uPD82C43. In addition, 8-bit data can be read out from the serial/parallel register of the uPD7228A in the same way as reading 4-bit data twice from the uPD82C43. The chip address selection function is always specified in the parallel interface mode. After the $\overline{\text{CS}}$ falling edge, the data on the D1 and D0 lines, read at the first falling edge of the $\overline{\text{STB}}$ , becomes the chip address information. The lower 2 bits of the command code, output from the CPU as the data for selecting port 4 to port 7 of the uPD82C43, are used as the chip address information. After the $\overline{\text{CS}}$ falling edge, the command code, output from the CPU at the second and successive falling edges of the $\overline{\text{STB}}$ , has no meaning for the uPD7228A (refer to Figs. 3-5 and 3-6). Refer to Section 4 for details on chip address function selection. Fig. 3-1 Serial Input Timing Waveforms (Without Chip Address Selection Function) Fig. 3-2 Serial Output Timing Waveforms Fig. 3-5 Parallel Input Timing Fig. 3-6 parallel Output Timing #### 4. SELECTING uPD7228A INTERFACE FUNCTION WITH CPU The command/data for the uPD7228A is 8 bits long. However, serial interfacing with the CPU is made in 8-bit transfer or parallel interfacing is made in two 4-bit transfers. In addition, the uPD7228A is provided with a chip address selection function for multi-chip system configuration. Whether the serial or parallel interface is used and whether or not the chip address select function is used are specified by the data on the D2 (CAE) line and D1 ( $P/\overline{S}$ ) line at the RESET signal release timing (falling edge). Fig. 4-1 Interface Specification Timing Waveforms Table 4-1 Interface Specification Code | D2/(CAE) | D1/(P/S) | Serial/parallel<br>specification | Chip address selection | |----------|----------|----------------------------------|------------------------| | 0 | 0 | Sania) | Unprovided | | 1 | 0 | Serial | D | | 0/1 | 1 | Parallel | Provided | ## 4.1 Functions of Shared Pins The functions of the $\overline{STB}/\overline{SCK}$ , D3/SO, and the D0/SI pins used for clock input and data input/output differ, depending on whether the serial interface or the parallel interface is specified, as indicated in Table 4-2. Table 4-2 Functions of Shared Pins | Pin name | Serial ( $P/\overline{S}=0$ ) | Parallel (P/S=1) | |----------|-------------------------------|------------------------------| | STB/SCK | SCK input | STB input | | D3/S0 | SO ontput | D2 D0 ( == + / | | D2/(CAE) | _ | D3-D0 input/<br>output | | D1/(P/S) | _ | (4-bit parallel<br>data bus) | | D0/S1 | SI input | ] | #### 4.2 Chip Address Selection Function In a multi-chip system configuration, the chip address selection function compares the chip address assigned to each uPD7228A (by CAO, CAI inputs) in advance and the chip address information (2 bits) sent from the CPU in the serial or parallel data format. Only the chip whose address coincides with the chip address information is selected (enables command/data input/output). Thus, the CPU need not send two or more chip select signals $(\overline{CS})$ . This function is unconditionally provided in the parallel interface mode. However, in the serial interface mode, this function is provided, when D2/(CAE)=1 (at reset release), is specified. ## (1) Parallel interface mode (refer to Figs. 3-5 and 3-6) After the falling edge of the $\overline{\text{CS}}$ , the data read into D1 (corresponds to CAO) at the first falling edge of the $\overline{\text{STB}}$ becomes the 2-bit chip address information. The parallel interface is equivalent to that for the uPD82C43 1/0 expander. Therefore, the chip address information (0-3) for the uPD7228A can be obtained on the D1 and D0 lines at the falling edge of the STB by executing an output or input instruction for port 4 to port 7 of the uPD82C43, when the uPD50H is connected to the uPD7228A using the uPD82C43 interface function. ## (2) Serial interface mode (refer to Figs. 3-3 and 3-4) After the falling edge of the $\overline{CS}$ , the data read in to S[ at the rising edge of the 7th $\overline{SCK}$ (corresponds to CA1) and 8th $\overline{SCK}$ (corresponds to CAO), that is the lower 2 bits of the first 8-bit serial data, becomes the chip address information. Notes 1: When a RESET is input, the chip address comparison data (data compared with CA1 and CA0) in the uPD7228A is cleared to "00". Therefore, in multi-chip configuration, if the CS is set to low immediately after the RESET input is released, a chip whose CA1 and CAO are set to "00" sets the BUSY to high, informing the CPU that the chip can be accessed. If no chip address is sent, a chip whose CA1 and CAO If no chip address is sent, a chip whose CA1 and CA0 are "00" will be accessed. 2: The following points must be noted for a multi-chip configuration system using the parallel interface; when transferring the process from chip A, which has already been in the read mode to chip B, and again selecting chip A after that, the data pointer must be set by the data pointer load command before reading data. ## 5. LCD DRIVE REFERENCE VOLTAGE SUPPLY The value of the LCD drive reference voltage to the uPD7228A differs, depending on whether the number of time divisions is 8 or 16, so that the LCD drive reference voltage should be set as shown in Figures 5-1 and 5-2. Fig. 5-1 8-Time-Divisions Fig. 5-2 16-Time-Divisions Remarks: For both 8 and 16-time-divisions, the LCD drive voltage $(L_{LCD})$ must not exceed $V_{DD}$ . ## 5.1 Supplying LCD Drive Reference Voltage by Resistor Network Figures 5-3 and 5-4 show circuit examples, which supply the LCD drive reference voltage indicated in Figures 5-1 and 5-2 using register networks which divide the voltage level between VDD-Vss. Fig. 5-3 8-Time-Divisions Circuit Example Fig. 5-4 16-Time-Divisions Circuit Example The values of RI and R2, which divide the voltage for 8-time-divisions and 16-time-divisions, are determined by the following expressions: $$R1 = \frac{V_{LCD}}{4(V_{DD} - V_{LCD})} \times R2 \quad (8-time-divisions)$$ $$R1 = \frac{V_{LCD}}{5(V_{DD} - V_{LCD})} \times R2 \quad (16-time-divisions)$$ ## 5.2 Reduction in Current Consumption by RESET Signal a resistor network is used to supply the LCD drive reference some current is drained by the resistor voltage, network V<sub>DD</sub> and Vas when no display operation is connected across performed, such as when the uPD7228A is in the STOP mode or when it is being reset. Therefore, for a system to which reducing the current draw is extremely important, the current path through the resistor network must be cut off by an external circuit, when no displaying is performed, to eliminate unnecessary current flow. Figure 5-5 shows a circuit which cuts off the current to the resistor network during reset state (RESET=high) using the RESET signal level instead of the Vss level. Remarks: The power to the CPU and the uPD7228A must be from the same source. Fig. 5-5 Example of Controlling Current Path Using RESET Signal #### DISPLAY EXAMPLES Figure 6-1 shows how the data memory contents and LCD display pattern are corresponded, when displaying characters "AEZ" in 8-time-division mode. This example is to display 3 digits of 5 x 7 (5 x 8) dot characters, and uses data memory addresses 00H to 0EH (0 to 14) and column signals CO to Cl4. Figure 6-2 shows the timing waveforms for displaying character "A" in columns C14 to C10 for the display example, shown in Figure 6-1. Figure 6-3 shows how the data memory contents and display pattern are corresponded, when displaying characters $^{ANZ}_{8.5}$ in 16-timedivision mode. This example is to display 5 x 7 (5 x 8) dot characters in two rows. 3 digits in each row, and uses data memory addresses 00H to 0EH (0 to 14) in data memory banks 0 and 1 and column signals CO to C14. Figure 6-4 shows the timing waveforms for displaying character "A" in columns C14 to C10 for display example, shown in Fig. 6-3, In Figures 6-2 and 6-4, when the differential waveform levels between the row signal and column signal are $V_{\text{LCD}}$ and $-V_{\text{LCD}}$ , the LCD dot corresponding to these signals will be lit. Note: Display data is read out from either bank 0 or bank 1. Fig. 6-1 8-Time-divisions Fig. 6-2 8-Time-divisions (When Displaying Character A) Fig. 6-3 16-Time-divisions Fig. 6-4 16-Time-divisions (When Displaying Characters A and 8) #### 7. STANDBY MODE The uPD7228A offers the standby mode in order to reduce the power consumption, when displaying operation is not necessary. standby mode is set, by executing the STOP command. The standby mode is actually set, when the BUSY signal is set to high after the STOP command is executed. In the standby mode, uPD7228A stops supplying the CLOCK signal to the LCD control circuit and the clock control circuit by internally masking the CLOCK signal. In addition, the uPD7228A initializes the data processing mode to the auto-increment $(I_1I_0=00)$ write However, no other modes are affected by RESET operation, mode. so that the interface mode and the display mode will be retained. The standby mode is cleared when a byte of data (command or data) i S input, or when the RESET signal falls, However, the processing necessary during the standby mode and operation after clearing the standby mode differ, depending on which method is used. In addition, the CLOCK signal to the uPD7228A can be stopped during the standby mode. In this case, the power consumption can be further reduced, compared to when the CLOCK is only internally masked. #### 7.1 Clearing Standby Mode #### (1) Clearing standby mode by writing a byte of data If the previous operation modes (except the data processing mode), used before entering the standby mode, needs to be maintained, the standby mode can be cleared by writing a byte of data (command or data). In the serial interface mode, the standby mode is cleared, when writing 8 bits of serial data is completed (at the rising edge of the 8th $\overline{SCK}$ ). In the parallel interface, the standby mode is cleared, when writing the second 4-bit data is completed (at the rising edge of the 2nd $\overline{STB}$ ). When the chip address selection function is used in the serial interface mode, if $\overline{CS}$ is set to high in the standby mode, the first 8-bit data, after $\overline{CS}$ is set to low, is used as the chip address information, when the standby mode is cleared. Therefore, the standby mode is cleared, when writing the next 8-bit data is completed. Notes: During the standby mode, the clock necessary for driving the LCD by alternating current is stopped. Therefore, the LCD drive signal level, before entering the standby mode, is maintained in the standby mode. This means that a DC voltage remains applied to the LCD in the standby mode. To avoid this, control the V<sub>LC</sub>5 pin voltage using the CPU output port, as shown in Fig.7-1, and output a high level from the output port, before executing the STOP command, to eliminate voltage differential between the V<sub>DD</sub> and V<sub>LC</sub>5. Remarks: The power fed to the CPU and the uPD7228A must be from the same source. Fig. 7-1 Controlling LCD Drive Voltage ## (2) Clearing standby mode by RESET signal For a system for which only the contents of the data memory need be held when the standby mode is cleared, the RESET signal can be used to clear the standby mode. when using the RESET signal for clearing the standby mode, set the RESET signal to high after the standby mode is initiated (this can be checked by determining whether the BUSY is set to high), then set the RESET signal to low when clearing the standby mode. While the RESET signal is high, the LCD drive voltage becomes the same as when it is in the reset operation, and no voltage is applied to the LCD. However, unlike normal reset operation, the contents of the data memory will not become undefined by the RESET signal. The data which existed before entering the standby mode is retained, and it can be used after clearing the standby mode. In a system which uses this method, the current path control by the RESET signal shown in Fig. 5-5 can be used. # 7.2 Stopping Clock Supply and Retaining Data at Low Voltage in Standby Mode In the standby mode, only the data memory contents can be retained at a reduced voltage level. In this case, the power consumption can be further reduced by stopping the CLOCK supply to the uPD7228A. When stopping the CLOCK supply to the uPD7229A in the standby mode, check that the uPD7228A is in the standby mode (check that the BUSY signal is high, after executing the STOP command), set the RESET signal to high, then stop the CLOCK supply to the uPD7228A after the specified time period. Fig. 7-2 CLOCK Supply Stop Timing Waveforms in Standby Mode #### RESET OPERATION The uPD7228A is initialized as follows, when a high level is input to the RESET pin: The chip address compare data (compared with CA1, CA0 inputs) is initialized to 00. In a multi-chip configuration, $\overline{BUSY}$ output operation will differ, depending on whether CA1 and CAO of the chip are 00 (coinciding address) or not (non-coinciding address) (refer to Fig. 8-1). When CA1, CA0 = 00: Sets $\overline{BUSY}$ output to low, if $\overline{CS}=0$ . If $\overline{CS}=1$ , sets $\overline{BUSY}$ output to high impedance. Other than 00 : Sets BUSY output to high impedance, regardless of CS input. In a single chip configuration, BUSY output operation is the same as that when CA1 and CAO are 00. - All processing operations (command/data processing, reading timing signal and display data to the row and column driver) are stopped. - V<sub>LC</sub>3 level DC current is output from each LCD drive signal output pin (CO-C41, R15/C42-R8/C49, R0/R8-R7/R15). - The internal functions are set as follows (to the same conditions as when these commands are executed): SWM (I<sub>1</sub>I<sub>0</sub>=00) : Auto-increment mode LDPI (Do-Do=0000000): Data pointer is cleared to 0 SMM ( $M_2-M_0=000$ ) : 8-time-divisions, RO/R8-R7/R15 pins serve as RO-R7 pins, SYNC pin is set in the input mode, the data memory is set to bank 0. SFF $(F_2 - F_0 = 000)$ : Frame frequency is set to $f_{CL}/2^{14}$ . The byte transfer end counter is cleared. - If the uPD7229A is in the standby mode, the standby mode is maintained. - The data memory contents become undefined. When the high level input to the RESET pin is returned to low, the operation becomes possible, according to the initialized contents. In addition, the next processing will be performed at the falling edge of the RESET signal. The display output will be the same as when the DISP OFF is executed. - The interface specification code (serial/ parallel specification, chip address selection function provided/unprovided) is read from the D2/(CAE) and $D1/(P/\overline{S})$ pins. - A chip, whose CA1 and CAO values are 0, becomes selected state. - If a RESET is executed during the standby mode, the standby mode is cleared. In this case, the data memory contents are retained. Fig. 8-1 Example of $\overline{BUSY}$ Output Timing Waveforms by RESET Input ## 9. CONMANDS The uPD7228A offers the following 16 different commands, each consisting of 1 byte (8 bits): Table 9-1 List of Commands | Mnemonic | Operation | Hexadecimal code | |----------|-------------------------------------|------------------| | SFF | Set Frame Frequency | 10-14 | | SMM | Set Multiplexing Mode | 18-1F | | DISP OFF | Display Off | 08 | | DISP ON | Display On | 09 | | TDP1 | Load Data Pointer with Immediate | 80-B1. | | | i | C0-F1 | | SRM | Set Read Mode | 60-63 | | SWM | Set Write Mode | 64-67 | | SORM | Set OR Mode | 68-6B | | SANDM | Set AND Mode | 6C∽6F | | SCML | Set Character Mode with Left entry | 71 | | SCMR | Set Character Mode with Right entry | 72 | | BRESET | Bit Reset | 20-3F | | BSET | Bit Set | 40-5F | | CLCURS | Clear Cursor | <b>7</b> C | | WRCURS | Write Cursor | <b>7</b> D | | STOP | Set Stop Mode | 01 | # 9.1 LCD Display Mode Setting Commands The following commands are provided for LCD display mode setting: SFF (Set Frame Frequency) SMM (Set Multiplexing Mode) DISP OFF (Display Off) DISP ON (Display On) # (1) SFF (Set Frame Frequency) | 0 | 0 | 0 | 1 | 0 | F₂ | F1 | Fo | |---|---|---|---|---|----|----|----| This command sets the frame frequency. The frame frequency will be the clock frequency input from the CLOCK pin divided by the frequency dividing ratio specified by $F_2-F_0$ . | F | <sub>2</sub> F <sub>1</sub> | Fo | Frame frequency | |------------------|-----------------------------|----|---------------------------------------------------------------------------------| | 0<br>0<br>0<br>0 | 1 | 0 | fcL/2 <sup>14</sup> fcL/2 <sup>13</sup> fcL/2 <sup>12</sup> fcL/2 <sup>11</sup> | | 1 | 0<br>t o<br>1 | 1 | These settings<br>are not allowed | fcL: Clock frequency # (2) SMM (Set Multiplexing Mode) | $\overline{}$ | | | $\overline{}$ | | | | | |---------------|---|---|---------------|---|----|----|----| | 10 | 0 | 0 | 3 | 1 | Ma | М. | Ma | | - | - | - | - | - | | | | This command specifies the number of time divisions, and the functions of the row driver, and the row/column driver, input/output for the SYNC pin, and the data memory bank. | M <sub>2</sub> | M, | Mo | Number of<br>time divisions | RO/R8~R7/R15 | R15/C42-R8/C49 | SYNC pin | Memory<br>bank | |----------------|----|----|-----------------------------|--------------|----------------|----------|----------------| | 0 | 0 | 0 | | - | | | 0 | | 0 | 0 | 1 | 8 | R0-R7 | | Input | 1 | | 0 | 1 | 0 | 0 | NO-N7 | | | 0 | | 0 | 1 | 1 | | | C42-C49 | Output | 1 | | 1 | 0 | 0 | | P0 D15 | | | | | 1 | 0 | 1 | | R8-R15 | | Input | | | ı | 1 | 0 | 16 | D0 D4 | | _ | 0, 1 | | 1 | 1 | 1 | | RO-R7 | R15-R8 | Output | | # (3) DISP OFF (Display Off) | | | | | F | | | | |---|---|---|---|---|---|---|---| | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | This command sets the relationship of the row signal and column signal to non-select level, regardless of the display data, and deletes display. ## (4) DISP ON (Display On) When this command is executed, the display operation will be performed according to the display data. #### 9.2 Data Pointer Load Command ## (1) LDPI (Load Data Pointer with Immediate) This command loads 7-bit immediate data Do-Do to the data pointer. ## 9.3 Data Processing Mode Setting Commands The following six different commands are available as the data processing mode setting commands. SRM (Set Read Mode) SWM (Set Write Mode) SORM (Set OR Mode) SANDM (Set AND Mode) SCML (Set Character Mode with Left entry) SCMR (Set Character Mode with Right entry) Each of these commands sets the uPD7228A to the respective mode. Afterwards, the uPD7229A processes data in the specified mode until a command to set a different processing mode is executed. The lower 2 bits (I, Io) of these data processing mode setting commands specify the data pointer modification operation for each byte data processing. The data pointer is modified as follows: | I, | ۱۵ | Data pointer contents of modification | |------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>0<br>1<br>1 | 1<br>0 | Automatically incremented (+1) each time a byte of data is processed Automatically decremented (-1) each time a byte of data is processed This setting is not allowed No modification (the same address is maintained) | ## (1) SRM (Set Read Mode) | 1 | | | , | | | | | |---|---|---|---|---|---|----------------|-----| | 0 | 1 | 1 | 0 | 0 | 0 | [ <sub>1</sub> | o l | The data processing mode is set to the read mode by this command. Afterwards, data processing will be performed in the read mode. When this mode is set, the contents of the data memory, addressed by the current contents of the data pointer, are automatically transferred to the serial/parallel register. The data pointer is then modified according to lilo. When all 8 bits of the serial/parallel register contents are read by the CPU, the contents of the data memory, addressed by the modified data pointer, are automatically transferred into the serial/parallel register for the next read operation. Afterwards, the same operation is repeated by the CPU, each time an 8-bit data is read. #### (2) SWM (Set Write Mode) | 0 | 1 | 1 | 0 | 0 | 1 | J, | 1° | |---|---|---|---|---|---|----|----| The data processing mode is set to the write mode by this command. Afterwards, data processing will be performed in the write mode. When this mode is set, the 8-bit data written into the serial/parallel register by the CPU is stored into the data memory addressed by the current contents of the data pointer. The data pointer is then modified, according to [ $_{1}$ [ $_{o}$ . Afterwards, the same operation is repeated, each lime an 8-bit data is written by the CPU. #### (3) SORM (Set OR Mode) The data processing mode is set to the OR mode by this command. Afterwards, data processing will be performed in the OR mode. When this mode is set, the 8-bit data, written into the serial/parallel register by the CPU, is ORed with the data memory addressed by the current contents of the data pointer, and the result will be stored into the same data memory address. The data pointer is then modified, according to [10. Afterwards, the same operation is repeated, each time an 8-bit data is written by the CPU. #### (4) SANDM (Set AND Mode) The data processing mode is set to the AND mode by this command. Afterwards, data processing will be performed in the AND mode. When this mode is set, the 8-bit data, written the serial/parallel register by the CPU, is ANDed with the data memory addressed by the current contents o f the data pointer, and the result will be stored into the The data pointer address. i s then modified, memory same operation Afterwards, the according to lilo. repeated, each time an 8-bit data is written by the CPU. (5) SCML (Set Character Mode with Left entry) | | | | | $\overline{}$ | | | | |---|---|---|---|---------------|---|---|---| | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | The data processing mode is set to the character mode with left entry by this command. Afterwards, data processing will be performed in the character mode with left entry. When this mode is set, the 8-bit data written into the serial/parallel register by the CPU is treated as ASCII or JIS code and is decoded to 8 x 7-bit character display data by the character generator. It is written into the lower five consecutive data memory addresses from the address indicated by the current contents of the data memory. As a result, the data pointer contents are subtracted by 5 (-5). Afterwards, the same operation is repeated, each time an 8-bit data is written by the CPU. (6) SCMR (Set Character Mode with Right entry) | $\overline{}$ | | | | т — | | | | |---------------|---|---|---|-----|---|---|---| | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | The data processing mode is set to the character mode with right entry by this command. Afterwards, data processing will be performed in the character mode with right entry. When this mode is set, the 8-bit data written the serial/parallel register by the CPU is treated as ASCII JIS code and is decoded to 5 x 7-bit character display data by the character generator, and is written into the subsequent five data memory addresses from the address indicated by the current contents of the data memory. As a result. the data pointer contents are added (+5). bу Afterwards, the same operation is repeated, each time an bit data is written by the CPU. #### 9.4 Memory Bit Manipulation Commands The following four different memory bit manipulation commands are available: BRESET (Bit Reset) BSET (Bit Set) CLCURS (Clear Cursor) WRCURS (Write Cursor) The BRESET and BSET commands can be executed in any data processing mode. After the bit specified by the BRESET/BSET command in the data memory addressed by the data pointer is set/reset, the data pointer is modified according to the lower 2 bits $(J_1J_0)$ of the command byte. The CLCURS or WRCURS command is used to clear or set the cursor (bit 7 position) in the character mode. After these commands are executed, the data pointer contents are added by 5 or subtracted by 5. Data pointer manipulation by these memory bit manipulation commands is effective, only when these commands are executed. Afterwards, the data pointer is modified according to the data processing mode that has been set. However, the data pointer contents are modified by the memory bit manipulation command. Therefore, the modified value will be used as the initial value for the subsequent modification operation. The figure below shows the BRESET and BSET command bit specifications and modification contents for the data pointer. | J, | ٦٥ | Data pointer contents for modification | |------------------|------------------|------------------------------------------------------------------------------------| | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | +1 -1 This setting is not allowed No modification (the same address is maintained) | ## (1) BRESET (Bit Reset) This commands resets (to 0) the bit specified by $B_2$ - $B_0$ of the data memory addressed by the data pointer. Afterwards, the data pointer is modified according to $J_1J_0$ . #### (2) BSET (Bit Set) This commands sets (to 1) the bit specified by $B_2-B_0$ of the data memory addressed by the data pointer. Afterwards, the data pointer is modified according to $J_1J_0$ . ## (3) CLCURS (Clear Cursor) When this command is executed in the character mode, bit 7 of each data memory of the five subsequent addresses (SCMR mode) or the lower five consecutive addresses (SCML mode) from the address, indicated by the current contents of the data pointer, is reset (to 0). This command can be used to clear the cursor displayed for $\delta$ x 7-bit configuration character. ## (4) WRCURS (Write Cursor) When this command is executed in the character mode, bit 7 of each data memory of the five subsequent addresses (SCMR mode) or the lower five consecutive addresses (SCML mode) from the address, indicated by the current contents of the data pointer, is set (to 1). This command can be used to display the cursor for $5 \times 7$ -bit configuration character. ## 9.5 Standby Operation Setting Command ## (1) STOP (Set Stop Mode) This command sets the STOP mode (standby mode). The data processing mode is initialized to the auto-increment ( $l_1l_0=00$ ) write mode. Other modes are not affected by this command execution. ## 10. SYSTEM CONFIGURATION EXAMPLE ## 10.1 Multi-Chip Configuration of uPD7228As Figure 10-1 shows a circuit example, when four uPD7228As are used in a multi-chip system configuration. Fig. 10-1 System Configuration Example (Multi-Chip) # 10.2 Notes on Interfacing with uPD40H and uPD50H The interface mode specification data ( $P/\overline{S}$ ) for the uPD7228A is read in synchronization with the falling edge of the RESET signal (when cleared). The specification level (high for parallel specification) must be maintained for at least 4us after the falling edge of the RESET signal. Therefore, for a system using the external ROM with the uPD40H or uPD50H, this must be noted when parallel interfacing the uPD7228A with the uPD40H or uPD50H. Fig. 10-2 RESET and P/S (D1) Timing Waveforms Fig. 10-3 Typical Connection When Using External ROM (Parallel Interface) In these systems, data transfer between the uPD7228A and the uPD40H or uPD50H is performed through the lower 4 bits (P23-P20) of port 2 for the uPD40H or uPD50H. On the other hand, the contents of the upper 4 bits (PCH: PC11-PC8) of the ROM address are also output to the same pins in time-division. Therefore, if the external ROM access starts immediately after the RESET is cleared by a port 2 output instruction, the data of the lines (P21=D1), corresponding to the $P/\overline{S}$ of the upper 4 bits of the ROM address, must be held high, until $t_{HRD}$ =4us is satisfied. Fig. 10-4 Program Counter (PC) for uPD40H and uPD50H For example, for the uPD40H (up to 4K bytes of external ROM can be accessed), execute a port 2 output instruction, by which the uPD7228A RESET is cleared within addresses 200H-3FFH, 600H-7FFH, A00H-BFFH, E00H-FFFH and a high level is input to the $P/\overline{S}$ . No instruction (jump, call, return) which exceeds these address ranges should be executed until after 4us have elapsed. In addition, no port 2 output instruction, which changes the $P/\overline{S}$ , should be executed during this period. Table 10-1 uPD80C40H Addresses | | | | | PC | bit | | <br> | | |-----------|----|----|----------|----|-----|---|-------|---| | Address | 11 | 10 | 9 | 8 | 7 | 6 | <br>1 | 0 | | 200H-2FFH | 0 | 0 | 1 | 0 | x | х | <br>x | х | | 300H-3FFH | 0 | 0 | <b>1</b> | 1 | × | х | <br>х | х | | 600H-6FFH | 0 | 1 | 8 1 | 0 | × | x | <br>х | х | | 700H-7FFH | 0 | 1 | 1 | 1 | × | × | <br>x | x | | AOOH-AFFH | 1 | 0 | <b>1</b> | 0 | x | х | <br>х | х | | BOOH-BFFH | 1 | 0 | 1 | 1 | x | x | <br>× | x | | EOOH-EFFH | 1 | 1 | 1 | 0 | х | x | <br>x | x | | F00H-FFFH | 1 | 1 | 1 | 1 | x | х | <br>х | x | This is the address for 1 Remarks: x: don't care # 11. ELECTRICAL SPECIFICATIONS Absolute Maximum Ratings (Ta=25°C) | Item | Symbol | Conditions | Ratings | Unit | |--------------------------|------------------|-------------|------------------------------|------| | Power supply voltage | V <sub>DD</sub> | | -0.3 to +7.0 | v | | LCD drive voltage (Note) | V <sub>LCD</sub> | | 4.5 to 12.5 | ٧ | | input voltage | ٧, | | -0.3 to V <sub>DD</sub> +0.3 | v | | Output voltage | ٧o | <u> </u> | -0.3 to VDD+0.3 | ٧ | | Operating temperature | Торь | <del></del> | -40 to +85 | °c | | Storage temperature | Tete | <del></del> | -65 to +150 | •c | Note: $V_{LCD} = V_{DD} - V_{LC}5$ , $V_{LCS} \le V_{SS}$ DC Characteristics (Ta=-40 to +85°C, $V_{DD}=5V\pm10\%$ , $V_{LG}5=-6.0V\pm10\%$ ) | Item | Symbol | Conditions | MIN | TYP | MAX | Unit | |---------------------------------|------------------|---------------------------------|----------------------|-----|--------------------|------| | Input voltage, | VtHL | Except SCK | 0.7V <sub>DD</sub> | ! | V <sub>DD</sub> | ¥ | | high | A <sup>LH3</sup> | SCK | 0.8Vpp | | Y <sub>DD</sub> | v | | Input voltage,<br>low | VIL | | 0 | | 0.3V <sub>DD</sub> | Y | | Input leakage<br>current, high | Іьтн | V <sub>1</sub> =V <sub>DD</sub> | | | 10 | uА | | Input leakage<br>current, low | LIL | V , = 0 V | | | -10 | цA | | Output voltage, | VoHi | BUSY, DO-D3 I on=-400uA | V <sub>DD</sub> -0.5 | | | ٧ | | high | V <sub>он2</sub> | SYNC, lon=-100uA | V <sub>DD</sub> -0.5 | | | ¥ | | Output voltage, | V <sub>OL1</sub> | BUSY, DO-D3 loc≃1.7mA | | | 0.5 | ν | | 1 o w | V <sub>OL2</sub> | SYNC, IoL=100uA | | | 0.5 | ٧ | | Output leakage<br>current, high | Ітон | Vo=VDD | | | 10 | uA | | Output leakage<br>current, low | lLoL | V <sub>⇔</sub> =0V | | | -10 | цА | | Row output<br>impedance | Reaw | | | 6 | 16 | kΩ | | Row/column<br>output impedance | Recwicol | | | 7.5 | 20 | kΩ | | Column output<br>impedance | Real | | | 15 | 30 | kΩ | | Cumaly success | نهم ا | Operation mode, fo=400kHz | | 250 | 600 | цA | | Supply current | [ <sub>DD2</sub> | STOP mode, CLK=0V | | | 25 | uA | Capacitance (Ta=25°C, $V_{DD}=0V$ ) | [ tem | Symbol | Conditions | NIN | TYP | MAX | Unit | |--------------------|--------|-------------------------------------------|-----|-------|-----|------| | [nput capacitance | CIN | f=1MU= | | | 10 | рF | | Output capacitance | Cour | f=1MHz<br>Unmeasured pins returned to OV. | · | | 25 | pF | | [/O capacitance | C10 | | | ····· | 15 | рF | # AC Characteristics (Ta=-40°C to +85°C, $V_{DD}$ =+5V±10%) # Common operation | ( tem | Symbol | Conditions | MIN | TYP | MAX | Unit | |------------------------------|--------------------|----------------------|-----|---------------------------------------|------|------| | Clock operation frequency | ſ¢ | | 100 | | 1100 | kHz | | Clock high-level pulse width | t <sub>₩H</sub> ¢ | | 350 | | | ns | | Clock low-level pulse width | twic | | 350 | | | ns | | RESET high-level width | t <sub>HR</sub> | | 4 | | | us | | CS ↓ → BUSY delay time | tocss | C∟=50pF | | | 3 | us | | CS ↑ → BUSY float delay time | t <sub>DCSBP</sub> | C <sub>L</sub> =50pF | | | 5 | us | | CS high-level width | twees | | 4 | | | บร | | SYNC load capacitance | CLSY | | | | 100 | pF | | Data set time (RESET ↓) | tson | | 0 | | | us | | Data hold time (RESET 4) | LHRD | | 5 | · · · · · · · · · · · · · · · · · · · | | us | Serial input/output operation | 1 tem | Symbol | Conditions | MIN | TYP | MAX | Unit | |-----------------------------------|------------------|----------------------|-----|-----|---------|------| | SCK period | tcyk | | 0.9 | | | us | | SCK high-level pulse width | twee | | 400 | | | ns | | SCK low-level pulse width | twee | | 400 | | | ns | | High-level SCK hold time (BUSY †) | t <sub>HBK</sub> | | 0 | | | ns | | SI set time (SCK †) | tsik | | 120 | | | ns | | SI hold time (SCK †) | tHKI | | 270 | | | ns | | SCK↓→SO delay time | toko | C <sub>L</sub> =50pF | | | 350 | กร | | 8th SCK↑ → BUSY delay time | tors | C <sub>L</sub> =50pF | | | 4 | us | | BUSY low-level time | twlB | C <sub>L</sub> =50pF | 18 | | 64 | 1/fc | | C/D set time (first SCK↓) | tsox | | 0 | | <u></u> | us | | C/D hold time (8th SCK †) | tHKD | | 3 | | | us | | CS hold time (8th SCK †) | tHKCS | | 5 | | | us | Parallel input/output operation | ltem | Symbol | Conditions | MIN | ТҮР | MAX | Unil | |-----------------------------------------------------|------------------|----------------------|-----|-----|-----|------| | Command input set time (STB +) | t, | C <sub>L</sub> =80pF | 120 | | | ns | | Command imput hold time (STB +) | t <sub>B</sub> | C <sub>L</sub> =20pF | 110 | | | រាន | | Data input set time (STB † ) | tç | C <sub>L</sub> =80pF | 250 | | | ns | | Data input hold time (STB f) | lъ | C <sub>L</sub> =20pF | 70 | | | ns | | Data output delay time | tacc | C <sub>L</sub> =80pF | 90 | | 750 | ns | | Data output hold time | tн | C <sub>L</sub> =20pF | 0 | | 150 | ns | | STB low-level pulse width | lsL | | 700 | | | ns | | STB high-level time | l <sub>sH</sub> | | 1 | | | us | | STO hold time (BUSY † ) | l <sub>HBS</sub> | | 0 | | | us | | 2nd STB1→BUSY delay time | lose | | | | 4 | us | | BUSY low-level time | twie | C <sub>L</sub> =50pF | 81 | | 64 | 1/1_ | | C/D set time (first STB ↓) | tsos | | 0 | | | us | | $C/\overline{D}$ hold time (2nd $\overline{STB}$ f) | (Hab | | 3 | | | เกร | | CS hold time (2nd STB †) | tuscs | | 3 | | | us | AC timing measurement voltages (except $\overline{STB}/\overline{SCK}$ , $\overline{BUSY}$ ) Clock timing waveforms RESET input timing waveforms Interface specification timing waveforms Data Memory STOP Mode Low Power Supply Voltage Data Retention Characteristics (Ta=-40 to +85°C) | I tem | Symbol | Conditions | MIN | TYP | MAX | Unit | |--------------------------------------------------|-------------------|-------------------------|----------------------|-----|------------------------|------| | Data retention power supply voltage | V <sub>DDDR</sub> | | 2.0 | | | ٧ | | Data retention power supply current | IDDDR | V <sub>DDDR</sub> =2.0V | | | 20 | uA | | Data retention high level<br>RESET input voltage | V <sub>IHDR</sub> | | 0.9V <sub>DDDR</sub> | | V <sub>DDDR</sub> +0.2 | ٧ | | RESET, CLOCK setup time | tsrc | | 10 | | | us | | RESET, CLOCK hold time | t <sub>HRC</sub> | | 10 | | | us | Data retention timing waveforms (1) V<sub>1004</sub> (2) V<sub>141</sub> (2) V<sub>1404</sub> Notes: All inputs must be set below $V_{\text{DDDR}}$ in the data retention mode. # 12. PACKAGE DRAWINGS 2.05:8: 80-pin plastic QFP (14 x 20) (Unit: mm) □ 0.15 2.35±0.2 1.2\*0.2 #### 13. RECOMMENDED SOLDERING CONDITIONS When mounting the uPD7228A by soldering, soldering should be performed under the following recommended conditions. For other soldering methods, please consult with NEC sales personnel. Table 13-1 Recommended Soldering Condition | Product name | Package | Recommended conditions reference code | |--------------|--------------------|---------------------------------------------| | uPD7228AG-12 | 80-pin plastic QFP | IR30-107<br>VP15-107<br>Pin partial healing | Table 13-2 Soldering Conditions | Recommended<br>conditions<br>reference code | Soldering method | Soldering conditions | |---------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1R30-107-1 | Infrared reflow | Package peak temperature: 230°C,<br>Time: 30 seconds max. (210°C min.),<br>Number of soldering operations: 1,<br>Maximum number of days: 7 days*<br>(beyond this period, 10 hours of<br>pre-baking is required at 125°C) | | VP15~107~1 VPS | | Package peak temperature: 215°C<br>Time: 40 seconds max. (200°C min.),<br>Number of soldering operations: 1,<br>Maximum number of days: 7 days*<br>(beyond this period, 10 hours of<br>pre-backing is required at 125°C) | | Pin partial heating | Pin partial heating | Pin temperature: 300°C max.,<br>Time: 10 seconds max. | <sup>\*:</sup> Number of days after unpacking the dry pack. Storage conditions are 25°C and 65%RH max. Note: Do not use different soldering methods together (however, pin partial heating can be performed with other soldering methods). Remarks: For details on recommended soldering conditions, refer to the information document "Semiconductor Device Mounting Manual" (IEI-616). (MEMO) No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. The devices listed in this document are not suitable for use in the field where very high reliability is required including, but not limited to, aerospace equipment, submarine cables, nuclear reactor control systems and life support systems. If customers intend to use NEC devices for above applications or those intend to use "Standard" quality grade NEC devices for the application not intended by NEC, please contact our sales people in advance. Application examples recommended by NEC Corporation Standard: Computer, Office equipment, Communication equipment, Test and Measurement equipment, Machine tools, Industrial robots, Audio and Visual equipment, Other consumer products, etc. Special: Automotive and Transportation equipment, Traffic control systems, Antidisaster systems, Anticrime systems, etc.