ADVANCE PRODUCT INFORMATION August 1987 # μPD77C25/ μPD77P25 **Digital Signal Processor** **Data Sheet** FABIO MONTORO The information contained in this document is being issued in advance of the production cycle for the device. The parameters for the device may change before final production or NEC Electronics Inc., at its own discretion, may withdraw the device prior to production. The information in this document is subject to change without notice. NEC Electronics Inc. assumes no responsibility for any errors or omissions that may appear in this document. Devices sold by NEC Electronics Inc. are covered by the warranty and patent indemnification provisions appearing in NEC Electronics Inc. Terms and Conditions of Sale only. NEC Electronics Inc. makes no warranty, express, statutory, implied, or by description, regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. NEC Electronics Inc. makes no warranty of merchantability or fitness for any purpose. NEC Electronics Inc. makes no commitment to update or to keep current the information contained in this document. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics Inc. ### Description The uPD77C25/uPD77P25 signal processing interface (SPI) chips are significant upgrades to the uPD7720 - the original member of NEC's family of digital signal processors. Designated the "SPI PLUS" (SPI+), these chips execute instructions twice as fast as the 7720/77C20. Additional instructions allow the SPI+ to execute common digital filter routines more efficiently and hence at more than twice the speed of a 7720 implementation. In addition to doubled execution speed, the SPI+ has four times the instruction ROM space and twice the data ROM and RAM space of the 7720. Real savings are now possible especially where one 77C25 can do the work of - and replace two or more 7720s. The external clock frequency (8.3 MHz maximum) remains the same as for 7720/77C20 while the internal instruction execution speed is doubled. For most applications, the 77C25/77P25 is plug-in compatible with the 7720/77C20/77P20. The feature that distinguishes digital signal processing (DSP) chips from general-purpose microcomputers is the on-chip multiplier - necessary for high speed signal processing algorithms. The SPI+ multiplier is very sophisticated - especially for a low-cost DSP chip - since both multiplier inputs can be loaded simultaneously from two separate memory areas. These loading operations are only two of nine operations (see 'Features') that can occur during one 122 ns instruction cycle. (On competitive DSP chips such operations require separate instructions). For a typical DSP filter application involving many successive multiplications, the SPI+ provides a new multiplication product for addition to a sum of products every 122 nanoseconds. Additionally, during the same instruction, memory data pointers are manipulated, and even a return from subroutine may be executed. The uPD77C25 is the mask ROM version, and uPD77P25 is the UVEPROM version. Both versions are CMOS and functionally identical. See table 1 for detailed comparison of features between 77C25 and 77C20A. ### **Features** - Low-power CMOS: approximately 24 mA typical current use (77C25). Fast instruction execution: 122 ns with 8.192 MHz clock. All instructions execute in one instruction cycle Drop-in compatible with uPD7720A/77C20A/77P20 - [] 16-bit data word - [] Multi-operation instructions for fast program execution: - -- Load one multiplier input - -- Load the other multiplier input - -- Mulitply (automatic) - Load product to output registers (automatic) - -- Add product to accumulator - -- Move RAM column data pointer - -- Move RAM row pointer - -- Move data ROM pointer - -- Return from subrountine - \* Any part, any combination, or all 9 of the above operations may constitute one instruction which executes in 122 ns | - | eatures cont • | |---|------------------------------------------------------------------------------------------------------------------------------------------------| | D | Modified Harvard architecture with three separate memory areas Program ROM (2048 x 24 bits) Data ROM (1024 x 16 bits) Data RAM (256 x 16 bits) | | | 16- x 16-bit fixed point multiplier; 31-bit product with every instruction Dual 16-bit accumulators | | | External maskable interrupt | | | Four-level stack for subroutines and/or interrupt | | | Multiple I/O capabilities | | _ | Serial: 8- or 16-bit (244 ns/bit) | | | Parallel: 8- or 16-bit | | | DMA | | U | Compatible with most uP's, including: uPD8080 | | | uPD8085 | | | uPD8086 | | | uPD780 (Z80) | | | uPD78xxx family | | 0 | Single +5 volt power supply | | A | pplications | | | Portable telecommunications equipment | | | Digital filtering | | | High-speed data modems | | | Fast Fourier transforms (FFT) Speech synthesis and analysis | | | Dual-tone multifrequency (DTMF) transmitters/receivers | | ñ | Equalizers | | | Adaptive control | | | Numerical processing | | | | # **Performance Benchmarks** To be announced. Table 1. Comparison with uPD77C20A/77P20 | | 77C25/77P25 | 77C20A/77P20 | |-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Technology Instruction cycle Instruction ROM Data ROM Data RAM Fixed point multiplier ALU Accumulator Host CPU Interface Serial Interface | CMOS/CMOS 122 ns 2048 x 24b 1024 x 16b 256 x 16b 16b x 16b -> 31b 16b fixed point 2 x 16b 8-bit bus input/output 1channel each 4 MHz | CMOS/NMOS 244 ns 512 x 23b 510 x 13b 128 x 16b 16b x 16b -> 31b 16b fixed point 2 x 16b 8-bit bus input/output 1 channel each 2 MHz | | Temporary Register | Two | One | | Additional instructions | JDPLN0 JDPLNF Modification of RAM column data pointer M8 - MF | •<br>• | | DMA Mode | Fully implemented | Partially implemented | | Package Power Supply | 28 Pin DIP<br>44 Pin PLCC<br>5 V | 28 Pin DIP<br>44 Pin PLCC<br>5 V | | | 40 mA (Max)* | 40 mA (Max) | | Power Consumption | @ 8.192 MHz | @ 8.192 MHz | | Power Saving Mode (when idle) | Yes * Not final | No | | | | | Since the 77C25 executes an instruction in one external clock cycle (versus two cycles of the same 8.192 MHz clock for 77C20A), the 77C25 may be substituted for a 77C20A (or 7720A or 77P20) in a circuit without modification of that circuit. Hardware/software which implements data transfers - both serial and parallel - between the SPI+ and other devices in an existing 7720 design should use the handshake protocol described more fully in the 77C25 User's Manual. # **Ordering Information** # Pin Configurations - 28-Pin Dip, Plastic or Ceramic ### 44-Pin PLCC # Pin Identification | Symbol | Function | | | | | |-------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A <sub>0</sub> | Status/data register select input | | | | | | CLK | Single-phase master clock input | | | | | | <del>c</del> s | Chip select input | | | | | | D <sub>0</sub> - D <sub>7</sub> | Three-state VO data bus | | | | | | DACK | DMA request admowledge input | | | | | | DRQ | DMA request output | | | | | | INT | Interrupt Input | | | | | | P <sub>0</sub> .P <sub>1</sub> | General purpose output control lines | | | | | | RD | Read control signal input | | | | | | RST | Reset input | | | | | | SCK | Serial data I/O clock input | | | | | | SI | Serial data input | | | | | | SIEN | Serial input enable input | | | | | | so | Three-state serial data output | | | | | | SOEN | Serial output enable input | | | | | | SORQ | Serial data output request | | | | | | WR | Write control signal input | | | | | | GND | Ground | | | | | | v <sub>cc</sub> | +5 V power supply | | | | | | NC/V <sub>PP</sub> /V <sub>CC</sub> | No connection on 77C25. Programming power input (+12.5 V) for 77P25; connected to +5 V for normal operation of 77P25 | | | | | ### uPD77C25/77P25 DIGITAL SIGNAL PROCESSOR ### Pin Functions # A<sub>0</sub> [Status Data Register Select] This input selects data register for read/write (low) or status register for read (high). ### CLK This is the single-phase master clock input. # CS [Chip Select] This input enables data transfer through the data port with RD or WR. # Do - D, [Data Bus] This three-state I/O data bus transfers data between the data register or status register and the external data bus. # **DACK** [DMA Request Acknowledge] This input indicates to the SPI+ that the data bus is ready for a DMA transfer ( $\overline{DACK}$ = CS AND $A_0$ = 0). # **DRQ [DMA Request]** This output signals that the SPI+ is requesting a data transfer on the data bus. ### **INT** [Interrupt] A low-to-high transition on this pin executes a call instruction to location 100H, if interrupts were previously enabled. # Po,P These pins are general-purpose output control lines. ### **RD [Read Control Signal]** This input latches data from the data or status register to the data port where it is read by an external device. ### **RST** [Reset] This input initializes the SPI+ internal logic and sets the PC to 0. ### SCK [Serial data I/O Clock] When this input is high, a serial data bit is transferred. ### SI [Serial Data Input] This pin inputs 8- or 16-bit serial data words from an external device such as an A/D converter. # SIEN [Serial Input Enable] This input enables the shift clock to the serial input register. ## uPD77C25/77P25 DIGITAL SIGNAL PROCESSOR # SO [Serial Data Output] This three-state port outputs 8- or 16-bit data words to an external device such as a D/A converter. # **SOEN [Serial Output Enable]** This input enables the shift clock to the serial output register. # **SORQ [Serial Data Output Request]** This output specifies to an external device that the serial data register has been loaded and is ready for output. SORQ is reset when the entire 8- or 16-bit word has been transferred. # WR [Write Control Signal] This input writes data from the data port into the data register. # **GND** This is the connection to ground. # V<sub>CC</sub> [Power Supply] This pin is the +5 volt power supply. # NC/V<sub>PP</sub>/V<sub>CC</sub> This pin is not internally connected in the 77C25. In the 77P25, this pin inputs the programming voltage $(V_{pp})$ when the part is being programmed. This pin must be connected to V<sub>CC</sub> for proper 77P25 operation. ### **Block Diagram** ### **Functional Description** The primary bus (unshaded in the block diagram) makes a data path between all of the registers (including I/O), memory, and the processing sections. This bus is referred to as the IDB (internal data bus). The multiplier input registers K and L can be loaded not only from the IDB but alternatively via buses (darkened in the block diagram) directly from RAM to the K register and directly from data ROM to the L register. Output from the multiplier in the M and N registers is typically added via buses (shaded in the block diagram) to either accumulator A or B as part of a multi-operation instruction. ### Memory Memory is divided into three types: instruction ROM, data ROM, and data RAM. The 2048 x 24-bit words of instruction ROM are addressed by the 11-bit program counter that can be modified by an external reset, interrupt, call, jump, or return instruction. The data ROM is organized in 1024 x 16-bit words that are addressed through a 10-bit ROM pointer (RP register). The RP may be modified simultaneously with arithmetic instructions so that the next value is available for the next instruction. The data ROM is ideal for storing the necessary coefficients, conversion tables, and other constants for signal and math processing applications. The data RAM is 256 x 16-bit words and is addressed through an 8-bit data pointer (DP register). The DP has extensive addressing features that operate simultaneously with arithmetic instruct- ions, eliminating additional time for addressing or address modification. ### **Arithmetic Capabilities** One of the unique features of the SPI+'s architecture is its arithmetic facilities. With a separate multiplier, ALU, and multiple internal data paths, the SPI+ is capable of carrying out a multiply, an add or other arithmetic operation, and a data move between internal registers in a single instruction cycle. ### ALU The ALU is a 16-bit two's complement unit capable of executing 16 distinct operations on data routed via the P and Q ALU inputs. ### Accumulators [ACCA/ACCB] Associated with the ALU are two 16-bit accumulators, each with its own set of flags, which are updated at the end of each arithmetic instruction (except NOP). Table 2 shows the ACC A/B flag registers. In addition to zero result, sign, carry, and overflow flags, the SPI+ incorporates auxiliary overflow and sign flags (SA1, SB1, OVA1, OVB1). These flags enable the detection of an overflow condition and maintain the correct sign after as many as three successive additions or subtractions. Table 2. ACC A/B Flag Registers | Flag A | SA1 | SAO | CA | ZA | OVA1 | OVA0 | |--------|-----|-----|----|----|------|------| | Flag B | SB1 | SB0 | СВ | ZB | OVB1 | OVB0 | | | | | | | | | ### Sign Register [SGN] When OVA1 is set, the SA1 bit will hold the corrected sign of the overflow. The SGN register will use SA1 to automatically generate saturation constants 7FFFH(+) or 8000H(-) to permit efficient limiting of a calculated value. The SGN register is not affected by arithmetic operations on accumulator B, but flags SB1, SB0, CB, ZB, OVB1, and OVB0 are affected. ### Multiplier Thirty-one-bit results are developed by a 16 x 16-bit two's complement multiplier in 122 ns. The result is automatically latched to two 16-bit registers, M and N, at the end of each instruction cycle. The sign bit and 15 higher bits are in M and the 16 lower bits are in N; the LSB in N is zero. A new product is available for use after every instruction cycle, providing significant advantages in maximizing processing speed for real-time signal processing. ### Stack The SPI+ contains a four-level program stack for efficient program usage and interrupt handling. ### Interrupt The SPI+ supports a single-level interrupt. Upon sensing a high level on the INT terminal, a subroutine call to location 100H is executed. The EI bit of the status register automatically resets to 0, disabling the interrupt facility until it is reenabled under program control. # Input/Output ### General The SPI+ has three communication ports, as shown in figure 1: two serial and one 8-bit parallel, each with its own control lines for interface handshaking. Parallel port operation is software-configurable to be in either polled mode or DMA mode. A general-purpose, two-line output port rounds out a full complement of interface capability. ### Serial I/O The two shift registers (SI,SO) are software-configurable to single- or double-byte transfers. The shift registers are externally clocked (SCK) to provide a simple interface between the SPI+ and serial peripherals such as A/D and D/A converters, codecs, or other SPI's. Figure 2 shows serial I/O timing. Figure 1. SPI Communication Ports Figure 2. Serial I/O Timing # Parallel I/O The 8-bit parallel I/O port may be used for transferring data or reading the SPI+'s status, as shown in table 2. Data transfer is handled through a 16-bit data register (DR) that is software configurable for double- or single-byte data transfers. The port is ideally suited for operating with 8080, 8085, and 8086 processor buses and may be used with other processors and computer systems. Table 3. Parallel R/W Operation | <del>cs</del> | A <sub>o</sub> | WR | RD | Operation | |---------------|----------------|----|------------|-----------------------------------------------------------------------------------------------| | 1 | × | × | <b>X</b> - | No effect on internal operation; D <sub>0</sub> -D <sub>7</sub> are at high impedance levels. | | x | X | 1 | 1 | are at high imposance levels. | | 0 | 0 | 0 | 1 | Data from D <sub>0</sub> -D <sub>7</sub> is latched to DR (Note1) | | 0 | 0 | 1 | 0 | Contents of DR ar output to D <sub>0</sub> -D <sub>7</sub> (Note1) | | 0 | 1 | 0 | 1 | Illegal (SR is read only) | | ) | 1 | 1 | 0 | Eight MSBs of SR are output to D <sub>0</sub> -D <sub>7</sub> | | 0 | х | 0 | 0 | lilegal (may not read and write simultaneoulsy) | ### Note: (1) Eight MSBs or 8 LSBs of data register (DR) are used, depending on DR status bit (DRS). The condition of DACK = 0 is equivalent to $\rm A_0$ = CS = 0. ### **DMA Mode Option** Parallel data transfers may be controlled (optionally) via DMA control lines DRQ and DACK. DMA mode allows high-speed transfers and reduced processor overhead. When in DMA mode, DACK input resets DRQ output when data transfer is completed. DACK also resets the RQM bit of the status register. (Note that the RQM bit is not affected by DACK in 7720). # **Status Register** The status register, shown in figure 3, is a 16-bit register in which the eight most significant bits may be read by the system's microprocessor for the latest parallel data I/O status. The RQM and DRS bits can only be affected by parallel data moves. The other bits can be written to (or read) by the SPI+'s load immediate (LDI) or move (MOV) instructions. The EI bit is automatically reset when an interrupt is serviced. Figure 3. Status Register (SR) Table 4. Status Register Flags | Flag | Description | | | | | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | RQM (Request for Master) | A read or write form DR to IDB sets RQM = 1,<br>An external read (write) resets RQM = 0. | | | | | | USF1 and USF0<br>(User Flags 1<br>and 0) | General-purpose flags which may be read<br>by an external processor for user-defined<br>signaling | | | | | | DRS (DR Status) | For 16-bit DR transfers (DRC = 0), DRS = 1 after first 8 bits have been transferred. DRS = 0 after all 16 bits have been transferred. | | | | | | DMA (DMA Enable) | DMA = 0 (Non-DMA transfer mode) DMA = 1 (DMA transfer mode) | | | | | | DRC (DR control) | DRC = 0 (16-bit mode)<br>DRC = 1 ( 8-bit mode) | | | | | | SOC (SO Control) | SOC = 0 (16-bit mode)<br>SOC = 1 (8-bit mode) | | | | | | SIC (SI Control) | SIC = 0 (16-bit mode)<br>SIC = 1 (8-bit mdoe) | | | | | | Ei (Enable Interrupt) | EI = 0 (interrupts disabled)<br>EI = 1 ( interrupts enabled) | | | | | | P1, P0 (Ports O and 1) | P0 and P1 directly control the state of output pins P <sub>0</sub> and P <sub>1</sub> | | | | | ### Instructions The SPI+ has three types of instructions: Load Immediate, Branch, and the multifunction OP instruction. Each type takes the form of a 24-bit word and executes in 122 ns. ### **Temporary Registers** The SPI+ has two 16-bit temproary registers, TR and TRB. ### **Instruction Timing** To control the execution of instructions, the external 8 MHz clock is divided into phases for internal execution. The various elements of the 24-bit instruction word are executed in a set order. Multiplication automatically begins first. Also, data moves from source to destination before other elements of the instruction. Data being moved on the internal data bus (IDB) is available for use in ALU operations (if P-select of the instruction specifies IDB). However, if the accumulator specified in the ASL field is also specified as the destination of the data move, the ALU operation becomes a NOP, as the data move supersedes the ALU operation. Pointer modifications occur at the end of the instruction cycle after their values have been used for data moves. The result of multiplication is available at the end of the instruction cycle for possible use in the next instruction. If a return is specified as part of an OP instruction, it is executed last. An assembly language OP instruction may consist of what looks like one to six lines of assembly code, but all of these lines are assembled together into one 24-bit instruction word. Therefore, the order of the six lines makes no difference in the order of execution described above. However, for understanding the SPI+'s operation and to eliminate confusion, assembly code should be written in the order described; that is: data move, ALU operations, data pointer modifications, and then return. ### **OP/RT Instruction Field Specification** Figure 4 illustrates the OP/RT instruction field specification. There are two instructions of this type, both of which are capable of executing all ALU functions listed in table 6. The ALU functions operate on the value specified by the P-select field (see table 5). Besides the arithmetic functions, these instructions can also (1) modify the RAM data pointer DP, (2) modify the data ROM pointer RP, and (3) move data along the on-chip data bus from a source register to a destination register (the possible source and destination registers are listed in tables 10 and 11, respectively). The difference in the two instructions of this type is that RT executes a subroutine or interrupt return at the end of the instruction cycle, but the OP does not. Tables 6,7,8, and 9 show the ASL, DPL, DPH, and RPDCR fields, respectively. Figure 4. OP/RT Instruction Field Table 5. P-Select Field | Mnemonic | D <sub>21</sub> | D <sub>20</sub> | ALU Input | |----------|-----------------|-----------------|----------------------------| | RAM | 0 | 0 | RAM | | IDB | 0 | 1 | Internal Data Bus (Note 1) | | M | 1 | 1 | M Register | | N | 1 | 1 | N Register | ### Note: <sup>(1)</sup> Any value on the on-chip data bus. Value may be selected from any of the registers listed in table 6 source register selections. Table 6. ALU Field | Mnemonic | D <sub>19</sub> | D <sub>18</sub> | D <sub>17</sub> | <b>Д</b> 1 в | ALU Function | SA1<br>SB1 | SAO<br>SBO | CA<br>CB | ZA<br>AB | OVA1<br>OVB1 | OVA0 | |----------|-----------------|-----------------|-----------------|--------------|-----------------------------------|------------|------------|----------|----------|--------------|------| | NOP | 0 | 0 | 0 | 0 | No operation | - | - | | | - | - | | OR | 0 | 0 | 0 | 1 | OR | X | Δ | 0 | Δ | 0 | 0 | | AND | 0 | 0 | 1 | 0 | AND | X | Δ | 0 | Δ | 0 | 0 | | XOR | 0 | 0 | 1 | 1 | Exclusive OR | X | Δ | 0 | Δ | 0 | 0 | | SUB | 0 | 1 | 0 | 0 | Subtract | Δ | Δ | Δ | Δ | Δ | Δ | | ADD | 0 | 1 | 0 | 1 | ADD | Δ | Δ | Δ | Δ | Δ | Δ_ | | SBB | 0 | 1 | 1 | 0 | Subtract with borrow | Δ | Δ | Δ | Δ | Δ | Δ | | ADC | 0 | 1 | 1 | 1 | Add with carry | Δ | Δ | Δ | Δ | Δ | Δ | | DEC | 1 | 0 | 0 | 0 | Decrement ACC | Δ | Δ | Δ | Δ | Δ | Δ | | INC | 1 | 0 | 0 | 1 | Increment ACC | Δ | Δ | Δ | Δ | Δ | Δ | | CMP | 1 | 0 | 1 | 0 | Complement ACC (one's complement) | X | Δ | 0 | Δ | 0 | 0 | | SHR1 | 1 | 0 | 1 | 1 | 1-Bit right shift | X | Δ | Δ | Δ | 0 | 0 | | SHL1 | 1 | 1 | 0 | 0 | 1-Bit left shift | X | Δ | Δ | Δ | 0 | 0 | | SHL2 | 1 | 1 | 0 | 1 | 2-Bit left shift | X | Δ | 0 | Δ | 0 . | 0 | | SHL4 | 1 | 1 | 1 | 0 | 4-Bit left shift | X | Δ | 0 | Δ | 0 | 0 | | XCHG | 1 | 1 | 1 | 1 | 8-Bit exchange | Х | Δ | <u> </u> | Δ | 0 | 0 | Table 7. ASL Field | Mnemonic | D <sub>15</sub> | ACC Selection | | |----------|-----------------|---------------|---| | ACCA | 0 | ACCA | — | | ACCB | 1 | ACCB | | Table 8. DPL Field | Mnemonic | D <sub>14</sub> | D <sub>13</sub> | Low DP Modify (DP <sub>3</sub> -DP <sub>0</sub> ) | |----------|-----------------|-----------------|---------------------------------------------------| | DPNOP | 0 | 0 | No operation | | DPINC | 0 | 1 | Increment DPL | | DPDEC | 1 | 0 | Decrement DPL | | DPCLR | 1 | 1 | Clear DPL | Table 9. DPH Field | Mnemonic | D <sub>12</sub> | D,1 | D <sub>10</sub> | D <sub>9</sub> | High DP Modify | |----------|-----------------|-----|-----------------|----------------|------------------------------------------------------------------------------------------| | МО | 0 | 0 | 0 | 0 | Exclusive OR of DPH (DP7 - DP4) | | M1 | 0 | 0 | 0 | 1 | with the mask defined by the three bits (D <sub>12</sub> - D <sub>9</sub> ) of the field | | M2 | 0 | 0 | 1 | 0 | _ | | МЗ | 0 | 0 | 1 | 1 | <del></del> | | M4 | 0 | 1 | 0 | 0 | <del>-</del> | | M5 | 0 | 1 | 0 | 1 | | | M6 | 0 | 1 | 1 | 0 | <del></del> | | M7 | 0 | 1 | 1 | 1 | <del></del> | | M8 | 1 | 0 | 0 | 0 | <del></del> | | M9 | 1 | 0 | 0 | 1 | <del></del> | | MA | 1 | 0 | 1 | 0 | _ | | MB | . 1 | 0 | 1 | 1 | _ | | MC | 1 | 1 | 0 | 0 | <del></del> | | MD | 1 | 1 | 0 | 1 | <del></del> | | ME | 1 | 1 | 1 | 0 | <del></del> | | MF | 1 | 1 | 1 | 1 | <del>-</del> | # uPD77C25/77P25 **DIGITAL SIGNAL PROCESSOR** Table 10. RPDCR Field | Mnemonics | D8 | RP Operation | |-----------|----|--------------| | RPNOP | 0 | No operation | | RPDEC | 1 | Decrement RP | Table 11. SRC Field | Mnemonic | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | Source Register | |----------|----------------|----------------|----------------|----------------|---------------------------| | NON/TRB | 0 | 0 | 0 | 0 | TRB (Note 1) | | A | 0 | 0 | 0 | 1 | ACCA (Accumulator A) | | В | 0 | 0 | 1 | 1 | ACCB (Accumulator B) | | TR | 0 | 0 | 1 | 1 | TR temporary register | | DP | 0 | 1 | 0 | 0 | DP data pointer | | RP | 0 | 1 | 0 | 1 | RP ROM pointer | | RO | 0 | 1 | 1 | 0 | RO ROM output data | | SGN | 0 | 1 | 1 | 1 | SGN sign register | | DR | 1 | 0 | 0 | 1 | DR data register | | DRNF | 1 | 0 | 0 | 1 | DR no flag (Note 2) | | SR | 1 | 0 | 1 | 1 | SI serial in MSB (Note 2) | | SIM | 1 | 0 | 1 | 1 | SI serial in MSB (Note 3) | | SIL | 1 | 1 | 0 | 0 | SI serial in LSB (Note 4) | | K | 1 | 1 | 0 | 1 | K register | | L | 1 | 1 | 1 | 0 | L register | | MEM | 1 | 1 | 1 | 1 | RAM | # Notes: - (1) The contents of the TRB register are also output if NON is specified. - (2) FR to IDB, RQM not set. In DMA not set. (3) First bit in goes to MSB, last bit to LSB. (4) First bit goes to LSB, last bit to MSB (bit reversed). # Jump/Call/Branch Figure 5 shows the JP instruction field specification. Three types of program counter modifications are accommodated by the SPI+ and are listed in table 12. All the instructions, if unconditional or if the specified condition is true, take their next program execution address from the next address field (NA); otherwise, PC = PC + 1. Figure 5. JP Instruction Field Specification Table 12. BRCH Field | D <sub>20</sub> | D <sub>19</sub> | D <sub>18</sub> | Branch Instruction | |-----------------|-----------------|-----------------|--------------------| | 1 | 0 | 0 | Unconditional jump | | 1 | 0 | 1 | Subroutine Call | | 0 | 1 | 0 | Conditional jump | # Load Data [LDI] Figure 6 shows the LD instruction field specification. The load data instruction will take the 16-bit value contained in the immediate data field (ID) and place it in the register specified by the destination field (DST) (see table 11). Figure 6. LD Instruction Field Specification # uPD77C25/77P25 **DIGITAL SIGNAL PROCESSOR** Table 13. DST Field | Mnemonic | D <sub>3</sub> | D <sub>2</sub> | D, | Do | Destination Register | |----------|----------------|----------------|----|----|-------------------------------| | @NON | 0 | 0 | 0 | 0 | No register | | @A | 0 | 0 | 0 | 1 | ACCA (Accumulator A) | | @B | 0 | 0 | 1 | 0 | ACCB (Accumulator B) | | @TR | 0 | 0 | 1 | 1 | TR temporary register | | @DP | 0 | 1 | 0 | 0 | DP data pointer | | @RP | 0 | 1 | 0 | 1 | RP ROM pointer | | @DR | 0 | 1 | 1 | 0 | DR data register | | @SR | 0 | 1 | 1 | 1 | SR status register | | @SOL | 1 | 0 | 0 | 0 | SO serial out LSB (Note 1) | | @SOM | 1 - | 0 | 0 | 1 | SO serial out MSB (Note 2) | | @К | 1 | 0 | 1 | 0 | K (Mult) | | @KLR | 1 | 0 | 1 | 1 | IDB -> K, ROM -> L (Note 3) | | @KLM | 1 | 1 | 0 | 0 | Hi RAM -> K, IDB-> L (Note 4) | | @L | 1 | 1 | 0 | 1 | L Register | | @TRB | 1 | 1 | 1 | 0 | TRB Register | | @MEM | 1 | 1 | 1 | 1 | RAM | # Notes: - (1) LSB is first bit out. - (2) MSB is first bit out. - (3) Internal data bus to K, and ROM to L register (4) Contents of RAM address specified by DP<sub>6</sub> = 1, is placed in K register, IDB is placed in L (that is, 1, DP<sub>8</sub>, DP<sub>4</sub>, DP<sub>3</sub>-DP<sub>0</sub>). Table 14. BRCH/CND Fields | Mnemonic | | | | BRC | i Field | | | | | Condition | |-----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------| | | D <sub>21</sub> | D <sub>20</sub> | D <sub>19</sub> | D <sub>18</sub> | D <sub>17</sub> | D <sub>18</sub> | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | | | IMP | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Unconditional jun | | CALL | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Unconditional cal | | INCA | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CA = 0 | | ICA | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | GA = 1 | | INCB | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | C8 = 0 | | СВ | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | C8 = 1 | | NZA | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | ZA = 0 | | ZA | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | ZA = 1 | | NZB | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | ZB = 0 | | <b>ZB</b> | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | <b>ZB = 1</b> | | NOVAO | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | OVA0 = 0 | | OVA0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | OVA0 = 1 | | NOVB0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | OVB0 = 0 | | OVB0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | OVB0 = 1 | | NOVA1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | OVA1 = 0 | | OVA1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | OVA1 = 1 | | NOVB1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 - | OVB1 = 0 | | OVB1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | OVB1 = 1 | | NSAO | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | SA0 = 0 | | SAO | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | SA0 = 1 | | NSB0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | SB0 = 0 | | SB0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | SB0 = 1 | | NSA1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | SA1 = 0 | | SA1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | SA1 = 1 | | NSB1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | SB1 = 0 | | S81 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | SB1 = 1 | | DPLO | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | DPL = 0 | | DPLN0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | DPL # 0 | | DPLF | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | DPL = F (hex) | | DPLNF | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | DPL ≠ F (hex) | | NSIAK | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | SI ACK = 0 | | SIAK | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | SI ACK = 1 | | NSOAK | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 80 ACK = 0 | | SOAK | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | SO ACK = 1 | | NROM | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | RQM = 0 | | ROM | σ | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | RQM = 1 | # **Absolute Maximum Ratings** $(T_A = 25^{\circ}C \text{ unless otherwise specified})$ | ITEM | SYMBOL | RATING | | UNIT | |--------------------------------|-----------------|------------------------------|-----|------| | Voltage ( V <sub>DD</sub> PIN) | V <sub>DD</sub> | -0.5 to 7.0 | (1) | ٧ | | Voitage, Any input | VI | -0.5 to V <sub>DD</sub> +0.5 | (1) | ٧ | | Voltage, Any Output | vo | -0.5 to V <sub>DD</sub> +0.5 | (1) | ٧ | | Storage Temperature | Tstg | -65 to 150 | | °C | Note: (1) With respect to GND # **Recomended Operating Conditions** | Parameter | Limits | | | | Unit | | |---------------------------------|------------------|-------|-----|----------------------|------|-----------------| | · Mailetti | Symbol | MIN | ТҮР | MAX | Onk | Test Conditions | | Supply Voltage | V <sub>DD</sub> | 4.5 | 5.0 | 5.5 | ٧ | | | Low-Level Input<br>Voltage | V <sub>IL</sub> | - 0.3 | | 0.8 | ٧ | | | High-Level Input<br>Voltage | v <sub>iH</sub> | 2.2 | | V <sub>DD</sub> +0.3 | ٧ | | | Low-Level CLK Input<br>Voltage | V <sub>ILC</sub> | - 0.3 | | 0.5 | V | | | High-Level CLK Input<br>Voltage | V <sub>IHC</sub> | 3.5 | | V <sub>DD</sub> +0.3 | ٧ | | | Operating Temperature | Tstg | - 40 | 25 | 85 | °C | Free Air | # uPD77C25/77P25 DIGITAL SIGNAL PROCESSOR **DC Characterostocs** $T_A = 25 + 85$ °C; $V_{DD} = 4.5$ to 5.5 V | Parameter | Combal | Limits | | | | | |-----------------------------------|------------------|---------------------|-----|------|------|----------------------------------| | radioti | Symbol | MIN | ТҮР | MAX | Unit | Test Conditions | | Low-Level Output<br>Voltage | V <sub>OL</sub> | | | 0.45 | ٧ | | | High-Level Output<br>Voltage | V <sub>ОН</sub> | 0.7 V <sub>DD</sub> | | | ٧ | | | Low-Level Input Leak<br>Current | V <sub>LIL</sub> | | | -10 | μΑ | V <sub>IN</sub> = 0V | | High-Level Input Leak<br>Current | VLIH | | | 10 | μΑ | V <sub>IN</sub> =V <sub>DD</sub> | | Low-Level Ouput Leak<br>Current | VLOL | | | -10 | μА | V <sub>OUT</sub> = 0.47 V | | High-Level Output Leak<br>Current | VLOH | | | 10 | μА | Vout = VDD | | Supply Current * | LDD | | | 40 | mA | f <sub>CLK</sub> = 8.192<br>MHz | Capacitance T<sub>A</sub> = 25°C; V<sub>DD</sub> =0 V | Parameter | Stephol | Limits | | | Unit | Test Conditions | |----------------------|-----------------|--------|-----|-----|------|-------------------| | | Symbol | MIN | ТҮР | MAX | | 166, 66,15,126,15 | | CLK, SCK Capacitance | Сф | | | 20 | pF | | | Input Capacitance | c <sub>IN</sub> | | | 10 | pF | fc = 1 MHz | | Outpuit Capacitance | COUT | | | 20 | pF | | # **Clock Timing Requirements** | _ | Obal | | Limits | | | | |----------------------|------------------|-----|--------|------|------|-----------------| | Parameter | Symbol | MIN | ТҮР | MAX | Unit | Test Conditions | | CLK Cycle Time | tcyc | 120 | 122 | 2000 | ns | | | CLK High Pulse Width | tccL | 40 | | | กร | | | CLK Low Pulse Width | tcch | 40 | | | ns | | | CLK Rise Time | tcR | | | 20 | ns | | | CLK Fall Time | t <sub>CF</sub> | | | 20 | ns | | | SCK Cycle Time | tcys | 240 | 244 | | ns | | | SCK High Pulse Width | t <sub>SSL</sub> | 100 | | | ns | | | SCK Low Pulse Width | t ssa | 100 | | | ns | | | SCK Rise Time | t <sub>SR</sub> | | | 20 | ns | | | SCK Fall Time | t <sub>SF</sub> | | | 20 | ns | | Figure 7. Input/Output Voltage Reference Levels Figure 8. Clock Timing (Clock Input) # **Host Interface Timing Requirements** | | | | Limits | | | Test Conditions | |-----------------------------------|-------------------|---------|--------|-----|------|-----------------| | Parameter | Symbol | MIN | ТҮР | MAX | Unit | | | AO, CS, DACK Setup<br>time for RD | t <sub>SAR</sub> | 0 | | | ns | | | AO, CS, DACK Hold time for RD | t <sub>HAR</sub> | 0 | | | ns | | | RD Pulse Width | t wad | 150 | | | ns | | | AO, CS, DACK Setup<br>time for WR | tsaw | 0 | | | ns | | | AO, CS, DACK Hold time for WR | t <sub>HWA</sub> | 0 | | | ns | | | WR Pulse Width | t <sub>ww</sub> | 150 | | | ns | | | Data Setup Time for<br>WR | t <sub>SDW</sub> | 100 | | | ns | | | Data Hold Time for<br>WR | t <sub>HWD</sub> | 0 | | | ns | | | RD, WR Recovery | t <sub>RV</sub> | 100 | | | ns | | | DACK Hold time for DRQ | t <sub>HRQA</sub> | 9.5tctk | | | ns | | # Switching Characteristics - | Parameter | 0-h-1 | | Limits | | Unit | Test Conditions | |------------------------------|------------------|-----|--------|-----|------|-----------------| | | Symbol | MIN | ТҮР | MAX | | | | RD ↓ + Data Delay Time | t <sub>DRD</sub> | | | 100 | ns | | | RD ↑ + Data Float Time | t <sub>FRD</sub> | 10 | | 85 | ns | | | CLK ↑ + DRQ Delay<br>Time | t DARQ | | | 100 | ns | | | DACK ↓ + DRQ Delay<br>Time | t DARQ | | | 110 | ns | | | CLK ↑ + P0, P1 Delay<br>Time | t DCF | | | 100 | ns | | Figure 9. Host Read Operation Figure 10. Host Write Operation Figure 11. Port Operation Figure 12. DMA Operation-1 8bit Mode Figure 13. DMA Operation=2 16bit Mode Figure 14. Reset and Interrupt Timing # **Interrupt Reset Timing Requirements** | Parameter | Ormbol | | Limite | | Unit | Test Conditions | |-------------------|-------------------|--------|--------|-----|------|-----------------| | | Symbol | MN | TYP | MAX | | | | RST Pulse Width | t <sub>RST</sub> | 4t cyc | | | ns | | | INT Pulse Width | t <sub>INT</sub> | 3t cyc | | | ns | | | INT Recovery Time | t <sub>RINT</sub> | 2t cyc | | | ns | | # **Serial Timing** Please refer to the uPD77C20A/77P20 Data Sheet for a text discussion of serial timing cases. # **Serial Interface Timing Requirements** $T_A = -40 \text{ to } +85^{\circ}\text{C}; \ V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | Parameter | O. mah al | Limits | | | | | |-------------------------------|------------------|--------|-----|-----|------|-----------------| | | Symbol | MIN | TYP | MAX | Unit | Test Conditions | | SIEN, SI Setup Time for SCK | t ssis | 55 | | | ns | | | SIEN, SI Hold Time<br>for SCK | t HSIS | 30 | | | ns | | | SOEN Setup Time for<br>SCK | tsses | 50 | | | ns | | | SOEN Hold Time for<br>SCK | t HSSE | 30 | | | ns | | | SIEN, SOEN Recovery<br>Time | t <sub>SRV</sub> | t cys | | | ns | | # **Switching Characteristics** | | Symbol | Limits | | | • • • • | | |-------------------------|--------------------|--------|-----|-----|---------|-----------------| | Parameter | | MIN | ТҮР | MAX | Unit | Test Conditions | | SCK ↑ + SORQ Delay Time | t DSSQ | 30 | | 150 | ns | | | SOEN ↓+ SO Delay Time | t DSESO | | | 60 | ns | | | SOEN ↑ + SO Float Time | t FSESO | 30 | | 150 | ns | | | SCK ↓ + SO Dealy Time | t <sub>DSLSO</sub> | | | 60 | ns | | | SCK ↓ + SO Hold Time | t HSLSO | 0 | | | ns | | | SCK ↑ + SO Dealy Time | t DSHSO | | | 60 | ns | | | SCK 1 + SO Float Time | t FSSO | 70 | | 300 | ns | | <sup>\*</sup> Will be changed Figure 15. Serial Input Operation Figure 16. Serial Output Operation (Case #1) SOEN asserted in response to SORQ when SCK is low. Figure 17. Serial Output Operation (Case #2) SOEN asserted in response to SORQ when SCK is high. Figure 18. Serial Output Operation (Case #3) SOEN active before SORQ high. Figure 19. Serial Output Operation (Case #4a) SOEN is released in the middle of a transfer during SCK high. Figure 20. Serial Output Operation (Case #4b) SOEN is released in the middle of a transfer during SCK high. # uPD77P25 UV Erasable EPROM Version During normal operation the 77C25 operates from a single +5 volt power supply and can accordingly be used in any 77C25 masked ROM application. During programming, however, pin functions are entirely different, as shown in table 14. Table 15. Pin Functions for Writing/Reading UVEPROM | Pin<br>Name | DIP Pin<br>No. | Pin Name<br>for normal<br>operation | Function | |---------------------------------|----------------|-------------------------------------|----------------------------------------------------------------------| | A <sub>o</sub> | 27 | AO | | | A <sub>1</sub> | 24 | WR | | | A <sub>2</sub> | 23 | SORQ | | | A <sub>3</sub> | 22 | so | | | A <sub>4</sub> | 21 | SI | Input address (viewed from | | A <sub>5</sub> | 20 | SOEN | external device) for writing/ | | A6 | 19 | SIEN | reading UVEPROM (instruction | | A <sub>7</sub> | 18 | SCK | ROM and data ROM). | | A | 17 | INT | | | A <sub>9</sub> | 15 | CLK | | | A <sub>10</sub> | 5 | Р, | | | A <sub>11</sub> | 4 | P <sub>o</sub> | | | A <sub>12</sub> | 3 | DRQ | | | A <sub>13</sub> | 2 | DACK | | | D <sub>0</sub> - D <sub>7</sub> | 6 - 13 | D <sub>0</sub> - D <sub>7</sub> | inputs/outputs data for | | • | | • . | UVEPROM (Instruction ROM and data ROM) | | CE | 26 | <del>c</del> s | UVEPROM write strobe signal (active low) | | OE | 25 | RD | UVEPROM read strobe signal active low) | | V <sub>PP</sub> | 1 | V <sub>PP</sub> | Power pin for writing UVEPROM. | | | | | Apply +12.5V for writing and +5V for reading. | | v <sub>DD</sub> | 28 | V <sub>DD</sub> | Power pin. Apply +6V for | | | | | writing and +5V for reading. | | GND | 14 | GND | Ground pin | | • | 16 | RST | Sets UVEPROM write or read mode. Mode is set when +12.0V is applied. | ### **Development Tools** For software development and assembly into object code, a relocatable assembler (RA77C25) is available. This software is (or will be) available to run on MS/DOS, CCP/M, VAX/VMX, and VAX/UNIX systems. For debugging, a hardware emulator (Evakit-77C25) provides in-circuit real-time emulation of the SPI+++. Some of the features of the Evakit-77C25 include: break/step emulation, symbolic debugging, and on-line assembly/disassembly of code. The Evakit-77C25 connects via a probe to your target system for test and demonstration of your final system design. The Evakit also connects to your host development system via an RS232 port. Using Kermit or NEC's EVA communications program, code can be down-loaded or up-loaded between development system and Evakit. By connecting to a PROM programmer, the Evakit is also used to prepare uPD77P25 UVEPROMs which are intended for prototyping and small volume applications. Code submittal for the mask ROM uPD77C25 is accomplished by preparing a 27C256A PROM using the same programming device as for the uPD77P25. ### **System Configuration** Figures 21, 22, 23, and 24 show typical system applications for the 77C25/77P25. Figure 21. Spectrum Analysis System Figure 22. Analog-to-Analog Digital Processing System Using A single SPI+ Figure 23. Signal Processing System Using Cascaded SPI+s and Serial Communication Analog In SCK SORQ SIEN SO SIEN SORO SOEN Input Control 49-000937A Figure 24 Signal Processing system Using SPI+s as a Complex Computer Peripheral 28-pin Ceramic DIP # 28-pin Plastic DIP # 44-pin PLCC (Plastic Leaded Chip Carrier) Note: 28-Pin Ceramic DIP with window to be added. ### REGIONAL SALES AND ENGINEERING SUPPORT OFFICES ### **NORTHEAST** Twenty Burlington Mall Road, Suite 449 Burlington, MA 01803 TEL 617-272-1774 TWX 710-348-6515 ### SOUTHEAST 600 Corporate Drive, Suite 412 Fort Lauderdale, FL 33334 TEL 305-776-0682 ### **MIDWEST** 1500 West Shure Drive, Suite 250 Arlington Heights, IL 60005 TEL 312-577-9090 TWX 910-687-1492 ### SOUTHCENTRAL 16475 Dallas Parkway, Suite 380 Dallas, TX 75248 TEL 214-931-0641 TWX 910-860-5284 ### SOUTHWEST 200 East Sandpointe, Bldg. 8, Suite 460 Santa Ana, CA 92705 TEL 714-546-0501 TWX 759845 ### **NORTHWEST** 10080 North Wolfe Road, SW3 Suite 360 Cupertino, CA 95014 TEL 408-446-0650 TLX 5955497 ### DISTRICT OFFICES 200 Broadhollow Road, Suite 302 Route 110 Melville, NY 11747 TEL 516-423-2500 TWX 510-224-6090 6 Neshaminy Interplex, Suite 205 Trevose, PA 19047 TEL 215-638-8989 2 Jefferson Street, Suite 103 Poughkeepsie, NY 12601 TEL 914-452-4747 TWX 510-248-0066 200 Perinton Hills Office Park Fairport, NY 14450 TEL 716-425-4590 TWX 510-100-8949 5720 Peachtree Parkway, Suite 120 Norcross, GA 30092 TEL 404-447-4409 TWX 910-997-0450 2315 Market Place Huntsville, AL 35801 TEL 205-539-6398 340 East Big Beaver Road, Suite 210 Troy, MI 48083 TEL 313-680-0506 TWX 810-224-4625 6480 Busch Boulevard, Suite 121 Columbus, OH 43229 TEL 614-436-1778 EASYLINK 62890410 ### **DISTRICT OFFICES (cont)** 8030 Cedar Avenue South, Suite 229 Bloomington, MN 55420 TEL 612-854-4443 TWX 910-997-0726 1604 Santa Rosa Road, Suite 245 Richmond, VA 23288 TEL 804-282-8303 TWX 510-601-7005 Echelon Building 2 9430 Research Boulevard, Suite 330 Austin, TX 78759 TEL 512-346-9280 5445 DTC Parkway, Suite 218 Englewood, CO 80111 TEL 303-694-0041 2 Lincoln Center 10220 S. W. Greenburg Road, Suite 125 Portland, OR 97223 TEL 503-245-1600 NATICK TECHNOLOGY CENTER 1 Natick Executive Park Natick, MA 01760 TEL 617-655-8833 TWX 710-386-2110 401 Ellis Street P.O. Box 7241 Mountain View, CA 94039 TEL 415-960-6000 TWX 910-379-6985 For Literature Call Toll Free: 1-800-632-3531 1-800-632-3532 (In California) No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics Inc. The information in this document is subject to change without notice. Devices sold by NEC Electronics Inc. are covered by the warranty and patent indemnification provisions appearing in NEC Electronics Inc. Terms and Conditions of Sale only. NEC Electronics Inc. makes no warranty, express, statutory, implied, or by description, regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. NEC Electronics Inc. makes no warranty of merchantability or fitness for any purpose. NEC Electronics Inc. assumes no responsibility for any errors that may appear in this document. NEC Electronics Inc. makes no commitment to update or to keep current the information contained in this document.