# Military-Standard Products # UT67164 Radiation-Hardened 8K x 8 SRAM -- SEU Hard **Data Sheet** February 1992 #### **FEATURES** - ☐ 55ns maximum address access time, single-event upset less than 1.0E-10 errors/bit-day (-55°C to +125°C) - ☐ Asynchronous operation for compatibility with industry-standard 8K x 8 SRAM - ☐ TTL-compatible input and output levels - ☐ Three-state bidirectional data bus - ☐ Low operating and standby current - ☐ Full military operating temperature range, -55°C to +125°C, screened to specific test methods listed in Table I MIL-STD-883 Method 5004 for Class S or Class B - ☐ Radiation-hardened process and design; total dose irradiation testing to MIL-STD-883 Method 1019 - Total-dose: 1.0E6 rads (Si) - Dose rate upset: 1.0E9 rads (Si)/sec - Dose rate survival: 1.0E12 rads (Si)/sec - Single-event upset: <1.0E-10 errors/bit-day - ☐ Industry standard (JEDEC) 64K SRAM pinout - ☐ Packaging options: - 28-pin 100-mil center DIP (.600 x 1.2) - 28-pin 50-mil center flatpack (.700 x .75) - ☐ 5-volt operation - ☐ Post-radiation AC/DC performance characteristics guaranteed by MIL-STD-883 Method 1019 testing at 1.0E6 rads(Si) # INTRODUCTION The UT67164 SRAM is a high performance, asynchronous, radiation-hardened, 8K x 8 random access memory conforming to industry-standard fit, form, and function. The UT67164 SRAM features fully static operation requiring no external clocks or timing strobes. UTMC designed and implemented the UT67164 SRAM using an advanced radiation-hardened twin-well CMOS process. Advanced CMOS processing along with a device enable/disable function result in a high performance, power-saving SRAM. The combination of radiation-hardness, fast access time, and low power consumption make UT67164 ideal for high-speed systems designed for operation in radiation environments. #### PIN NAMES | A(12:0) | Address | W | Write | |----------------|-------------------|-------------------|---------------| | DQ(7:0) | Data Input/Output | G | Output Enable | | <del>E</del> 1 | Enable 1 | $V_{\mathrm{DD}}$ | Power | | E2 | Enable 2 | V <sub>SS</sub> | Ground | Figure 1. SRAM Block Diagram Figure 2. SRAM Pinout #### **DEVICE OPERATION** The UT67164 has four control inputs called Enable 1 (EI), Enable 2 (E2), Write Enable ( $\overline{W}$ ), and Output Enable ( $\overline{G}$ ); thirteen address inputs, A(12:0); and eight bidirectional data lines, DQ(7:0). EI and E2 are device enable inputs that control device selection, active, and standby modes. Asserting both $\overline{EI}$ and E2 enables the device, causes IDD to rise to its active value, and decodes the thirteen address inputs to select one of 8,192 words in the memory. $\overline{W}$ controls read and write operations. During a read cycle, $\overline{G}$ must be asserted to enable the outputs. **Table 1. Device Operation Truth Table** | G | $\overline{\mathbf{w}}$ | E1 | E2 | I/O Mode | Mode | |-----|-------------------------|----|----|----------|-------------------| | X 1 | X | X | 0 | 3-state | Stand-by | | X | X | 1 | X | 3-state | Stand-by | | X | 0 | 0 | 1 | Data in | Write | | 1 | 1 | 0 | 1 | 3-state | Read <sup>2</sup> | | 0 | 1 | 0 | 1 | Data out | Read | #### Notes: - 1. "X" is defined as a "don't care" condition. - 2. Device active; outputs disabled. #### **READ CYCLE** A combination of $\overline{W}$ greater than $V_{IH}(min)$ , $\overline{E1}$ less than $V_{IL}(max)$ , and E2 greater than $V_{IH}(min)$ defines a read cycle. Read access time is measured from the latter of device enable, Output Enable, or valid address to valid data output. Read Cycle 1, the Address Access read in figure 3a, is initiated by a change in address inputs while the chip is enabled with $\overline{G}$ asserted and $\overline{W}$ deasserted. Valid data appears on data outputs DQ(7:0) after the specified $t_{AVQV}$ is satisfied. Outputs remain active throughout the entire cycle. As long as device enable and output enable are active, the address inputs may change at a rate equal to the minimum read cycle time $(t_{AVAV})$ . Figure 3b shows Read Cycle 2, the Chip Enable-controlled Access. For this cycle, $\overline{G}$ remains asserted, $\overline{W}$ remains deasserted, and the addresses remain stable for the entire cycle. After the specified $t_{\text{ETQV}}$ is satisfied, the eight-bit word addressed by A(12:0) is accessed and appears at the data outputs DQ(7:0). Figure 3c shows Read Cycle 3, the Output Enable-controlled Access. For this cycle, $\overline{E1}$ and E2 are asserted, $\overline{W}$ is deasserted, and the addresses are stable before $\overline{G}$ is enabled. Read access time is $t_{GLOV}$ unless $t_{AVOV}$ or $t_{ETOV}$ have not been satisfied. #### WRITE CYCLE A combination of $\overline{W}$ less than $V_{IL}(max)$ , $\overline{E1}$ less than $V_{IL}(max)$ , and E2 greater than $V_{IH}(min)$ defines a write cycle. The state of $\overline{G}$ is a "don't care" for a write cycle. The outputs are placed in the high-impedance state when either $\overline{G}$ is greater than $V_{IH}(min)$ , or when W is less than $V_{II}$ (max). Write Cycle 1, the Write Enable-controlled Access shown in figure 4a, is defined by a write terminated by $\overline{W}$ going high, with $\overline{E1}$ and E2 still active. The write pulse width is defined by $t_{WLWH}$ when the write is initiated by $\overline{W}$ , and by $t_{ETWH}$ when the write is initiated by the latter of $\overline{E1}$ or E2. Unless the outputs have been previously placed in the high-impedance state by $\overline{G}$ , the user must wait $t_{WLQZ}$ before applying data to the eight bidirectional pins DQ(7:0) to avoid bus contention. Write Cycle 2, the Chip Enable-controlled Access shown in figure 4b, is defined by a write terminated by the latter of $\overline{E1}$ or E2 going inactive. The write pulse width is defined by $t_{WLEF}$ when the write is initiated by $\overline{W}$ , and by $t_{ETEF}$ when the write is initiated by the latter of $\overline{E1}$ or E2 going active. For the $\overline{W}$ initiated write, unless the outputs have been previously placed in the high-impedance state by $\overline{G}$ , the user must wait $t_{WLQZ}$ before applying data to the eight bidirectional pins DQ(7:0) to avoid bus contention. # RADIATION HARDNESS The UT67164 SRAM incorporates special design and layout features which allow operation in high-level radiation environments. UTMC has developed special low-temperature processing techniques designed to enhance the total-dose radiation hardness of both the gate oxide and the field oxide while maintaining the circuit density and reliability. For transient radiation hardness and latchup immunity, UTMC builds all radiation-hardened products on epitaxial wafers using an advanced twin-tub CMOS process. In addition, UTMC pays special attention to power and ground distribution during the design phase, minimizing dose-rate upset caused by rail collapse. Table 2. Radiation Hardness Design Specifications <sup>1</sup> | Total Dose | 1.0E6 | rads(Si) | |--------------------|---------|-----------------------------| | Dose Rate Upset | 1.0E9 | rads(Si)/s 20ns pulse | | Dose Rate Survival | 1.0E12 | rads(Si)/s 20ns pulse | | Single-Event Upset | 1.0E-10 | errors/bit-day <sup>2</sup> | | Neutron Fluence | 3.0E14 | n/cm <sup>2</sup> | #### Notes: - The SRAM will not latch up during radiation exposure under recommended operating conditions. - 2. 90% Adam's worst case spectrum (-55°C to +125°C). Table 3. SEU versus Temperature # ABSOLUTE MAXIMUM RATINGS <sup>1</sup> (Referenced to VSS) | SYMBOL | PARAMETER | LIMITS | |---------------------------|---------------------------------------------------|------------------------------| | $V_{ m DD}$ | DC supply voltage | -0.5 to 7.0 | | $V_{\mathrm{I/O}}$ | Voltage on any pin | $-0.5$ to $V_{\rm DD} + 0.5$ | | $T_{STG}$ | Storage temperature | -65 to +150°C | | $P_{D}$ | Maximum power dissipation | 1.0 W | | $\mathrm{T}_{\mathrm{J}}$ | Maximum junction temperature | +150°C | | $\Theta_{ m JC}$ | Thermal resistance, junction-to-case <sup>2</sup> | 10°C/W | | $I_{ m LU}$ | Latchup immunity (see figure 6b) | +/- 150 mA | | $I_{\mathbf{I}}$ | DC input current | +/- 10 mA | #### Notes: 2. Test per MIL-STD-883, Method 1012. # RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | LIMITS | UNITS | |------------------|-------------------------|----------------------|-------| | V <sub>DD</sub> | Positive supply voltage | 4.5 to 5.5 | V | | $T_{\mathbf{C}}$ | Case temperature range | -55 to +125 | °C | | $V_{IN}$ | DC input voltage | 0 to V <sub>DD</sub> | V | <sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # T-46-23-12 # DC ELECTRICAL CHARACTERISTICS (Post-Radiation)\* $(V_{DD} = 5.0V + /-10\%; -55^{\circ}C < Tc < +125^{\circ}C)$ | SYMBOL | PARAMETER | CONDITION | MINIMUM | MAXIMUM | UNIT | |----------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------|---------|----------| | $V_{IH}$ | High-level input voltage | | 2.2 | | V | | $V_{IL}$ | Low-level input voltage | | | 0.8 | V | | $V_{OL}$ | Low-level output voltage | $I_{OL} = +/-4.0 \text{ mA}, V_{DD} = 4.5 \text{V}$ | | 0.4 | V | | $V_{OH}$ | High-level output voltage | $I_{OH} = +/-4.0$ mA, $V_{DD} = 4.5$ V | 2.4 | | V | | C <sub>IN</sub> | Input capacitance 1 | $F = 1MHz @ 0V, V_{DD} = 4.5V$ | | 15 | pF | | Co | Bidirectional I/O capacitance <sup>1</sup> | $F = 1MHz @ 0V, V_{DD} = 4.5V$ | | 20 | pF | | $I_{ extbf{IN}}$ | Input leakage current | $V_{IN} = V_{DD}$ and $V_{SS}$ | -10 | 10 | μА | | I <sub>OZ</sub> | Three-state output leakage current TTL outputs | $V_O = V_{DD}$ and $V_{SS}$<br>$V_{DD} = 5.5V$<br>$\overline{G} = 5.5V$ | -10 | 10 | μА | | I <sub>OS</sub> | Short-circuit output current <sup>2,3</sup> | $V_{DD} = 5.5V, V_{O} = V_{DD}$<br>$V_{DD} = 5.5V, V_{O} = 0V$ | -90 | 90 | mA<br>mA | | I <sub>DD</sub> (OP) | Supply current operating @1MHz | CMOS inputs (i.e., $I_{OUT} = 0$ )<br>$V_{DD} = 5.5V$ | | 40 | mA | | I <sub>DD</sub> (SB)<br>pre-rad | Supply current standby | CMOS inputs (i.e., $I_{OUT} = 0$ )<br>$\overline{E1} = V_{DD} - 0.5 V_{DD} = 5.5V$<br>$E2 = V_{SS} + 0.5$ | | 200 | μА | | I <sub>DD</sub> (SB)<br>post-rad | Supply current standby @ f = 0Hz | CMOS inputs (i.e., $I_{OUT} = 0$ )<br>CS1 = negated $V_{DD} = 5.5 V$<br>CS2 = negated | | 3 | mA | #### Notes: - 1. Measured only for initial qualification, and after process or design changes that could affect input/output capacitance. - 2. Supplied as a design limit but not guaranteed or tested. - 3. Not more than one output may be shorted at a time for maximum duration of one second. - \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019 at 1.0E6 rads(Si). ### AC CHARACTERISTICS READ CYCLE (Post-Radiation)\* $(VDD = 5.0V + /-10\%; -55^{\circ}C < Tc < +125^{\circ}C)$ | | | 671 | 67164-85 | | 67164-70 | | 67164-55 | | |--------------------------------|---------------------------------------------------|-----|----------|-----|----------|-----|----------|------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>AVAV</sub> | Read cycle time | 85 | | 70 | | 55 | | ns | | t <sub>AVQV</sub> | Read access time | | 85 | | 70 | | 55 | ns | | t <sub>AXQX</sub> | Output hold time | 5 | | 5 | | 5 | | ns | | t <sub>GLQX</sub> | G-controlled output enable time | 0 | | 0 | | 0 | | ns | | t <sub>GLOV</sub> | G-controlled output enable time (Read Cycle 3) | | 30 | | 15 | | 15 | ns | | t <sub>GHQZ</sub> | G-controlled output three-state time | | 15 | | 15 | | 15 | ns | | t <sub>ETQX</sub> 1 | E-controlled output enable time | 0 | | 0 | | 0 | | ns | | tetqv 1 | E-controlled access time | | 85 | | 70 | | 55 | ns | | t <sub>EFQZ</sub> <sup>2</sup> | E-controlled output three-state time <sup>3</sup> | | 25 | | 20 | | 20 | ns | # Notes: - 1. The ET (enable true) notation refers to the rising edge of E2 or the falling edge of E1, whichever comes last. SEU immunity does not affect the read parameters. - 2. The EF (enable false) notation refers to the falling edge of E2 or the rising edge of EI, whichever comes first. SEU immunity does not affect the read parameters. - 3. Three-state is defined as a 500mV change from steady-state output voltage. - \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019 at 1.0E6 rads(Si). **Assumptions:** - 1. $\overline{E1}$ and $\overline{G} \leq V_{1L}$ (max) - 2. E2 and $\overline{W} \ge V_{IH}$ (min) Figure 3a. SRAM Read Cycle 1: Address Access 1. $G \leq V_{IL}$ (max) and $\overline{W} \geq V_{IH}$ (min) Figure 3b. SRAM Read Cycle 2: Chip Enable Access Figure 3c. SRAM Read Cycle 3: Output Enable Access # AC CHARACTERISTICS WRITE CYCLE (Post-Radiation)\* $(V_{DD} = 5.0V + /-10\%; -55^{\circ}C < Tc < +125^{\circ}C)$ | SYMBOL | PARAMETER | 671 | 67164-85 | | 4-70 | 67164-55 | | TINITE | |-------------------|-------------------------------------------------------------|-----|----------|-----|------|----------|-----|--------| | SIMBUL | | MIN | MAX | MIN | MAX | MIN | мах | UNIT | | t <sub>AVAV</sub> | Write cycle time | 85 | | 70 | | 55 | | ns | | t <sub>ETWH</sub> | Device enable to end of write | 65 | | 60 | | 50 | | ns | | t <sub>AVET</sub> | Address setup time for write (E1 or E2 - controlled) | 0 | | 0 | | 0 | | ns | | t <sub>AVWL</sub> | Address setup time for write (W - controlled) | 0 | | 0 | | 0 | | ns | | t <sub>WLWH</sub> | Write pulse width | 50 | | 35 | | 35 | | ns | | t <sub>WHAX</sub> | Address hold time for write (W - controlled) | 0 | | 0 | | 0 | | ns | | t <sub>EFAX</sub> | Address hold time for device enable (E1 or E2 - controlled) | 0 | | 0 | | 0 | | ns | | t <sub>WLQZ</sub> | W-controlled three-state time | | 15 | | 15 | | 15 | ns | | t <sub>WHQX</sub> | W-controlled output enable time | 0 | | 0 | | 0 | | ns | | t <sub>ETEF</sub> | Device enable pulse width (E1 or E2 - controlled) | 65 | | 60 | | 50 | | ns | | t <sub>DVWH</sub> | Data setup time | 50 | | 35 | | 35 | | ns | | t <sub>WHDX</sub> | Data hold time | 0 | | 0 | | 0 | | ns | | twlef | Device enable controlled write pulse width | 65 | | 60 | | 50 | | ns | | t <sub>DVEF</sub> | Data setup time | 50 | | 35 | | 35 | | ns | | t <sub>EFDX</sub> | Data hold time | 0 | | 0 | | 0 | | ns | <sup>\*</sup> Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019 at 1.0E6 rads(Si). 1) $\overline{G} \le V_{IL}$ (max). If $\overline{G} \ge V_{IH}$ (min) then Q(7:0) will be in three-state for the entire cycle. Figure 4a. SRAM Write Cycle 1: W-Controlled Access Assumptions & Notes: 1) $\overline{G} \leq V_{IL}$ (max). If $\overline{G} \geq V_{IH}$ (min) then Q(7:0) will be in three-state for the entire cycle. 2) Either $\overline{EI/E2}$ scenario above can occur. 3) If EI or E2 is asserted simultaneously with or after the W low transition, the outputs will remain in a high-impedance state. 4) t<sub>WLEF</sub> = t<sub>ETWH</sub> 5) t<sub>EFDX</sub> = t<sub>WHDX</sub> 6) $t_{DVEF} = t_{DVWH}$ Figure 4b. SRAM Write Cycle 2: Enable-Controlled Access T-46-23-12 # DATA RETENTION CHARACTERISTICS (Post-Radiation)\* $(T_C = 25^{\circ}C)$ | SYMBOL | PARAMETER | MINIMUM | MAXI<br>Vdi | UNIT | | |-------------------|---------------------------------------------------|-------------------|-------------|------|----| | | | | 2.0V | 3.0V | | | $V_{DR}$ | $ m V_{DD}$ for data retention | 2.0 | | | V | | I <sub>DDDR</sub> | Data retention current <sup>1</sup> | | 75 | 90 | μА | | t <sub>EFR</sub> | Chip deselect to data retention time <sup>1</sup> | 0 | | | ns | | t <sub>R</sub> | Operation recovery time <sup>1</sup> | t <sub>AVAV</sub> | | | ns | # Note:: $1.\ V_{LC}=0.2V$ $V_{HC} = V_{DD} - 0.2V$ $E1 \ge V_{HC}, E2 > V_{HC}$ Figure 5. Low $V_{DD}$ Data Retention Waveform <sup>\*</sup> Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019 at 1.0E6 rads(Si). #### **Assumptions:** - 1. 30 pF including scope probe and test socket. - 2. Measurement of data output occurs at the low to high or high to low transition mid-point. Figure 6a. AC Test Loads and Input Waveforms 49E D Figure 6b. Latchup Test #### LATCHUP TEST CONFIGURATION Figure 6b shows the latchup test. $V_{DD}$ holds at +5.5V<sub>DC</sub>, and V<sub>SS</sub> holds at ground. The device test is at 125°C. Each type of I/O alternately receives a positive and then negative 150 mA pulse of 500 ms duration. The current is monitored after the pulse for latchup condition. To prevent burnout, the supply current is limited to 400 mA. The SRAM has latchup immunity in excess of +150 mA for 500 ms. Figure 7a. 28-pin Ceramic Flatpack Figure 7b. 28-pin Ceramic DIP Package # **ORDERING INFORMATION** To order the UT67164 SRAM, use the following part number guide: (55) 55ns Access Time