| remative Specification | |---------------------------| | Preliminary Specification | | Approval Specification | # MODEL NO.: V460H1 **SUFFIX: LHA** | Customer: | | | |-------------------------------------------------------|---------|-------------------| | APPROVED BY | ų.<br>Ų | SIGNATURE | | Name / Title<br><b>Note</b> ⊬ | | | | | ₽ | | | | ₽ | | | Please return 1 copy for your signature and comments. | r confi | rmation with your | | Approved By | Checked By | Prepared By | |-----------------|------------|-------------| | Chao-Chun Chung | Josh Chi | Lynn Cheng | ### **CONTENTS** | 1. GENERAL DESCRIPTION | 5 | |-------------------------------------------------------|---------| | 1.1 OVERVIEW | 5 | | 1.2 FEATURES | 5 | | 1.3 APPLICATION | 5 | | 1.4 GENERAL SPECIFICATIONS | 5 | | 1.5 MECHANICAL SPECIFICATIONS | 6 | | | | | 2. ABSOLUTE MAXIMUM RATINGS | 7 | | 2.1 ABSOLUTE RATINGS OF ENVIRONMENT | 7 | | 2.2 PACKAGE STORAGE | 8 | | 2.3 ELECTRICAL ABSOLUTE RATINGS | 8 | | 2.3.1 TFT LCD MODULE | 8 | | 2.3.2 BACKLIGHT BALANCE BOARD UNIT | 8 | | | | | 3. ELECTRICAL CHARACTERISTICS | 9 | | 3.1 TFT LCD MODULE | 9 | | 3.2 BACKLIGHT CONNECTOR PIN CONFIGURATION | 12 | | 3.2.1 LAMP SPECIFICATION (Ta = $25 \pm 2 ^{\circ}$ C) | 12 | | 3.2.2 ELECTRICAL SPECIFICATION (Ta = 25 ± 2 °C) | 12 | | 4. BLOCK DIAGRAM OF INTERFACE | 15 | | 4.1 TFT LCD MODULE | 15 | | 5. INPUT TERMINAL PIN ASSIGNMENT | 16 | | 5.1 TFT LCD Module Input | | | 5.2 BACKLIGHT UNIT | | | 5.3 BALANCE BOARD UNIT | | | 5.4 BLOCK DIAGRAM OF INTERFACE | 21 | | 5.5 LVDS INTERFACE | 尚未定義書籤。 | | 5.6 COLOR DATA INPUT ASSIGNMENT | | | 6. INTERFACE TIMING | 24 | | 6.1 INPUT SIGNAL TIMING SPECIFICATIONS | 25 | | 6.2 POWER ON/OFF SEQUENCE | 28 | | 7. OPTICAL CHARACTERISTICS | 29 | |---------------------------------------|----| | 7.1 TEST CONDITIONS | 29 | | 7.2 OPTICAL SPECIFICATIONS | 30 | | 8. PRECAUTIONS | | | 8.1 ASSEMBLY AND HANDLING PRECAUTIONS | 33 | | 8.2 SAFETY PRECAUTIONS | 33 | | 9. DEFINITION OF LABELS | 34 | | 9.1 CMI MODULE LABEL | 34 | | 10. PACKAGING | 36 | | 10.1 PACKAGING SPECIFICATIONS | | | 10.2 PACKAGING METHOD | 36 | | 11 MECHANICAL CHARACTERISTIC | 20 | ### **REVISION HISTORY** | Version | Date | Page(New) | Section | Description | |----------|---------------|-----------|---------|----------------------------------------------| | Ver. 2.0 | Mar. 02, 2011 | All | All | The Approval Specification was first issued. | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Version 2.0 Date: 02 Mar.2011 ### PRODUCT SPECIFICATION #### 1. GENERAL DESCRIPTION #### 1.1 OVERVIEW V460H1-LHA is a 46" TFT Liquid Crystal Display module with 14-CCFL Backlight unit and 4ch-LVDS interface. This module supports 1920 x 1080 Full HDTV format and can display 1.07G colors (8-bit+ FRC). The balance board module for backlight is built-in. #### 1.2 FEATURES - High brightness (500 nits) - High contrast ratio (6500:1) - Fast response time (Gray to gray average 8 ms) - High color saturation (NTSC 72%) - Full HDTV (1920 x 1080 pixels) resolution, true HDTV format - DE (Data Enable) only mode - LVDS (Low Voltage Differential Signaling) interface - Optimized response time for 120 Hz frame rate - Ultra wide viewing angle : Super MVA technology - RoHs compliance #### 1.3 APPLICATION - Standard Living Room TVs - Public Display Application - Home Theater Application - MFM Application #### 1.4 GENERAL SPECIFICATIONS | Item | Specification | Unit | Note | |------------------------|--------------------------------------------|-------|------| | Active Area | 1018.08(H) x 572.67 (V) (45.99" diagonal) | mm | (1) | | Bezel Opening Area | 1024.4 (H) x 579.2 (V) | mm | (1) | | Driver Element | a-si TFT active matrix | - | - | | Pixel Number | 1920 x R.G.B. x 1080 | pixel | - | | Pixel Pitch(Sub Pixel) | 0.17675 (H) x 0.53025 (V) | mm | - | | Pixel Arrangement | RGB vertical stripe | - | - | | Display Colors | 1.07G | color | - | | Display Operation Mode | Transmissive mode / Normally Black | - | - | | Surface Treatment | Anti-Glare coating (Haze 11%), Hardness 3H | - | (2) | Note (1) Please refer to the attached drawings in chapter 9 for more information about the front and back outlines. Note (2) The spec. of the surface treatment is temporarily for this phase. CMI reserves the rights to change this feature. #### 1.5 MECHANICAL SPECIFICATIONS | | Item | | Тур. | Max. | Unit | Note | |-------------|--------------------|--------|--------|--------|------|------| | | Horizontal (H) | 1082.0 | 1083.0 | 1084.0 | mm | (1) | | Module Size | Vertical (V) 626.0 | | 627.0 | 628.0 | mm | (1) | | | Depth (D) | 49 | 50 | 51 | mm | (2) | | | Depth (D) | 56.3 | 57.3 | 58.3 | mm | (3) | | Weight | | - | 13150 | - | g | - | Note (1) Please refer to the attached drawings for more information of front and back outline dimensions. Note (2) Module Depth is between bezel to T-CON cover. Note (3) Module Depth is between bezel to Inverter cover. ### PRODUCT SPECIFICATION ### 2. ABSOLUTE MAXIMUM RATINGS #### 2.1 ABSOLUTE RATINGS OF ENVIRONMENT | Item | Symbol | Va | Unit | Note | | |-------------------------------|--------|------|------|-------|----------| | Item | Symbol | Min. | Max. | Offic | Note | | Storage Temperature | TST | -20 | 60 | ōС | (1) | | Operating Ambient Temperature | TOP | 0 | 50 | ōС | (1), (2) | | Shock (Non-Operating) | SNOP | - | 50.0 | G | (3), (5) | | Vibration (Non-Operating) | VNOP | - | 1.0 | G | (4), (5) | Note (1) Temperature and relative humidity range is shown in the figure below. - (a) 90 %RH Max. (Ta $\leq$ 40 $^{\circ}$ C). - (b) Wet-bulb temperature should be 39 $^{\circ}$ C Max. (Ta > 40 $^{\circ}$ C). - (c) No condensation. - Note (2) The maximum operating temperature is based on the test condition that the surface temperature of display area is less than or equal to 65 °C with LCD module alone in a temperature controlled chamber. Thermal management should be considered in final product design to prevent the surface temperature of display area from being over 65 °C. The range of operating temperature may degrade in case of improper thermal management in final product design. - Note (3) 11 ms, half sine wave, 1 time for $\pm X$ , $\pm Y$ , $\pm Z$ . - Note (4) 10 ~ 200 Hz, 10 min, 1 time each X, Y, Z. - Note (5) At testing Vibration and Shock, the fixture in holding the module has to be hard and rigid enough so that the module would not be twisted or bent by the fixture. # PRODUCT SPECIFICATION #### 2.2 PACKAGE STORAGE When storing modules as spares for a long time, the following precaution is necessary. - (a) Do not leave the module in high temperature, and high humidity for a long time. It is highly recommended to store the module with temperature from 0 to 35 °C at normal humidity without condensation. - (b) The module shall be stored in dark place. Do not store the TFT-LCD module in direct sunlight or fluorescent light. #### 2.3 ELECTRICAL ABSOLUTE RATINGS #### 2.3.1 TFT LCD MODULE | Itom | Item Symbol | | lue | Unit | Note | |----------------------|-------------|------|------|-------|------| | item | Symbol | Min. | Max. | Offic | Note | | Power Supply Voltage | VCC | -0.3 | 13.5 | V | (1) | | Logic Input Voltage | VIN | -0.3 | 3.6 | V | (1) | #### 2.3.2 BACKLIGHT BALANCE BOARD UNIT | Item | Symbol | Va | lue | Unit | Note | | |-------------------------|------------|-----------|------------|-------|----------------------------|--| | item | Symbol | Min. | Max. | Offic | | | | Lamp Voltage | V | -(// | 3000 | VRMS | Lamp Voltage | | | IP Board Supply Voltage | High / Low | 195 (Low) | High (390) | | IP Board Supply<br>Voltage | | | Control Signal Level | - | -0.3 | 15 | V | Control Signal Level | | Note (1) Permanent damage to the device may occur if maximum values are exceeded. Function operation should be restricted to the conditions described under Normal Operating Conditions. Note (2) No moisture condensation or freezing. Date: 02 Mar.2011 Version 2.0 ### PRODUCT SPECIFICATION ### 3. ELECTRICAL CHARACTERISTICS #### 3.1 TFT LCD MODULE $(Ta = 25 \pm 2 \,{}^{\circ}C)$ | | Parameter Power Supply Voltage | | 0 | | Value | | l loit | Note | |---------------------|--------------------------------|----------------------------------------------|-------------------|------|-------|-------|--------|------| | | | | Symbol | Min. | Тур. | Max. | - Unit | | | Power Su | | | V <sub>CC</sub> | 10.8 | 12 | 13.2 | V | (1) | | Rush Curi | sh Current | | I <sub>RUSH</sub> | _ | _ | 4.47 | Α | (2) | | | | White Pattern | | _ | 6.12 | 7.956 | | | | Power cor | nsumption | Black Pattern | $P_T$ | _ | 4.92 | 6.396 | W | (3) | | | | Horizontal Stripe | | _ | 11.16 | 14.52 | | | | | White Pa | | _ | _ | 0.51 | 0.663 | Α | | | Power Su<br>Current | pply | Black Pattern | _ | _ | 0.41 | 0.533 | Α | (3) | | | | Horizontal Stripe | _ | _ | 0.93 | 1.21 | Α | | | | | oifferential Input High<br>Threshold Voltage | | +100 | | _ | mV | | | | Differentia | ifferential Input Low<br>hreshold Voltage | | | _ | -100 | mV | | | LVDS<br>interface | | nput Voltage | V <sub>CM</sub> | 1.0 | 1.2 | 1.4 | V | (4) | | | Differentia<br>(single-en | Differential input voltage (single-end) | | 200 | _ | 600 | mV | | | | | Terminating Resistor | | _ | 100 | _ | ohm | | | CMIS | Input High<br>Voltage | Threshold | V <sub>IH</sub> | 2.7 | _ | 3.3 | V | | | interface | | Threshold | V <sub>IL</sub> | 0 | _ | 0.7 | V | | Note (1) The module should be always operated within the above ranges. Note (2) Measurement Conditions: # PRODUCT SPECIFICATION ### Vcc rising time is 470us Note (3) The specified power supply current is under the conditions at Vcc = 12 V, Ta = 25 ± 2 °C, f<sub>v</sub> = 120 Hz, whereas a power dissipation check pattern below is displayed. Note (4) The LVDS input characteristics are as follows: Date: 02 Mar.2011 Version 2.0 Global LCD Panel Exchange Center ### PRODUCT SPECIFICATION ### 3.2 BACKLIGHT CONNECTOR PIN CONFIGURATION ### **3.2.1 LAMP SPECIFICATION** (Ta = $25 \pm 2$ $^{\circ}$ C) | Parameter | Symbol | | Value | Unit | Note | | | |----------------------|-----------------|--------|-------|------|-----------|------------------------------|--| | i didilielei | Symbol | Min. | Тур. | Max. | Offic | Note | | | Lamp Input Voltage | V <sub>W</sub> | - | 1050 | - | $V_{RMS}$ | I <sub>L</sub> =7.5mA | | | Lamp Current | Ι <sub>L</sub> | 11.5 | 12 | 12.5 | $mA_RMS$ | | | | Lamp Turn On Voltage | Vs | - | - | 1820 | $V_{RMS}$ | (1) , Ta = 0 <sup>o</sup> C | | | Lamp rum on voltage | V S | - | - | 1650 | $V_{RMS}$ | (1) , Ta = 25 <sup>o</sup> C | | | Operating Frequency | Fo | 30 | - | 80 | KHz | (2) | | | Lamp Life Time | L <sub>BL</sub> | 50,000 | - | - | Hrs | (3) | | ### **3.2.2 ELECTRICAL SPECIFICATION** (Ta = $25 \pm 2$ ${}^{\circ}$ C) | Note | | | |---------------------------|--|--| | | | | | | | | | | | | | No Dimming<br>(IPB input) | | | | Measure TBB<br>HIGH(390V) | | | | | | | | (5) | | | | Normal Operation | | | | Input Connector Open | | | | Normal Operation | | | | All Lamp Open | | | | Normal Operation | | | | One Lamp Open | | | | | | | | Note.8 | | | | | | | | | | | | <u> </u> | | | Note (1) Lamp current is measured by utilizing AC current probe and its value is average by measuring master and slave board .: Note (2) The lamp starting voltage $V_{\text{S}}$ should be applied to the lamp for more than 1 second after startup. Otherwise the lamp may not be turned on. - Note (3) The lamp frequency may produce interference with horizontal synchronous frequency of the display input signals, and it may result in line flow on the display. In order to avoid interference, the lamp frequency should be detached from the horizontal synchronous frequency and its harmonics as far as possible. - Note (4) The life time of a lamp is defined as when the brightness is larger than 50% of its original value and the effective discharge length is longer than 80% of its original length (Effective discharge length is defined as an area that has equal to or more than 70% brightness compared to the brightness at the center point of lamp.) as the time in which it continues to operate under the condition at $Ta = 25 \pm 2^{\circ}C$ and $I_L = 11 \sim 13$ mArms. - Note (5) Lamp current is measured master board by utilizing high frequency current meters as shown below: - Note (6) Input voltage Hv based on spec. +-7% tolerance. - Note (7) Asymmetric ratio must be from 90% to 110% (0.9<Ip/ $I_{rms@T/2X\ensuremath{\rlap/}2}<1.1)$ - Note (8) The minimum dimming under 7% operation should cause shutdown by protection circuit. ### PRODUCT SPECIFICATION #### 4. BLOCK DIAGRAM OF INTERFACE #### 4.1 TFT LCD MODULE Date: 02 Mar.2011 Version 2.0 15 ### 5. INPUT TERMINAL PIN ASSIGNMENT ### 5.1 TFT LCD Module Input | Pin | Name | Description | Note | |-----|---------|-----------------------------------------------------------|------| | 1 | VCC | +12V power supply | | | 2 | VCC | +12V power supply | | | 3 | VCC | +12V power supply | | | 4 | VCC | +12V power supply | | | 5 | VCC | +12V power supply | | | 6 | N.C. | No Connection | (1) | | 7 | GND | Ground | | | 8 | GND | Ground | | | 9 | GND | Ground | | | 10 | CH1[0]- | First pixel Negative LVDS differential data input. Pair 0 | | | 11 | CH1[0]+ | First pixel Positive LVDS differential data input. Pair 0 | | | 12 | CH1[1]- | First pixel Negative LVDS differential data input. Pair 1 | | | 13 | CH1[1]+ | First pixel Positive LVDS differential data input. Pair 1 | | | 14 | CH1[2]- | First pixel Negative LVDS differential data input. Pair 2 | | | 15 | CH1[2]+ | First pixel Positive LVDS differential data input. Pair 2 | | | 16 | GND | Ground | | | 17 | CH1CLK- | First pixel Negative LVDS differential clock input. | | | 18 | CH1CLK+ | First pixel Positive LVDS differential clock input. | | | 19 | GND | Ground | | | 20 | CH1[3]- | First pixel Negative LVDS differential data input. Pair 3 | | | 21 | CH1[3]+ | First pixel Positive LVDS differential data input. Pair 3 | | | 22 | CH1[4]- | First pixel Negative LVDS differential data input. Pair 4 | | | 23 | CH1[4]+ | First pixel Positive LVDS differential data input. Pair 4 | | | 24 | GND | Ground | | | 25 | CH3[0]- | Third pixel Negative LVDS differential data input. Pair 0 | | | 26 | CH3[0]+ | Third pixel Positive LVDS differential data input. Pair 0 | | | 27 | CH3[1]- | Third pixel Negative LVDS differential data input. Pair 1 | | | 28 | CH3[1]+ | Third pixel Positive LVDS differential data input. Pair 1 | | | | | 1 | | |----|----------|------------------------------------------------------------|-----| | 29 | CH3[2]- | Third pixel Negative LVDS differential data input. Pair 2 | | | 30 | CH3[2]+ | Third pixel Positive LVDS differential data input. Pair 2 | | | 31 | GND | Ground | | | 32 | CH3CLK- | Third pixel Negative LVDS differential clock input. | | | 33 | CH3CLK+ | Third pixel Positive LVDS differential clock input. | | | 34 | GND | Ground | | | 35 | CH3[3]- | Third pixel Negative LVDS differential data input. Pair 3 | | | 36 | CH3[3]+ | Third pixel Positive LVDS differential data input. Pair 3 | | | 37 | CH3[4]- | Third pixel Negative LVDS differential data input. Pair 4 | | | 38 | CH3[4]+ | Third pixel Positive LVDS differential data input. Pair 4 | | | 39 | GND | Ground | | | 40 | SCL | I2C Bus | | | 41 | N.C. | No Connection | (1) | | 42 | N.C. | No Connection | (1) | | 43 | WP | Write Protection for EEPROM | | | 44 | SDA | I2C Bus | | | 45 | LVDS_SEL | LVDS Data Format Selection | (2) | | 46 | N.C. | No Connection | (1) | | 47 | N.C. | No Connection | (1) | | 48 | N.C. | No Connection | (1) | | 49 | N.C. | No Connection | (1) | | 50 | N.C. | No Connection | (1) | | 51 | N.C. | No Connection | (1) | | 52 | GND | Ground | | | 53 | CH4[4]+ | Fourth pixel Positive LVDS differential data input. Pair 4 | | | 54 | CH4[4]- | Fourth pixel Negative LVDS differential data input. Pair 4 | | | 55 | CH4[3]+ | Fourth pixel Positive LVDS differential data input. Pair 3 | | | 56 | CH4[3]- | Fourth pixel Negative LVDS differential data input. Pair 3 | | | 57 | GND | Ground | | | 58 | CH4CLK+ | Fourth pixel Positive LVDS differential clock input. | | | 59 | CH4CLK- | Fourth pixel Negative LVDS differential clock input. | | | 60 | GND | Ground | | | | 1 | <u>l</u> | 1 | Version 2.0 17 Date: 02 Mar.2011 # PRODUCT SPECIFICATION | 61 | CH4[2]+ | Fourth pixel Positive LVDS differential data input. Pair 2 | | |----------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 62 | CH4[2]- | Fourth pixel Negative LVDS differential data input. Pair 2 | | | 63 | CH4[1]+ | Fourth pixel Positive LVDS differential data input. Pair 1 | | | 64 | CH4[1]- | Fourth pixel Negative LVDS differential data input. Pair 1 | | | 65 | CH4[0]+ | Fourth pixel Positive LVDS differential data input. Pair 0 | | | 66 | CH4[0]- | Fourth pixel Negative LVDS differential data input. Pair 0 | | | 67 | GND | Ground | | | 68 | CH2[4]+ | Second pixel Positive LVDS differential data input. Pair 4 | | | 69 | CH2[4]- | Second pixel Negative LVDS differential data input. Pair 4 | | | 70 | CH2[3]+ | Second pixel Positive LVDS differential data input. Pair 3 | | | 71 | CH2[3]- | Second pixel Negative LVDS differential data input. Pair 3 | | | 72 | GND | Ground | | | | | | | | 73 | CH2CLK+ | Second pixel Positive LVDS differential clock input. | | | 73<br>74 | CH2CLK+ | Second pixel Positive LVDS differential clock input. Second pixel Negative LVDS differential clock input. | | | | | | | | 74 | CH2CLK- | Second pixel Negative LVDS differential clock input. | | | 74<br>75 | CH2CLK- | Second pixel Negative LVDS differential clock input. Ground | | | 74<br>75<br>76 | CH2CLK-<br>GND<br>CH2[2]+ | Second pixel Negative LVDS differential clock input. Ground Second pixel Positive LVDS differential data input. Pair 2 | | | 74<br>75<br>76<br>77 | CH2CLK-<br>GND<br>CH2[2]+<br>CH2[2]- | Second pixel Negative LVDS differential clock input. Ground Second pixel Positive LVDS differential data input. Pair 2 Second pixel Negative LVDS differential data input. Pair 2 | | | 74<br>75<br>76<br>77<br>78 | CH2CLK- GND CH2[2]+ CH2[2]- CH2[1]+ | Second pixel Negative LVDS differential clock input. Ground Second pixel Positive LVDS differential data input. Pair 2 Second pixel Negative LVDS differential data input. Pair 2 Second pixel Positive LVDS differential data input. Pair 1 | | | 74<br>75<br>76<br>77<br>78<br>79 | CH2CLK- GND CH2[2]+ CH2[2]- CH2[1]+ CH2[1]- | Second pixel Negative LVDS differential clock input. Ground Second pixel Positive LVDS differential data input. Pair 2 Second pixel Negative LVDS differential data input. Pair 2 Second pixel Positive LVDS differential data input. Pair 1 Second pixel Negative LVDS differential data input. Pair 1 | | Note (1) Reserved for internal use. Please leave it open. Note (2) High=connect to +3.3V : VESA Format ; Low= connect to GND or Open : JEIDA Format. # PRODUCT SPECIFICATION Note (3) Interface optional pin has internal scheme as following diagram. Customer should keep the interface voltage level requirement as below. Note (4) LVDS 4-port Data Mapping | Port | Channel of LVDS | Data Stream | |----------|-----------------|---------------------| | 1st Port | First Pixel | 1, 5, 9,1913, 1917 | | 2nd Port | Second Pixel | 2, 6, 10,1914, 1918 | | 3rd Port | Third Pixel | 3, 7, 11,1915, 1919 | | 4th Port | Fourth Pixel | 4, 8, 12,1916, 1920 | Note (5) The screw hole which is distant from the connector is merged with Ground Date: 02 Mar.2011 Global LCD Panel Exchange Center ### PRODUCT SPECIFICATION #### **5.2 BACKLIGHT UNIT** The pin configuration for the housing and the leader wire is shown in the table below. | Pin | Name | Description | Wire Color | |-----|------|--------------|------------| | 1 | HV | High Voltage | White | | 2 | HV | High Voltage | Pink | #### **5.3 BALANCE BOARD UNIT** CN1(Header): 20037WR-H12-24567(Yeon-Ho) | Pin № | Signal name | Feature | | | | | | |-------|-------------|-------------------------------------------------------------|--|--|--|--|--| | 1 | HIGH (FET) | Pulse 390V (Drive, Primary) | | | | | | | 2 | No pin | NC | | | | | | | 3 | LOW (FET) | Blocking (195Vdc, Primary) | | | | | | | 4 | No pin | NC | | | | | | | 5 | No pin | NC | | | | | | | 6 | No Pin | NC | | | | | | | 7 | No Pin | NC | | | | | | | 8 | GND | Ground ( Secondary) | | | | | | | 9 | OVP | One Lamp Open Protection | | | | | | | 10 | CNT_PRT | Open Input Connector Protection<br>(Normal 12V, Active Low) | | | | | | | 11 | 12V | VCC | | | | | | | 12 | LD | All Lamp Open Protection<br>(Normal 12V, Active Low) | | | | | | CP042EP1MFB-LF (CviLux) or 130001WR-02H(Yeon-Ho) CP042EP1MFB-LF (CviLux) Version 2.0 | Pin No. | Symbol | Description | |---------|----------|-------------------| | 1 | CCFL HOT | CCFL high voltage | | 2 | CCFL HOT | CCFL high voltage | 20 #### **5.4 BLOCK DIAGRAM OF INTERFACE** Version 2.0 Date: 02 Mar.2011 ### PRODUCT SPECIFICATION AR0~AR9: First pixel R data AG0~AG9: First pixel G data AB0~AB9: First pixel B data BR0~BR9: Second pixel R data BG0~BG9: Second pixel G data BB0~BB9: Second pixel B data DE: Data enable signal DCLK: Data clock signal The third and fourth pixel are followed the same rules. CR0~CR9: Third pixel R data CG0~CG9: Third pixel G data CB0~CB9: Third pixel B data DR0~DR9: Fourth pixel R data DG0~DG9: Fourth pixel G data DB0~DB9: Fourth pixel B data Note (1) A ~ D channel are first, second, third and fourth pixel respectively. Note (2) The system must have the transmitter to drive the module. Note (3) LVDS cable impedance shall be 50 ohms per signal line or about 100 ohms per twist-pair line when it is used differentially. ### PRODUCT SPECIFICATION #### **5.5 LVDS INTERFACE** VESA Format : SELLVDS = H JEIDA Format : SELLVDS = L or Open AR0~AR9: First Pixel R Data (9; MSB, 0; LSB) AG0~AG9: First Pixel G Data (9; MSB, 0; LSB) AB0~AB9: First Pixel B Data (9; MSB, 0; LSB) DE : Data enable signal DCLK: Data clock signal RSV: Reserved ### PRODUCT SPECIFICATION #### **5.6 COLOR DATA INPUT ASSIGNMENT** The brightness of each primary color (red, green and blue) is based on the 10-bit gray scale data input for the color. The higher the binary input, the brighter the color. The table below provides the assignment of the color versus data input. | | | | Data Signal | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |---------|------------------|----|-------------|----|----|----|----|-----|----|----|----|-----|-----|-----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | Color | | | | | R | ed | | | | | | | | | Gre | en | | | | | | | | | BI | ue | | | | | | | | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | G9 | G8 | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | В9 | B8 | B7 | B6 | В5 | B4 | ВЗ | В2 | B1 | В0 | | | Black | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Red | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Green | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Basic | Blue | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Colors | Cyan | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Magenta | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Yellow | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | White | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Red (0) / Dark | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Red (1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Gray | Red (2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Scale | : | | | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | : | : | : | • | : | : | : | : | : | : | : | : | : | | Of | : | | | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | ÷ | • | ; | : | : | : | : | : | : | : | : | : | | Red | Red (1021) | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ried | Red (1022) | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Red (1023) | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Green (0) / Dark | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Green (1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Gray | Green (2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Scale | : | : | : | : | : | : | : | : | : | : | : | : ( | : | | | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | Of | : | : | : | : | : | : | : | : | : | : | : | | 4 | : / | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | Green | Green (1021) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | G. 66.1 | Green (1022) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ▶ 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Green (1023) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Blue (0) / Dark | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Blue (1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Gray | Blue (2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Scale | : | : | : | : | : | | : | : ) | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | Of | : | : | : | ÷ | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | Blue | Blue (1021) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | 5.00 | Blue (1022) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | | Blue (1023) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note (1) 0: Low Level Voltage, 1: High Level Voltage ### 6. INTERFACE TIMING #### **6.1 INPUT SIGNAL TIMING SPECIFICATIONS** $(Ta = 25 \pm 2 \,{}^{\circ}C)$ The input signal timing specifications are shown as the following table and timing diagram. | | • . | | | _ | _ | - | | | | |-------------------|--------------------------------------|----------------------------|------------------------|-------|------------------------|------|------------|--|--| | Signal | Item | Symbol | Min. | Тур. | Max. | Unit | Note | | | | | Frequency | F <sub>clkin</sub> (=1/TC) | 60 | 74.25 | 80 | MHz | | | | | LVDS | Input cycle to cycle jitter | T <sub>rcl</sub> | _ | _ | 200 | ps | (3) | | | | Receiver<br>Clock | Spread spectrum modulation range | Fclkin_mod | F <sub>clkin</sub> -2% | _ | F <sub>clkin</sub> +2% | MHz | 40 | | | | | Spread spectrum modulation frequency | F <sub>SSM</sub> | _ | | 200 | KHz | (4) | | | | LVDS<br>Receiver | Setup Time | Tlvsu | 600 | | - | ps | (5) | | | | Data | Hold Time | Tlvhd | 600 | _ | _ | ps | (5) | | | | | Frame Rate | F <sub>r5</sub> | _ | 100 | | Hz | | | | | Vertical | Traine riate | F <sub>r6</sub> | _ | 120 | - | Hz | | | | | Active<br>Display | Total | Tv | 1115 | 1125 | 1135 | Th | Tv=Tvd+Tvb | | | | Term | Display | Tvd | 1080 | 1080 | 1080 | Th | | | | | | Blank | Tvb | 35 | 45 | 55 | Th | | | | | Horizontal | Total | Th | 540 | 550 | 575 | Tc | Th=Thd+Thb | | | | Active<br>Display | Display | Thd | 480 | 480 | 480 | Тс | | | | | Term | Blank | Thb | 60 | 70 | 95 | Tc | | | | Note (1) Please make sure the range of pixel clock has follow the below equation: Fclkin(max) $$\geq$$ Fr6 $\times$ Tv $\times$ Th Fr5 $\times$ Tv $\times$ Th $\geq$ Fclkin(min) Note (2) This module is operated in DE only mode and please follow the input signal timing diagram below: DATA ### PRODUCT SPECIFICATION ### INPUT SIGNAL TIMING DIAGRAM Valid display data (480 clocks) Note (3) The input clock cycle-to-cycle jitter is defined as below figures. Trcl = I $T_1 - TI$ # PRODUCT SPECIFICATION Note (4) The SSCG (Spread spectrum clock generator) is defined as below figures. Note (5) The LVDS timing diagram and setup/hold time is defined and showing as the following figures. ### **LVDS RECEIVER INTERFACE TIMING DIAGRAM** #### **6.2 POWER ON/OFF SEQUENCE** Global LCD Panel Exchange Center $(Ta = 25 \pm 2 \,{}^{\circ}C)$ To prevent a latch-up or DC operation of LCD module, the power on/off sequence should be as the diagram below. #### Power ON/OFF Sequence - Note (1) The supply voltage of the external system for the module input should follow the definition of Vcc. - Note (2) Apply the lamp voltage within the LCD operation range. When the backlight turns on before the LCD operation or the LCD turns off before the backlight turns off, the display may momentarily become abnormal screen. - Note (3) In case of VCC is in off level, please keep the level of input signals on the low or high impedance. - Note (4) T4 should be measured after the module has been fully discharged between power off and on period. - Note (5) Interface signal shall not be kept at high impedance when the power is on. ### 7. OPTICAL CHARACTERISTICS Global LCD Panel Exchange Center #### 7.1 TEST CONDITIONS | Item | Symbol | Value | Unit | | | | | |----------------------------------|------------------------|--------------------------|------------------|--|--|--|--| | Ambient Temperature | Ta | 25±2 | °C | | | | | | Ambient Humidity | На | 50±10 | %RH | | | | | | Supply Voltage | VCC | 12 | V | | | | | | Input Signal | According to typical v | alue in "3. ELECTRICAL ( | CHARACTERISTICS" | | | | | | Lamp Current | IL | 12 | mA | | | | | | Oscillating Frequency (Inverter) | FW | 45 | KHz | | | | | | Vertical Frame Rate | Fr | 120 | Hz | | | | | The LCD module should be stabilized at given temperature for 1 hour to avoid abrupt temperature change during measuring in a windless room. ### 7.2 OPTICAL SPECIFICATIONS The relative measurement methods of optical characteristics are shown in 7.2. The following items should be measured under the test conditions described in 7.1 and stable environment shown in 7.1. | Item | | Symbol | Condition | Min. | Тур. | Max. | Unit | Note | |---------------------------|-------------|----------------|-------------------------------------------------|---------|-------|---------------|-------------------|------| | Contrast Ratio | | CR | | 5000 | 6500 | - | - | (2) | | Response Time (VA) | | Gray to gray | | - | 8 | 14 | ms | (3) | | Center Luminance of White | | L <sub>C</sub> | | 400 | 500 | - | cd/m <sup>2</sup> | (4) | | White Variation | | δW | | - | - | 1.3 | (-) | (6) | | Cross Talk | | СТ | | - | - | 4 | % | (5) | | Color<br>Chromaticity | Red | Rx | θx=0°, θy =0° Viewing angle at normal direction | Typ0.03 | 0.638 | Typ.<br>+0.03 | - | _ | | | | Ry | | | 0.325 | | - | | | | Green | Gx | | | 0.292 | | - | | | | | Gy | | | 0.598 | | - | | | | Blue | Bx | | | 0.148 | | - | | | | | Ву | | | 0.045 | | - | | | | White | Wx | | | 0.281 | | - | | | | | Wy | | | 0.288 | | - | | | | Color Gamut | C.G | | - | 72 | - | % | NTSC | | Viewing<br>Angle | Horizontal | θх+ | CR≥20 | 80 | 88 | - | Deg. | (1) | | | | θх- | | 80 | 88 | - | | | | | Vertical | θΥ+ | | 80 | 88 | - | | | | | | θΥ- | | 80 | 88 | - | | | Date: 02 Mar.2011 Global LCD Panel Exchange Center ### PRODUCT SPECIFICATION Note (1) Definition of Viewing Angle ( $\theta x$ , $\theta y$ ): Viewing angles are measured by Conoscope Cono-80 (or Eldim EZ-Contrast 160R) #### Note (2) Definition of Contrast Ratio (CR): The contrast ratio can be calculated by the following expression. L255: Luminance of gray level 255 L 0: Luminance of gray level 0 CR = CR (5), where CR (X) is corresponding to the Contrast Ratio of the point X at the figure in Note (6). Version 2.0 The driving signal means the signal of gray level 0, 31, 63, 95, 127, 159, 191, 223 and 255. Gray to gray average time means the average switching time of gray level 0, 31, 63, 95, 127, 159, 191, 223 and 255 to each other. ### PRODUCT SPECIFICATION Note (4) Definition of Luminance of White (L<sub>C</sub>): Measure the luminance of gray level 255 at center point and 5 points $L_C = L$ (5), where L (X) is corresponding to the luminance of the point X at the figure in Note (6). Note (5) Definition of Cross Talk (CT): $$CT = | Y_B - Y_A | / Y_A \times 100 (\%)$$ Y<sub>A</sub> = Luminance of measured location without gray level 255 pattern (cd/m2) Y<sub>B</sub> = Luminance of measured location with gray level 255 pattern (cd/m2) Note (6) Definition of White Variation ( $\delta W$ ): Measure the luminance of gray level 255 at 5 points $\delta W = Maximum [L (1), L (2), L (3), L (4), L (5)] / Minimum [L (1), L (2), L (3), L (4), L (5)]$ ### PRODUCT SPECIFICATION #### 8. PRECAUTIONS #### 8.1 ASSEMBLY AND HANDLING PRECAUTIONS - Do not apply rough force such as bending or twisting to the module during assembly. - [2] It is recommended to assemble or to install a module into the user's system in clean working areas. The dust and oil may cause electrical short or worsen the polarizer. - Do not apply pressure or impulse to the module to prevent the damage of LCD panel and Backlight. [3] - Always follow the correct power-on sequence when the LCD module is turned on. This can prevent the [4] damage and latch-up of the CMIS LSI chips. - [5] Bezel of Set can not press or touch the panel surface. It will make light leakage or scrape. - Do not plug in or pull out the I/F connector while the module is in operation. [6] - Do not disassemble the module. - Use a soft dry cloth without chemicals for cleaning, because the surface of polarizer is very soft and easily [8] scratched. - Moisture can easily penetrate into LCD module and may cause the damage during operation. [9] - [ 10 ] When storing modules as spares for a long time, the following precaution is necessary. - [ 10.1 ] Do not leave the module in high temperature, and high humidity for a long time. It is highly recommended to store the module with temperature from 0 to 35°C at normal humidity without condensation. - [ 10.2 ] The module shall be stored in dark place. Do not store the TFT-LCD module in direct sunlight or fluorescent light. - [11] When ambient temperature is lower than 10°C, the display quality might be reduced. For example, the response time will become slow, and the starting voltage of CCFL will be higher than that of room temperature. #### **8.2 SAFETY PRECAUTIONS** - The startup voltage of a Backlight is approximately 1000 Volts. It may cause an electrical shock while assembling with the inverter. Do not disassemble the module or insert anything into the Backlight unit. - If the liquid crystal material leaks from the panel, it should be kept away from the eyes or mouth. In case of contact with hands, skin or clothes, it has to be washed away thoroughly with soap. - After the module's end of life, it is not harmful in case of normal operation and storage. #### 9. DEFINITION OF LABELS #### 9.1 CMI MODULE LABEL The barcode nameplate is pasted on each module as illustration, and its definitions are as following explanation. - (a) Model Name: V460H1-LHA - (b) Revision: Rev. XX, for example: A0, A1... B1, B2... or C1, C2...etc. - (c) CMI barcode definition: Serial ID: XX-XX-X-XX-YMD-L-NNNN | Code | Meaning | Description | |------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XX | CMI internal use | - | | XX | Revision | Cover all the change | | X-XX | CMI internal use | - | | YMD | | Year: 2001=1, 2002=2, 2003=3, 2004=42010=0, 2011=1, 2012=2<br>Month: 1~9, A~C for Jan. ~ Dec.<br>Day: 1~9, A~Y for 1 <sup>st</sup> to 31 <sup>st</sup> , exclude I, O, and U | | L | Product line # | 1→ Line 1, 2→ Line 2,etc. | | NNNN | Serial number | Manufacturing sequence of product | (d) Customer's barcode definition: Serial ID: CM-46H1A-X-X-X-XX-L-XX-L-YMD-NNNN | Code | Meaning | Description | | |-------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | CM | Supplier code | CMI=CM | | | 46H1A | Model number | V460H1-LHA=46H1A | | | Х | Revision code | C1=1, C2=2, | | | Х | Source driver IC code | Century=1, CLL=2, Demos=3, Epson=4, Fujitsu=5, Himax=6, Hitachi=7, Hynix=8, LDI=9, Matsushita=A, NEC=B, Novatek=C, | | | Х | Gate driver IC code | OKI=D, Philips=E, Renasas=F, Samsung=G, Sanyo=H, Sharp=I, TI=J, Topro=K, Toshiba=L, Windbond=M | | | XX | Cell location | Tainan, Taiwan=TN | | | L | Cell line # | 1~12=0~C | | | XX | Module location | Tainan, Taiwan=TN | | | L | Module line # | 1~12=0~C | | | YMD | Year, month, day | Year: 2001=1, 2002=2, 2003=3, 2004=42010=0, 2011=1, 2012=2<br>Month: 1~9, A~C for Jan. ~ Dec.<br>Day: 1~9, A~Y for 1 <sup>st</sup> to 31 <sup>st</sup> , exclude I, O, and U | | | NNNN | Serial number | By LCD supplier | | ### PRODUCT SPECIFICATION ### 10. PACKAGING #### 10.1 PACKAGING SPECIFICATIONS (1) 3 LCD TV modules / 1 Box (2) Box dimensions: 1175(L)x282(W)x725(H)mm (3) Weight: Approx. 45Kg (3 modules per carton) #### 10.2 PACKAGING METHOD Figures 10-1 and 10-2 are the packing method Figure 10-1 packing method Figure 10-2 packing method ### 11. MECHANICAL CHARACTERISTIC Version 2.0 38 Date: 02 Mar.2011 Version 2.0 39 Date: 02 Mar.2011 Version 2.0 40 Date: 02 Mar.2011