

# VSC8634

Quad Port 10/100/1000BASE-T PHY with SGMII and Advanced SerDes MAC Interface

Datasheet

VMDS-10272 Revision 4.1 June 2009 Vitesse Corporate Headquarters 741 Calle Plano Camarillo, California 93012 United States

www.vitesse.com

Copyright© 2008–2009 by Vitesse Semiconductor Corporation

Vitesse Semiconductor Corporation ("Vitesse") retains the right to make changes to its products or specifications to improve performance, reliability or manufacturability. All information in this document, including descriptions of features, functions, performance, technical specifications and availability, is subject to change without notice at any time. While the information furnished herein is held to be accurate and reliable, no responsibility will be assumed by Vitesse for its use. Furthermore, the information contained herein does not convey to the purchaser of microelectronic devices any license under the patent right of any manufacturer.

Vitesse products are not intended for use in products or applications, including, but not limited to, medical devices (including life support and implantable medical devices), nuclear products, or other safety-critical uses where failure of a Vitesse product could reasonably be expected to result in personal injury or death. Anyone using a Vitesse product in such an application without express written consent of an officer of Vitesse does so at their own risk, and agrees to fully indemnify Vitesse for any damages that may result from such use or sale.

Safety of Laser Products, IEC 60825. While Vitesse products support IEC 60825, use of Vitesse products does not ensure compliance to IEC 60825. Buyers are responsible for ensuring compliance to IEC 60825. Buyers must fully indemnify Vitesse for any damages resulting from non-compliance to IEC 60825.

Vitesse Semiconductor Corporation is a registered trademark. All other products or service names used in this publication are for identification purposes only, and may be trademarks or registered trademarks of their respective companies. All other trademarks or registered trademarks mentioned herein are the property of their respective holders.

Revision 4.1 June 2009

## **Contents**

| Rev | ision l | History                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9  |
|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 1   | Intr    | oduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11 |
|     | 1.1     | Register and Bit Conventions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
| 2   | Pro     | duct Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 12 |
|     | 2.1     | Key Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 12 |
|     | 2.2     | Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 13 |
| 3   | Fun     | ctional Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14 |
|     | 3.1     | Operating Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|     | 3.2     | SerDes MAC Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |
|     |         | 3.2.1 SerDes MAC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|     |         | 3.2.2 SGMII MAC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|     | 3.3     | Advanced SerDes Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|     |         | 3.3.1 SerDes Receiver Equalization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
|     |         | 3.3.2 SerDes Transmitter Amplitude Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |
|     |         | 3.3.3 SerDes Link Integrity Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
|     | 3.4     | Cat5 Twisted Pair Media Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|     |         | 3.4.1 Voltage-Mode Line Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |
|     |         | 3.4.2 Cat5 Auto-Negotiation and Parallel Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
|     |         | 3.4.3 Automatic Crossover and Polarity Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|     |         | 3.4.4 Manual MDI/MDI-X Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |
|     |         | 3.4.5 Link Speed Downshift                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |
|     | 3.5     | Transformerless Ethernet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|     | 3.6     | Ethernet Inline Powered Devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|     | 3.7     | IEEE 802.3af PoE Support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|     | 3.8     | ActiPHY Power Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|     |         | 3.8.1 Low Power State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
|     |         | 3.8.2 Link Partner Wake-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|     |         | 3.8.3 Normal Operating State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
|     | 3.9     | Serial Management Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |
|     |         | 3.9.1 SMI Frames                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|     | 0.40    | 3.9.2 SMI Interrupts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |
|     | 3.10    | LED Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    |
|     |         | 3.10.1 LED Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|     |         | 3.10.2 LED Behavior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
|     |         | 3.10.3 Serial LED Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |
|     | 2 11    | 3.10.4 LED Port Swapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|     | 3.12    | Testing Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|     |         | • • •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
|     |         | 3.12.2 CRC Counters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
|     |         | 3.12.3 Far-End Loopback                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
|     |         | 3.12.4 Near-End Loopback                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|     |         | 3.12.6 SerDes Loopbacks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
|     |         | 3.12.6 Sel Des Loopbacks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|     |         | 3.12.8 IEEE 1149.1 JTAG Boundary Scan                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
|     |         | 3.12.9 JTAG Instruction Codes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    |
|     |         | 3.12.10 Boundary Scan Register Cell Order                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
|     |         | The state of the s |    |

| 4.2.15 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _        | ation                                               |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------|--|
| 4.1.2 Reserved Bits 4.2.1 Mode Control 4.2.2 Mode Status. 4.2.3 Device Identification 4.2.4 Auto-Negotiation Advertisement 4.2.5 Link Partner Auto-Negotiation Capability 4.2.6 Auto-Negotiation Expansion 4.2.7 Transmit Auto-Negotiation Next Page. 4.2.8 Auto-Negotiation Expansion 4.2.10 1000BASE-T Control 4.2.10 1000BASE-T Status. 4.2.11 1000BASE-T Status. 4.2.11 1000BASE-T Status. 4.2.12 100BASE-T Status Extension 1 4.2.13 1000BASE-T Status Extension 4.2.14 Bypass Control 4.2.15 Error Counter 1 4.2.16 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status. 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Mask 4.2.23 MAC Interface Auto-Negotiation Control and Status. 4.2.24 Device Auxiliary Control and Status. 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Registers 4.3.1 Extended Page Registers 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 2 4.3.10 VeriPHY Control 2 4.3.11 Ethernet Packet Generator Control 1 4.3.12 Ethernet Packet Generator Control 2 4.4.3 Reserved GPIO Address Space. 4.4.4 GPIO Pint Configuration.                                                                | •        |                                                     |  |
| 4.2.1 EEE Standard and Main Registers           4.2.1 Mode Control           4.2.2 Mode Status           4.2.3 Device Identification           4.2.4 Auto-Negotiation Advertisement           4.2.5 Link Partner Auto-Negotiation Capability           4.2.6 Auto-Negotiation Expansion           4.2.7 Transmit Auto-Negotiation Next Page           4.2.8 Auto-Negotiation Link Partner Next Page Receive           4.2.9 1000BASE-T Control           4.2.10 1000BASE-T Status Extension 1           4.2.11 1000BASE-T Status Extension 2           4.2.13 1000BASE-T Status Extension 2           4.2.14 Bypass Control           4.2.15 Error Counter 1           4.2.16 Error Counter 2           4.2.17 Error Counter 3           4.2.18 Extended Control and Status           4.2.19 Extended PHY Control Set 1           4.2.20 Extended PHY Control Set 2           4.2.21 Interrupt Mask           4.2.22 Interrupt Status           4.2.23 MAC Interface Auto-Negotiation Control and Status           4.2.24 Device Auxiliary Control and Status           4.2.25 LED Mode Select           4.2.26 LED Behavior           4.3 Extended Page Registers           4.3.1 Extended Page Access           4.3.2 Reserved Address Space           4.3.3 SerDes MAC Control <td< td=""><td></td><td></td><td></td></td<>             |          |                                                     |  |
| 4.2.1       Mode Status.         4.2.3       Device Identification         4.2.4       Auto-Negotiation Advertisement         4.2.5       Link Partner Auto-Negotiation Capability         4.2.6       Auto-Negotiation Expansion         4.2.7       Transmit Auto-Negotiation Next Page         4.2.8       Auto-Negotiation Link Partner Next Page Receive         4.2.9       1000BASE-T Control         4.2.10       1000BASE-T Status         4.2.11       1000BASE-T Status Extension 1         4.2.12       100BASE-T Status Extension         4.2.13       1000BASE-T Status Extension 2         4.2.14       Bypass Control         4.2.15       Error Counter 1         4.2.16       Error Counter 2         4.2.17       Error Counter 3         4.2.18       Extended Control and Status         4.2.19       Extended PHY Control Set 1         4.2.20       Extended PHY Control Set 2         4.2.21       Interrupt Mask         4.2.22       Interrupt Mask         4.2.23       MAC Interface Auto-Negotiation Control and Status         4.2.24       Device Auxiliary Control and Status         4.2.25       LED Behavior         4.3       Extended Page Registers      <                                                                                                                                           |          |                                                     |  |
| 4.2.2 Mode Status. 4.2.3 Device Identification 4.2.4 Auto-Negotiation Advertisement 4.2.5 Link Partner Auto-Negotiation Capability 4.2.6 Auto-Negotiation Expansion 4.2.7 Transmit Auto-Negotiation Next Page 4.2.8 Auto-Negotiation Link Partner Next Page Receive. 4.2.9 1000BASE-T Control 4.2.10 1000BASE-T Status. 4.2.11 1000BASE-T Status Extension 1 4.2.12 100BASE-T Status Extension 2 4.2.14 Bypass Control 4.2.15 Error Counter 1 4.2.16 Error Counter 1 4.2.17 Error Counter 1 4.2.18 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status. 4.2.24 Device Auxiliary Control and Status. 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Registers 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 2 4.3.10 VeriPHY Control 2 4.3.11 SerDes MAC Status. 4.3.2 Ethernet Packet Generator Control 1 4.3.3 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status. 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4 Reserved GPIO Address Space. 4.4.2 GPIO Input 4.4.4 GPIO Pin Configuration |          |                                                     |  |
| 4.2.3 Device Identification 4.2.4 Auto-Negotiation Advertisement 4.2.5 Link Partner Auto-Negotiation Capability 4.2.6 Auto-Negotiation Expansion 4.2.7 Transmit Auto-Negotiation Next Page 4.2.8 Auto-Negotiation Link Partner Next Page Receive 4.2.9 1000BASE-T Control. 4.2.10 1000BASE-T Status 4.2.11 1000BASE-T Status Extension 1 4.2.12 100BASE-T Status Extension 1 4.2.13 1000BASE-T Status Extension 2 4.2.14 Bypass Control. 4.2.15 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status. 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status. 4.2.24 Device Auxiliary Control and Status. 4.2.25 LED Mode Select. 4.2.26 LED Behavior 4.3 Extended Page Registers. 4.3.1 Extended Page Registers. 4.3.2 Reserved Address Space. 4.3.3 SerDes MAC Control. 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control. 4.3.6 ActIPHY Control 2 4.3.10 VeriPHY Control 2 4.3.11 SerDes MAC Status. 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4.1 Reserved GPIO Address Space. 4.4.2 GPIO Input 4.4.4 GPIO Pin Configuration.                                                                                         |          |                                                     |  |
| 4.2.4 Auto-Negotiation Advertisement 4.2.5 Link Partner Auto-Negotiation Capability 4.2.6 Auto-Negotiation Expansion 4.2.7 Transmit Auto-Negotiation Next Page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                                                     |  |
| 4.2.5 Link Partner Auto-Negotiation Capability 4.2.6 Auto-Negotiation Expansion 4.2.7 Transmit Auto-Negotiation Next Page 4.2.8 Auto-Negotiation Link Partner Next Page Receive 4.2.9 1000BASE-T Control. 4.2.10 1000BASE-T Status. 4.2.11 1000BASE-T Status Extension 1 4.2.12 100BASE-T Status Extension 2 4.2.14 Bypass Control. 4.2.15 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status. 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 1 4.2.21 Interrupt Mask 4.2.22 Interrupt Status. 4.2.23 MAC Interface Auto-Negotiation Control and Status. 4.2.24 Device Auxiliary Control and Status. 4.2.25 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 1 4.3.9 VeriPHY Control 1 4.3.9 VeriPHY Control 1 4.3.10 VeriPHY Control 2 4.3.11 SerDes MAC Status. 4.3.12 Ethernet Packet Generator Control 2 4.4.1 Reserved GPIO Address Space. 4.3.1 Ethernet Packet Generator Control 2 4.4.1 Reserved GPIO Address Space. 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration.                                                                                           |          |                                                     |  |
| 4.2.6 Auto-Negotiation Expansion 4.2.7 Transmit Auto-Negotiation Next Page. 4.2.8 Auto-Negotiation Link Partner Next Page Receive 4.2.9 1000BASE-T Control. 4.2.10 1000BASE-T Status 4.2.11 1000BASE-T Status Extension 1 4.2.12 100BASE-T Status Extension 4.2.13 1000BASE-T Status Extension 4.2.14 Bypass Control. 4.2.15 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status. 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Mask 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxilliary Control and Status. 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 POE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 SerDes MAC Status 4.3.11 Ethernet Packet Generator Control 1 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 2 4.3.13 Ethernet Packet Generator Control 2 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                       |          |                                                     |  |
| 4.2.7 Transmit Auto-Negotiation Next Page. 4.2.8 Auto-Negotiation Link Partner Next Page Receive. 4.2.9 1000BASE-T Control. 4.2.10 1000BASE-T Status. 4.2.11 1000BASE-T Status Extension 1. 4.2.12 100BASE-TS Status Extension 2. 4.2.13 1000BASE-T Status Extension 2. 4.2.14 Bypass Control. 4.2.15 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3. 4.2.18 Extended Control and Status. 4.2.19 Extended PHY Control Set 1. 4.2.20 Extended PHY Control Set 2. 4.2.21 Interrupt Mask. 4.2.22 Interrupt Status. 4.2.23 MAC Interface Auto-Negotiation Control and Status. 4.2.24 Device Auxiliary Control and Status. 4.2.25 LED Mode Select. 4.2.26 LED Behavior. 4.3 Extended Page Registers. 4.3.1 Extended Page Registers. 4.3.1 Extended Page Access 4.3.2 Reserved Address Space. 4.3.3 SerDes MAC Control. 4.3.4 CRC Good Counter. 4.3.5 SerDes Loopback Control. 4.3.6 ActiPHY Control 1 4.3.7 POE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status. 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space. 4.4.2 GPIO Input. 4.4.4 GPIO Pin Configuration.                                                                  |          | · · ·                                               |  |
| 4.2.8       Auto-Negotiation Link Partner Next Page Receive         4.2.9       1000BASE-T Control         4.2.10       1000BASE-T Status         4.2.11       1000BASE-T Status Extension 1         4.2.12       1000BASE-T Status Extension 2         4.2.13       1000BASE-T Status Extension 2         4.2.14       Bypass Control         4.2.15       Error Counter 1         4.2.16       Error Counter 2         4.2.17       Error Counter 3         4.2.18       Extended Control and Status         4.2.19       Extended PHY Control Set 1         4.2.20       Extended PHY Control Set 2         4.2.21       Interrupt Mask         4.2.22       Interrupt Status         4.2.23       MAC Interface Auto-Negotiation Control and Status         4.2.24       Device Auxiliary Control and Status         4.2.25       LED Mode Select         4.2.26       LED Behavior         4.3       Extended Page Registers         4.3.1       Extended Page Access         4.3.2       Reserved Address Space         4.3.3       SerDes Loopback Control         4.3.4       CRC Good Counter         4.3.5       SerDes Loopback Control         4.3.7       POE                                                                                                                                                                 |          |                                                     |  |
| 4.2.9 1000BASE-T Control. 4.2.10 1000BASE-T Status. 4.2.11 1000BASE-T Status Extension 1. 4.2.12 100BASE-T Status Extension                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                                                     |  |
| 4.2.10 1000BASE-T Status Extension 1 4.2.11 1000BASE-T Status Extension 1 4.2.12 100BASE-TX Status Extension 2 4.2.13 1000BASE-T Status Extension 2 4.2.14 Bypass Control 4.2.15 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 1 4.3.7 POE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 2 4.3.11 Extender Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                      |          |                                                     |  |
| 4.2.11       1000BASE-TX Status Extension         4.2.12       1000BASE-TX Status Extension         4.2.13       1000BASE-T Status Extension 2.         4.2.14       Bypass Control         4.2.15       Error Counter 1         4.2.16       Error Counter 3.         4.2.17       Error Counter 3.         4.2.18       Extended Control and Status.         4.2.19       Extended PHY Control Set 1         4.2.20       Extended PHY Control Set 2         4.2.21       Interrupt Mask         4.2.22       Interrupt Status         4.2.23       MAC Interface Auto-Negotiation Control and Status.         4.2.24       Device Auxiliary Control and Status.         4.2.25       LED Mode Select         4.2.26       LED Behavior         4.3       Extended Page Registers         4.3.1       Extended Page Registers         4.3.2       Reserved Address Space         4.3.3       SerDes MAC Control         4.3.4       CRC Good Counter         4.3.5       SerDes Loopback Control         4.3.6       ActiPHY Control 1         4.3.7       PoE and Miscellaneous Functionality         4.3.8       VeriPHY Control 2         4.3.10       VeriPHY Control                                                                                                                                                                |          |                                                     |  |
| 4.2.12 100BASE-TX Status Extension 4.2.13 1000BASE-T Status Extension 2. 4.2.14 Bypass Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                                                     |  |
| 4.2.13 1000BASE-T Status Extension 2. 4.2.14 Bypass Control 4.2.15 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxilliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4.3 GPIO Input 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                              | 4.2.1    |                                                     |  |
| 4.2.14 Bypass Control 4.2.15 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 POE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.2.1    |                                                     |  |
| 4.2.15 Error Counter 1 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 POE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.3 GPIO Input 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                              | 4.2.1    |                                                     |  |
| 4.2.16 Error Counter 2 4.2.17 Error Counter 3 4.2.18 Extended Control and Status 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select. 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 POE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.2.1    | 4 Bypass Control                                    |  |
| 4.2.17 Error Counter 3 4.2.18 Extended Control and Status 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                           | 4.2.1    |                                                     |  |
| 4.2.18 Extended Control and Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4.2.1    | 6 Error Counter 2                                   |  |
| 4.2.19 Extended PHY Control Set 1 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.2.1    | 7 Error Counter 3                                   |  |
| 4.2.20 Extended PHY Control Set 2 4.2.21 Interrupt Mask 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior 4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.2.1    | 8 Extended Control and Status                       |  |
| 4.2.21 Interrupt Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4.2.1    | 9 Extended PHY Control Set 1                        |  |
| 4.2.22 Interrupt Status 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior  4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4.2.2    | 0 Extended PHY Control Set 2                        |  |
| 4.2.23 MAC Interface Auto-Negotiation Control and Status 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior  4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4.2.2    | 1 Interrupt Mask                                    |  |
| 4.2.24 Device Auxiliary Control and Status 4.2.25 LED Mode Select 4.2.26 LED Behavior  4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 POE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4.2.2    | 2 Interrupt Status                                  |  |
| 4.2.25 LED Mode Select 4.2.26 LED Behavior  4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4.2.2    | 3 MAC Interface Auto-Negotiation Control and Status |  |
| 4.2.26 LED Behavior  4.3 Extended Page Registers  4.3.1 Extended Page Access  4.3.2 Reserved Address Space  4.3.3 SerDes MAC Control  4.3.4 CRC Good Counter  4.3.5 SerDes Loopback Control  4.3.6 ActiPHY Control  4.3.7 PoE and Miscellaneous Functionality  4.3.8 VeriPHY Control 1  4.3.9 VeriPHY Control 2  4.3.10 VeriPHY Control 3  4.3.11 SerDes MAC Status  4.3.12 Ethernet Packet Generator Control 1  4.3.13 Ethernet Packet Generator Control 2  4.4 General-Purpose I/O Registers  4.4.1 Reserved GPIO Address Space  4.4.2 GPIO Input  4.4.3 GPIO Output  4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4.2.2    | 4 Device Auxiliary Control and Status               |  |
| 4.3 Extended Page Registers 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4.2.2    |                                                     |  |
| 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 POE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4.2.2    | 6 LED Behavior                                      |  |
| 4.3.1 Extended Page Access 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 POE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4.3 Exte | nded Page Registers                                 |  |
| 4.3.2 Reserved Address Space 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                                                     |  |
| 4.3.3 SerDes MAC Control 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4.3.2    |                                                     |  |
| 4.3.4 CRC Good Counter 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4.3.3    |                                                     |  |
| 4.3.5 SerDes Loopback Control 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                     |  |
| 4.3.6 ActiPHY Control 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                                                     |  |
| 4.3.7 PoE and Miscellaneous Functionality 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4.3.6    | ·                                                   |  |
| 4.3.8 VeriPHY Control 1 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                                                     |  |
| 4.3.9 VeriPHY Control 2 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                                                     |  |
| 4.3.10 VeriPHY Control 3 4.3.11 SerDes MAC Status 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                                                     |  |
| 4.3.11 SerDes MAC Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                                                     |  |
| 4.3.12 Ethernet Packet Generator Control 1 4.3.13 Ethernet Packet Generator Control 2 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                     |  |
| 4.3.13 Ethernet Packet Generator Control 2  4.4 General-Purpose I/O Registers  4.4.1 Reserved GPIO Address Space  4.4.2 GPIO Input  4.4.3 GPIO Output  4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                                                     |  |
| 4.4 General-Purpose I/O Registers 4.4.1 Reserved GPIO Address Space 4.4.2 GPIO Input 4.4.3 GPIO Output 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                                                     |  |
| 4.4.1 Reserved GPIO Address Space                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                                                     |  |
| 4.4.2 GPIO Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                                                     |  |
| 4.4.3 GPIO Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                                                     |  |
| 4.4.4 GPIO Pin Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          | •                                                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |                                                     |  |
| T.T.J LLD FULL JWADDIEU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |                                                     |  |
| 4.5 CMODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                     |  |

|   |     | 4.5.2 Functions and Related CMODE Pins                                                      |     |
|---|-----|---------------------------------------------------------------------------------------------|-----|
|   |     | 4.5.3 CMODE Resistor Values                                                                 | 69  |
| 5 | Ele | ectrical Specifications                                                                     | 70  |
|   | 5.1 | DC Characteristics                                                                          |     |
|   |     | 5.1.1 VDDIO at 3.3 V                                                                        |     |
|   |     | 5.1.2 VDDIO at 2.5 V                                                                        |     |
|   |     | 5.1.3 VDDIO at 1.8 V                                                                        |     |
|   |     | 5.1.4 VDD33 at 3.3 V                                                                        |     |
|   |     | 5.1.5 DC Characteristics for MAC Outputs                                                    |     |
|   |     | 5.1.6 DC Characteristics for MAC Inputs                                                     |     |
|   |     | 5.1.7 LED Pins                                                                              |     |
|   |     | 5.1.8 JTAG Pins                                                                             |     |
|   | 5.2 |                                                                                             |     |
|   | 5.3 | ·                                                                                           |     |
|   | 0.0 | 5.3.1 Reference Clock Input                                                                 |     |
|   |     | 5.3.2 Clock Output                                                                          |     |
|   |     | 5.3.3 AC Characteristics for MAC Outputs                                                    |     |
|   |     | 5.3.4 AC Characteristics for MAC Inputs                                                     |     |
|   |     | 5.3.5 JTAG Interface                                                                        |     |
|   |     | 5.3.6 SMI Interface                                                                         |     |
|   |     | 5.3.7 Device Reset                                                                          |     |
|   |     | 5.3.8 Serial LEDs                                                                           |     |
|   | 5.4 |                                                                                             |     |
|   | 5.5 | ·                                                                                           |     |
|   | 5.5 | Stress Ratings                                                                              |     |
| 6 | Pin | n Descriptions                                                                              | 82  |
|   | 6.1 | Pin Diagram                                                                                 |     |
|   | 6.2 |                                                                                             |     |
|   | 6.3 | Pins by Function                                                                            |     |
|   | 0.0 | 6.3.1 GPIO                                                                                  |     |
|   |     | 6.3.2 JTAG                                                                                  |     |
|   |     | 6.3.3 Miscellaneous Pins                                                                    |     |
|   |     | 6.3.4 Power Supply                                                                          |     |
|   |     | 6.3.5 SerDes MAC Interface                                                                  |     |
|   |     | 6.3.6 Serial Management Interface                                                           |     |
|   | 6.4 | Twisted Pair Interface                                                                      |     |
|   | 6.5 |                                                                                             |     |
|   | 6.6 | Pins by Name                                                                                |     |
|   | 0.0 | Filis by Name                                                                               | 73  |
| 7 | Pac | ckage Information                                                                           | 96  |
| • | 7.1 | Package Drawing                                                                             |     |
|   | 7.1 | Thermal Specifications                                                                      |     |
|   | 7.2 | ·                                                                                           |     |
|   | 7.3 | Moisture Sensitivity                                                                        | 90  |
| 8 | Des | sign Considerations                                                                         | 99  |
| J | 8.1 | Broadcast Writes                                                                            |     |
|   | 8.2 | Enabling LED Blinking After Reset                                                           |     |
|   |     |                                                                                             |     |
|   | 8.3 | 100/1000BASE-T Amplitude Compensation                                                       |     |
|   | 8.4 | Increase 10BASE-T Performance  Performance Optimization for 100BASE-TX and 1000BASE-T Slave |     |
|   | 8.5 |                                                                                             |     |
|   | 8.6 | Enable SGMII Version 1.8                                                                    |     |
| Q | Orc | dering Information                                                                          | 104 |

## **Figures**

| Figure 1.  | Typical Application                                     | 12 |
|------------|---------------------------------------------------------|----|
| Figure 2.  | VSC8634 Block Diagram                                   | 13 |
| Figure 3.  | SerDes MAC Interface                                    |    |
| Figure 4.  | SGMII MAC Interface                                     | 16 |
| Figure 5.  | Cat5 Media Interface                                    | 17 |
| Figure 6.  | Inline Powered Ethernet Switch Diagram                  | 20 |
| Figure 7.  | ActiPHY State Diagram                                   | 22 |
| Figure 8.  | SMI Read Frame                                          | 23 |
| Figure 9.  | SMI Write Frame                                         | 24 |
| Figure 10. | MDINTn Configured as an Open-Drain (Active-Low) Pin     | 25 |
| Figure 11. | MDINTn Configured as an Open-Source (Active-High) Pin   | 25 |
| Figure 12. | Far-End Loopback Diagram                                | 30 |
| Figure 13. | Near-End Loopback Diagram                               | 31 |
| Figure 14. | Connector Loopback Diagram                              | 31 |
| Figure 15. | SerDes Loopbacks                                        | 32 |
| Figure 16. | Test Access Port and Boundary Scan Architecture Diagram | 33 |
| Figure 17. | Register Space Diagram                                  | 37 |
| Figure 18. | JTAG Interface Timing                                   | 77 |
| Figure 19. | SMI Interface Timing                                    | 78 |
| Figure 20. | Reset Timing                                            | 79 |
| Figure 21. | Serial LED Timing                                       | 80 |
| Figure 22. | Pin Diagram, Top Left                                   | 82 |
| Figure 23. | Pin Diagram, Top Right                                  | 83 |
| Figure 24. | Package Drawing                                         | 97 |
|            |                                                         |    |

### **Tables**

| Table 1.  | Operating Mode vs. Speed                                   |    |
|-----------|------------------------------------------------------------|----|
| Table 2.  | Supported MDI Pair Combinations                            |    |
| Table 3.  | LED Mode and Function Summary                              | 26 |
| Table 4.  | LED Serial Stream Order                                    | 28 |
| Table 5.  | LED Port Swapping Table                                    | 28 |
| Table 6.  | JTAG Device Identification Register Description            | 34 |
| Table 7.  | JTAG Interface Instruction Codes                           | 34 |
| Table 8.  | IEEE 802.3 Standard Registers                              | 38 |
| Table 9.  | Main Registers                                             | 38 |
| Table 10. | Mode Control, Address 0 (0x00)                             | 39 |
| Table 11. | Mode Status, Address 1 (0x01)                              | 40 |
| Table 12. | Identifier 1, Address 2 (0x02)                             |    |
| Table 13. | Identifier 2, Address 3 (0x03)                             | 41 |
| Table 14. | Device Auto-Negotiation Advertisement, Address 4 (0x04)    | 41 |
| Table 15. | Auto-Negotiation Link Partner Ability, Address 5 (0x05)    |    |
| Table 16. | Auto-Negotiation Expansion, Address 6 (0x06)               |    |
| Table 17. | Auto-Negotiation Next Page Transmit, Address 7 (0x07)      |    |
| Table 18. | Auto-Negotiation LP Next Page Receive, Address 8 (0x08)    |    |
| Table 19. | 1000BASE-T Control, Address 9 (0x09)                       |    |
| Table 20. | 1000BASE-T Status, Address 10 (0x0A)                       |    |
| Table 21. | 1000BASE-T Status Extension 1, Address 15 (0x0F)           |    |
| Table 22. | 100BASE-TX Status Extension, Address 16 (0x10)             |    |
| Table 23. | 1000BASE-T Status Extension 2, Address 17 (0x11)           |    |
| Table 24. | Bypass Control, Address 18 (0x12)                          |    |
| Table 25. | Extended Control and Status, Address 19 (0x13)             |    |
| Table 26. | Extended Control and Status, Address 20 (0x14)             |    |
| Table 27. | Extended Control and Status, Address 21 (0x15)             |    |
| Table 28. | Extended Control and Status, Address 22 (0x16)             |    |
| Table 29. | Extended PHY Control 1, Address 23 (0x17)                  |    |
| Table 30. | Extended PHY Control 2, Address 24 (0x18)                  |    |
| Table 31. | Interrupt Mask, Address 25 (0x19)                          |    |
| Table 32. | Interrupt Status, Address 26 (0x1A)                        |    |
| Table 33. | MAC Auto-Negotiation Control and Status, Address 27 (0x1B) |    |
| Table 34. | Auxiliary Control and Status, Address 28 (0x1C)            |    |
| Table 35. | LED Mode Select, Address 29 (0x1D)                         |    |
| Table 36. | LED Behavior, Address 30 (0x1E)                            |    |
| Table 37. | Extended Registers Page Space                              |    |
| Table 38. | Extended Page Access, Address 31 (0x1F)                    |    |
| Table 39. | SerDes MAC Control, Address 17E (0x11)                     |    |
| Table 40. | CRC Good Counter, Address 18E (0x12)                       |    |
| Table 41. | SerDes Loopback Control, Address 19E (0x13)                |    |
| Table 42. | Extended PHY Control 3, Address 20E (0x14)                 |    |
| Table 43. | Extended PHY Control 4, Address 23E (0x17)                 |    |
| Table 44. | VeriPHY Control Register 1, Address 24E (0x18)             |    |
| Table 45. | VeriPHY Control Register 2, Address 25E (0x19)             |    |
| Table 46. | VeriPHY Control Register 3, Address 26E (0x14)             |    |
| Table 47. | VeriPHY Control Register 3 Fault Codes                     |    |
| Table 48. | SerDes MAC Status, Address 28E (0x1C)                      |    |
| Table 49. | EPG Control Register 1, Address 29E (0x1D)                 |    |
| Table 50. | EPG Control Register 1, Address 30E (0x1E)                 |    |
| Table 50. | General-Purpose Registers Page Space                       |    |
| Table 51. | GPIO Input, Address 15G (0x0F)                             |    |
| Table 53. | GPIO Output, Address 16G (0x0r)                            |    |
| เสมเซ วง. | GFTO OULDUL, MUULESS TOO LOXTO)                            | υO |

| Table 54. | GPIO Input/Output Configuration, Address 17G (0x11)         |    |
|-----------|-------------------------------------------------------------|----|
| Table 55. | LED Port Swapping, Address 25G (0x19)                       | 66 |
| Table 56. | CMODE Configuration Pins and Device Functions               | 67 |
| Table 57. | Device Functions and Associated CMODE Pins                  | 67 |
| Table 58. | CMODE Resistor Values and Resultant Bit Settings            | 69 |
| Table 59. | DC Characteristics for Pins Referenced to VDDIO at 3.3 V    | 70 |
| Table 60. | DC Characteristics for Pins Referenced to VDDIO at 2.5 V    |    |
| Table 61. | DC Characteristics for Pins Referenced to VDDIO at 1.8 V    | 71 |
| Table 62. | DC Characteristics for Pins Referenced to VDD33 at 3.30 V   | 72 |
| Table 63. | DC Characteristics for MAC_RDP/N_n Pins                     | 72 |
| Table 64. | DC Characteristics for MAC_TDP/N_n Pins                     | 73 |
| Table 65. | DC Characteristics for LED[3:0]_n Pins                      | 73 |
| Table 66. | DC Characteristics for JTAG Pins                            | 74 |
| Table 67. | Typical Current Consumption                                 |    |
| Table 68. | AC Characteristics for REFCLK Input                         |    |
| Table 69. | AC Characteristics for REFCLK Input with 25 MHz Clock Input |    |
| Table 70. | AC Characteristics for the CLKOUT Pin                       | 76 |
| Table 71. | AC Characteristics for MAC_RDP/N_n Pins                     |    |
| Table 72. | AC Characteristics for MAC_TDP/N_n Pins                     |    |
| Table 73. | AC Characteristics for the JTAG Interface                   | 77 |
| Table 74. | AC Characteristics for the SMI Interface                    | 77 |
| Table 75. | AC Characteristics for Device Reset                         |    |
| Table 76. | AC Characteristics for Serial LEDs                          |    |
| Table 77. | Recommended Operating Conditions                            |    |
| Table 78. | Stress Ratings                                              |    |
| Table 79. | Pin Type Symbols                                            | 83 |
| Table 80. | GPIO Pins                                                   |    |
| Table 81. | JTAG Pins                                                   | 84 |
| Table 82. | Miscellaneous Pins                                          | 85 |
| Table 83. | Power Supply Pins                                           |    |
| Table 84. | Power Supply and Associated Function Pins                   |    |
| Table 85. | SerDes MAC Interface Pins                                   |    |
| Table 86. | SMI Pins                                                    |    |
| Table 87. | Twisted Pair Interface Pins                                 | 88 |
| Table 88. | Thermal Resistances                                         |    |
| Table 89. | Ordering Information                                        | 04 |

## **Revision History**

This section describes the changes that were implemented in this document. The changes are listed by revision, starting with the most current publication.

#### **Revision 4.1**

Revision 4.1 of this datasheet was published in June 2009. The following is a summary of the changes implemented in the datasheet:

- Corrections were made to the pin information. The CLKOUT pin is now associated with the VDD33 power supply pin, instead of the VDDIO pin. The CLKOUT pin was also incorrectly listed as a SMI pin; it is now listed as a miscellaneous pin. References to the RCVRD\_CLK1 and RCVRD\_CLK2 pins were removed; these pins do not apply to the VSC8664 device. For more information, see Table 82, page 85 and Table 84, page 87.
- The radial true position tolerances specified in the package drawing are typical values.

#### Revision 4.0

Revision 4.0 of this datasheet was published in September 2008. The following is a summary of the changes implemented in the datasheet:

- The hardware initialization script for 10BASE-T performance was updated to reflect that the write to register 31 on the PhyWrite(PortNo, 31, 0x0000) command line was not correct.
- The serial LED timing diagram was updated to correctly show the relationship of LED\_DATA and LED\_CLK.
- Electrostatic discharge (ESD) voltage was added. For human body model (HBM), it
  is a Class 2 rating. For charged device model (CDM), it is ±500 V.
- Moisture sensitivity is now specified as level 3.
- The RMS jitter tolerance for the reference clock was updated to reflect sinusoidal jitter.
- The total jitter for the clock output (CLKOUT) was updated. The typical value changed from 217 ps to 100 ps, and the maximum value changed from 491 ps to 150 ps.
- The maximum rise and fall times for the clock output (CLKOUT) changed from 1 ns to 425 ps.
- The total receive jitter tolerance for the MAC interface was updated. The minimum value changed from 450 ps to 375 ps, and the maximum value changed from 550 ps to 610 ps.
- The PLLMODE pin must be pulled low if using a crystal.

Revision 4.1 June 2009

### **Revision 2.0**

Revision 2.0 of this datasheet was published in April 2008. This was the first publication of the document.

### 1 Introduction

This document consists of descriptions and specifications for both functional and physical aspects of the VSC8634.

In addition to datasheets, the Vitesse Web site offers an extensive library of documentation, support files, and application materials specific to each device. The address of the Vitesse Web site is www.vitesse.com.

### 1.1 Register and Bit Conventions

This document refers to registers by their address and bit number in decimal notation. A range of bits is indicated with a colon. For example, a reference to address 26, bits 15 through 14 is shown as 26.15:14.

A register with an E attached (example 27E) means it is an extended page register. A register with a G attached (example 13G) means it is a GPIO page register.

Bit numbering follows the IEEE standard with bit 15 being the most significant bit and bit 0 being the least significant bit.

### 2 Product Overview

The VSC8634 device is a low-power, quad Gigabit Ethernet transceiver with an integrated 1.25 Gbps SerDes interface. It is designed for use in applications such as multiport switches and routers, where its compact ball grid array (BGA) packaging, low electromagnetic interference (EMI) line driver, and integrated line side termination resistors conserve both power and printed circuit board (PCB) space. Using the VSC8634 device in your design makes it possible to lower the component count without sacrificing capabilities or utility, resulting in more cost-effective production and deployment.

Vitesse's mixed signal and digital signal processing (DSP) architecture—a key operational feature of the VSC8634 device—assures robust performance even under less-than-favorable environmental conditions. It supports both half-duplex and full-duplex 10BASE-T, 100BASE-TX, and 1000BASE-T communication speeds over Category 5 (Cat5) unshielded twisted pair (UTP) cable at distances greater than 140 m, displaying excellent tolerance to NEXT, FEXT, echo, and other types of ambient environment and system electronic noise.

The following illustration shows a high-level, generic view of a VSC8634 application.

#### Figure 1. Typical Application



### 2.1 Key Features

This section lists key aspects of the VSC8634 device functionality and design that distinguish it from similar products.

#### **Low Power**

- Low power consumption of 650 mW per port in 1000BASE-T mode
- ActiPHY™ power management system with built-in intelligence and saving modes

#### Wide Range of Support

- Compliant with IEEE 802.3 (10BASE-T, 100BASE-TX, and 1000BASE-T) specifications
- Support for >16 kB jumbo frames in all speeds with programmable synchronization FIFOs

 Supports Cisco SGMII v1.8 and 1000BASE-X MACs, IEEE 1149.1 JTAG boundary scan, and IEEE 1149.6 AC-JTAG

#### **Flexibility**

- VeriPHY® cable diagnostics suite provides extensive network cable information such as cable length, termination status, and open/short fault location
- Patented, low EMI line driver with integrated line side termination resistors
- Four programmable direct drive LEDs per port with on-chip filtering and bi-color LED support
- Serial LED interface option
- Advanced SerDes features to ensure robust performance on longer signal traces, such as backplanes
- Extensive test features (including near end, far end, and connector loopback, and Ethernet packet generator with CRC error counter) to decrease time-to-market

### 2.2 Block Diagram

The following illustration shows the primary functional blocks of the VSC8634 device.

Figure 2. VSC8634 Block Diagram



## 3 Functional Descriptions

This section provides detailed information about how the VSC8634 device works, what configurations and operational features are available, and how to test its function. It includes descriptions of the various device interfaces and how to set them up.

With the information in this section, you can better determine which device setup parameters you must access to configure the VSC8634 device to work in your application. There are two ways to configure the VSC8634 device. You can access and set its internal memory registers or use a combination of the device CMODE pins and its registers.

For information about the VSC8634 device registers, see "Configuration," page 36.

For information about the device CMODE pins, see "CMODE," page 66.

### 3.1 Operating Modes

With respect to its function in your design, the VSC8634 device acts as the interface between a media access controller (MAC) and Category 5 (Cat5) media.

Depending on the speed of data throughput required in your application, the MAC may be either a SerDes or an SGMII device.

As shown in the following table, the operating mode you choose when setting up the VSC8634 device is a function of which type of MAC is to be connected and which data throughput speed is required.

#### Table 1. Operating Mode vs. Speed

| VSC8634 Mode                    | Supported Speed                    |
|---------------------------------|------------------------------------|
| SerDes MAC-to-Cat5 Link Partner | 1000BASE-T only                    |
| SGMII MAC-to-Cat5 Link Partner  | 10BASE-T, 100BASE-T, or 1000BASE-T |

#### 3.2 SerDes MAC Interface

The VSC8634 SerDes MAC interface performs data serialization and deserialization functions using an integrated SerDes block. The interface operates at 1.25 Gbps speed, providing full-duplex and half-duplex 1000 Mbps bandwidth for SerDes mode and 10/100/1000 Mbps bandwidth for SGMII mode.

The SerDes MAC block has the termination resistor integrated into the device. It also has the AC decoupling capacitors integrated in the receive path.

#### 3.2.1 SerDes MAC

When connected to a SerDes MAC compliant to 1000BASE-X, the VSC8634 device provides data throughput at a rate of 1000 Mbps only; 10 Mbps and 100 Mbps rates are not supported. To configure the device for SerDes MAC mode set register 23, bit 12 = 1. This device also supports 1000BASE-X clause 37 MAC-side auto-negotiation and is enabled through register 23, bit 13. To configure the rest of the device for

1000 Mbps only operation, select the 1000BASE-T-only by disabling the 10/100BT advertisements in register 4 or using CMODE7, bit 1:0 to advertise 1000 Mbps only.

The following illustration shows a typical connection of the VSC8634 device to a SerDes MAC.

Figure 3. SerDes MAC Interface



#### 3.2.2 SGMII MAC

When configured to detect and switch between 10BASE-T, 100BASE-T, and 1000BASE-T data rates, the VSC8634 device can be connected to an SGMII-compatible MAC. To configure the device for SGMII MAC mode, set register 23, bit 12 = 0. This device also supports SGMII MAC-side auto-negotiation and is enabled through register 23, bit 13.

By default, the SGMII version supported is 1.7. Version 1.8 is also supported by setting register 20E, bit 15 = 1.

The following illustration shows a typical connection of the VSC8634 device to an SGMII-compatible MAC.

Figure 4. SGMII MAC Interface



### 3.3 Advanced SerDes Features

The VSC8634 is equipped with advanced SerDes features that allow for a robust SerDes link performance.

### 3.3.1 SerDes Receiver Equalization

To achieve better SerDes performance on longer signal traces (such as backplanes), the VSC8634 has a built-in SerDes receiver equalization circuit. When enabled, the SerDes MAC receiver is capable of decoding a given receive signal with greater sensitivity, thereby achieving longer circuit lengths. This feature is found in register 17E, bit 8.

### 3.3.2 SerDes Transmitter Amplitude Control

To achieve better SerDes performance on longer signal traces (such as backplanes), the VSC8634 has a built-in SerDes transmitter amplitude control. The SerDes MAC transmitter is capable of adjustment by the user to achieve the optimal transmitted signal. This feature is found in register 17E.

### 3.3.3 SerDes Link Integrity Information

The VSC8634 has included several link control and status register bits to help a customer debug and monitor their SerDes link integrity during operation. These capabilities are found in registers 27 and 28E.

#### 3.4 Cat5 Twisted Pair Media Interface

The VSC8634 device twisted pair interface is compliant with the IEEE standard 802.3-2002.

### 3.4.1 Voltage-Mode Line Driver

Unlike many other gigabit PHYs, the VSC8634 device uses a patented voltage-mode line driver that allows it to fully integrate the series termination resistors (required to connect the PHY's Cat5 interface to an external 1:1 transformer). Also, the interface does not require the user to place an external voltage on the center tap of the magnetic. The following illustration shows the connections.

Figure 5. Cat5 Media Interface



### 3.4.2 Cat5 Auto-Negotiation and Parallel Detection

The VSC8634 device supports twisted pair auto-negotiation as defined by clause 28 of the IEEE standard 802.3-2002. The auto-negotiation process evaluates the advertised capabilities of the local PHY and its link partner to determine the best possible operating mode. In particular, auto-negotiation can determine speed, duplex configuration, and master or slave operating modes for 1000BASE-T. Auto-negotiation also allows a connected MAC to communicate with its link partner MAC through the VSC8634 device

using optional "next pages," which set attributes that may not otherwise be defined by the IEEE standard.

If the Cat5 link partner does not support auto-negotiation, the VSC8634 device automatically uses parallel detection to select the appropriate link speed.

Auto-negotiation can be disabled in register 0, bit 12. If auto-negotiation is disabled, the state of register bits 0.6, 0.13, and 0.8 determine the device operating speed and duplex mode. Note that while 10BASE-T and 100BASE-T do not require auto-negotiation, clause 40 has defined 1000BASE-T to require auto-negotiation. For more information about configuring auto-negotiation, see "IEEE Standard and Main Registers," page 38.

#### 3.4.3 Automatic Crossover and Polarity Detection

For trouble-free configuration and management of Ethernet links, the VSC8634 device includes a robust automatic crossover detection feature for all three speeds on the twisted-pair interface (10BASE-T, 100BASE-T, and 1000BASE-T). Known as HP Auto-MDIX, the function is fully compliant with clause 40 of the IEEE standard 802.3-2002.

Additionally, the device detects and corrects polarity errors on all MDI pairs—a useful capability that exceeds the requirements of the standard.

Both HP Auto-MDIX detection and polarity correction are enabled in the device by default. You can change the default settings using device register bits 18.5:4. Status bits for each of these functions are located in register 28.

**Note** The VSC8634 device can be configured to perform HP Auto-MDIX even when auto-negotiation is disabled (setting register 0.12 to 0) and the link is forced into 10/100 speeds. To enable this feature, set register 18.7 to 0.

The HP Auto-MDIX algorithm successfully detects, corrects, and operates with any of the MDI wiring pair combinations listed in the following table.

| Table 2. | Supported N | MDI Pair | Combinations |
|----------|-------------|----------|--------------|
|          |             |          |              |

|      | RJ-45 Pir | n Pairings |                                             |                                             |  |
|------|-----------|------------|---------------------------------------------|---------------------------------------------|--|
| 1, 2 | 3, 6      | 4, 5       | 7, 8                                        | Mode                                        |  |
| А    | В         | С          | D Normal MDI                                |                                             |  |
| В    | Α         | D          | С                                           | Normal MDI-X                                |  |
| Α    | В         | D          | C Normal MDI with pair swap on C and D pair |                                             |  |
| В    | Α         | С          | D                                           | Normal MDI-X with pair swap on C and D pair |  |

#### 3.4.4 Manual MDI/MDI-X Setting

As an alternative to HP Auto-MDIX detection, you can force the PHY to be MDI or MDI-X using register 19E, bits 3:2. Setting these bits to 10 forces MDI and setting 11 forces MDI-X. Leaving the bits 00 enables the MDI/MDI-X setting to be based on register 18, bits 7 and 5.

#### 3.4.5 Link Speed Downshift

For operation in cabling environments that are incompatible with 1000BASE-T, the VSC8634 device provides an automatic link speed "downshift" option. When enabled, the device automatically changes its 1000BASE-T auto-negotiation advertisement to the next slower speed after a set number of failed attempts at 1000BASE-T.

This is useful in setting up in networks using older cable installations that may include only pairs A and B and not pairs C and D.

You can configure and monitor link speed downshifting using register bits 20E.4:1. For more information, see "Extended PHY Control Set 1," page 50.

#### 3.5 Transformerless Ethernet

The Cat5 media interface supports 10/100/1000BT Ethernet for backplane applications such as those specified by the PICMG $^{\text{TM}}$  2.16 and ATCA $^{\text{TM}}$  3.0 specifications for eight-pin channels. With proper AC coupling, the typical Cat5 transformer can be removed and replaced with capacitors.

#### 3.6 Ethernet Inline Powered Devices

The VSC8634 device can detect legacy inline powered devices in Ethernet network applications. Its inline powered detection capability can be part of a system that allows for IP-phone and other devices such as wireless access points to receive power directly from their Ethernet cable, similar to office digital phones receiving power from a Private Branch Exchange (PBX) office switch over the telephone cabling. This can eliminate the need for an IP-phone to have an external power supply. It also enables the inline powered device to remain active during a power outage (assuming the Ethernet switch is connected to an uninterrupted power supply, battery, back-up power generator, or some other uninterruptable power source).

For more information about legacy inline powered device detection, visit the Cisco Web site at www.cisco.com.

The following illustration shows an example of this type of application.



Figure 6. Inline Powered Ethernet Switch Diagram

The following procedure describes the process that an Ethernet switch must perform in order to process inline power requests made by a link partner (LP) that is, in turn, capable of receiving inline power.

- 1. Enable the inline powered device detection mode on each VSC8634 PHY using its serial management interface. Set register bit 23E.10 to 1.
- 2. Ensure that the VSC8634 device Auto-Negotiation Enable bit (register 0.12) is also set to 1. In the application, the device sends a special Fast Link Pulse (FLP) signal to the LP. Reading register bit 23E.9:8 returns 00 during the search for devices that require Power-over-Ethernet (PoE).
- 3. The VSC8634 PHY monitors its inputs for the FLP signal looped back by the LP. An LP capable of receiving PoE loops back the FLP pulses when the LP is in a powered-down state. This is reported when VSC8634 device register bit 23E.9:8 reads back 01. It can also be verified as an inline power detection interrupt by reading VSC8634 device register bit 26.9, which should be a 1, and which is subsequently cleared and the interrupt de-asserted after the read. If an LP device does not loop back the FLP after a specific time, VSC8634 device register bit 23E.9:8 automatically resets to 10.
- 4. If the VSC8634 PHY reports that the LP needs PoE, the Ethernet switch must enable inline power on this port, externally of the PHY.

- 5. The PHY automatically disables inline powered device detection if the VSC8634 device register bit 23E.9:8 automatically resets to 10, and then automatically changes to its normal auto-negotiation process. A link is then auto-negotiated and established when the link status bit is set (register bit 1.2 is set to 1).
- 6. In the event of a link failure (indicated when VSC8634 device register bit 1.2 reads 0), the inline power should be disabled to the inline powered device external to the PHY. The VSC8634 PHY disables its normal auto-negotiation process and re-enables its inline powered device detection mode.

### 3.7 IEEE 802.3af PoE Support

The VSC8634 device is also compatible with switch designs that are intended for use in systems that supply power to Data Terminal Equipment (DTE) by means of the MDI or twisted pair cable, as described in clause 33 of the IEEE standard 802.3af.

### 3.8 ActiPHY Power Management

In addition to the IEEE-specified power-down control bit (device register bit 0.11), the device also includes an ActiPHY<sup>™</sup> power management mode for each PHY. This mode enables support for power-sensitive applications. It utilizes a signal-detect function that monitors the media interface for the presence of a link to determine when to automatically power-down the PHY. The PHY "wakes up" at a programmable interval and attempts to "wake-up" the link partner PHY by sending a burst of FLP over copper media.

The ActiPHY™ power management mode in the VSC8634 device is enabled on a per-port basis during normal operation at any time by setting register bit 28.6 to 1.

There are three operating states possible when ActiPHY™ mode is enabled:

- Low power state
- LP wake-up state
- Normal operating state (link up state)

The VSC8634 device switches between the low power state and LP wake-up state at a programmable rate (the default is two seconds) until signal energy has been detected on the media interface pins. When signal energy is detected, the PHY enters the normal operating state. If the PHY is in its normal operating state and the link fails, the PHY returns to the low power state after the expiration of the link status time-out timer. After reset, the PHY enters the low power state.

When auto-negotiation is enabled in the PHY, the ActiPHY state machine operates as described. If auto-negotiation is disabled and the link is forced to use 10BT or 100BTX modes while the PHY is in its low power state, the PHY continues to transition between the low power and LP wake-up states until signal energy is detected on the media pins. At that time, the PHY transitions to the normal operating state and stays in that state even when the link is dropped. If auto-negotiation is disabled while the PHY is in the normal operation state, the PHY stays in that state when the link is dropped and does not transition back to the low power state.

The following illustration shows the relationship between ActiPHY states and timers.

Figure 7. ActiPHY State Diagram



#### 3.8.1 Low Power State

In the low power state, all major digital blocks are powered down. However, the following functionality is provided:

- SMI interface (MDC, MDIO, MDINT*n*)
- CLKOUT

In this state, the PHY monitors the media interface pins for signal energy. The PHY comes out of low power state and transitions to the normal operating state when signal energy is detected on the media. This happens when the PHY is connected to one of the following:

- Auto-negotiation capable link partner
- Another PHY in enhanced ActiPHY LP wake-up state

In the absence of signal energy on the media pins, the PHY transitions from the low power state to the LP wake-up state periodically based on the programmable sleep timer (register bits 20E.14:13). The actual sleep time duration is randomized from –80 milliseconds (ms) to +60 ms to avoid two linked PHYs in ActiPHY mode entering a lock-up state during operation.

### 3.8.2 Link Partner Wake-up State

In this state, the PHY attempts to wake up the link partner. Up to three complete FLP bursts are sent on alternating pairs A and B of the Cat5 media for a duration based on the wake-up timer, which is set using register bits 20E.12:11.

In this state, the following functionality is provided:

• SMI interface (MDC, MDIO, MDINTn)

#### CLKOUT

After sending signal energy on the relevant media, the PHY returns to the low power state.

### 3.8.3 Normal Operating State

In this state, the PHY establishes a link with a link partner. When the media is unplugged or the link partner is powered down, the PHY waits for the duration of the programmable link status time-out timer, which is set using register bit 28.7 and bit 28.2. It then enters the low power state.

### 3.9 Serial Management Interface

The VSC8634 device includes an IEEE 802.3-compliant serial management interface (SMI) that is affected by use of its MDC and MDIO pins. The SMI provides access to device control and status registers. The register set that controls the SMI consists of 32 16-bit registers, including all required IEEE-specified registers. Also, there are additional pages of registers accessible using device register 31.

For more information, see "Extended Page Registers," page 57.

The SMI is a synchronous serial interface with bidirectional data on the MDIO pin that is clocked on the rising edge of the MDC pin. The interface can be clocked at a rate from 0 MHz to 12.5 MHz, depending on the total load on MDIO. An external, 2 k $\Omega$  pull-up resistor is required on the MDIO pin.

#### 3.9.1 SMI Frames

Data is transferred over the SMI using 32-bit frames with an optional and arbitrary length preamble. The following illustrations show the SMI frame format for the read operation and write operation.

Figure 8. SMI Read Frame



Station Manager Drives MDIO (PHY tristates MDIO during entire sequence)

MDIO

Z Z 1 0 1 0 1 A4 A3 A2 A1 A0 R4 R3 R2 R1 R0 1 0 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 Z Z

Idle Preamble SFD Write PHY Address Register Address TA Register Data from PHY Idle

Figure 9. SMI Write Frame

The following provides additional information about the terms used in Figure 8 and Figure 9.

**Idle** During idle, the MDIO node goes to a high-impedance state. This allows an external pull-up resistor to pull the MDIO node up to a logical 1 state. Because the idle mode should not contain any transitions on MDIO, the number of bits is undefined during idle.

**Preamble** By default, preambles are not expected or required. The preamble is a string of ones. If it exists, the preamble must be at least one bit; otherwise, it may be of an arbitrary length.

**Start of Frame (SFD)** A pattern of 01 indicates the start of frame. If the pattern is not 01, all following bits are ignored until the next preamble pattern is detected.

**Read or Write Opcode** A pattern of 10 indicates a read. A 01 pattern indicates a write. If the bits are not either 01 or 10, all following bits are ignored until the next preamble pattern is detected.

**PHY Address** The particular VSC8634 responds to a message frame only when the received PHY address matches its physical address. The physical address is five bits long (4:0). Bits 4:2 are set by the CMODE pins. Bits 1:0 represent the PHY of the device being addressed.

**Register Address** The next five bits are the register address.

**Turnaround** The two bits used to avoid signal contention when a read operation is performed on the MDIO are called the turnaround (TA) bits. During read operations, the VSC8634 device drives the second TA bit, a logical 0.

**Data** The 16-bits read from or written to the device are considered the data or data stream. When data is read from a PHY, it is valid at the output from one rising edge of MDC to the next rising edge of MDC. When data is written to the PHY, it must be valid around the rising edge of MDC.

**Idle** The sequence is repeated.

### 3.9.2 SMI Interrupts

The SMI also includes an output interrupt signal, MDINT*n*, for signaling the station manager when certain events occur in the PHY. A separate MDINT*n* pin is included for each VSC8634 device PHY.

Each MDINT*n* pin can be configured for open-drain (active-low) by tying the pin to a pull-up resistor and to VDDIO. The following illustration shows this configuration.

Figure 10. MDINTn Configured as an Open-Drain (Active-Low) Pin



Alternatively, each MDINTn pin can be configured for open-source (active-high) by tying the pin to a pull-down resistor and to VSS. The following illustration shows this configuration.

Figure 11. MDINTn Configured as an Open-Source (Active-High) Pin



If only one interrupt pin is required, each MDINT*n* pin can be tied together to a single pull-up or pull-down resistor in a wired-OR configuration.

When a PHY generates an interrupt, the MDINT*n* pin is asserted (driven high or low, depending on resistor connection) if the interrupt pin enable bit (MII register 25.15) is set.

#### 3.10 LED Interface

The VSC8634 device drives up to four LEDs directly for each PHY port. All LED outputs are active-low and are driven using 3.3 V from the VDD33 power supply. The pins, mainly used to sink the current of the cathode side of an LED when active, can also supply power to the anode portion of LEDs when not in the active state. This allows for two LED pins to be used to drive a multi-status, bi-colored LED.

#### **3.10.1 LED Modes**

Each LED pin can be configured to display different status information. Set the LED mode either by using register 29 or the CMODE pin setting. For additional operating flexibility, LED output functions can be set on a per-port basis.

The modes in the following table are equivalent to the setting used in register 29 to configure each LED pin. For all LED states, 1 = pin held high (de-asserted), 0 = pin held low (asserted), and the blink/pulse-stretch is dependent on the LED behavior setting in register 30.

Table 3. LED Mode and Function Summary

| Mode | Function Name          | LED State and Description                                                                                                                                                                             |
|------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Link/Activity          | 1 = No link in any speed on any media interface. 0 = Valid link at any speed on any media interface. Blink or pulse-stretch = Valid link at any speed on any media interface with activity present.   |
| 1    | Link1000/Activity      | 1 = No link in 1000BASE-T.<br>0 = Valid 1000BASE-T link.<br>Blink or pulse-stretch = Valid 1000BASE-T link with activity present.                                                                     |
| 2    | Link100/Activity       | 1 = No link in 100BASE-TX.<br>0 = Valid 100BASE-TX link.<br>Blink or pulse-stretch = Valid 100BASE-TX link with activity present.                                                                     |
| 3    | Link10/Activity        | 1 = No link in 10BASE-T.<br>0 = Valid 10BASE-T link.<br>Blink or pulse-stretch = Valid 10BASE-T link with activity present.                                                                           |
| 4    | Link100/1000/Activity  | 1 = No link in 100BASE-TX or 1000BASE-T. 0 = Valid 100BASE-TX or 1000BASE-T link. Blink or pulse-stretch = Valid 100BASE-TX or 1000BASE-T link with activity present.                                 |
| 5    | Link10/1000/Activity   | 1 = No link in 10BASE-T or 1000BASE-T. 0 = Valid 10BASE-T or 1000BASET-T link. Blink or pulse-stretch = Valid 10BASE-T or 1000BASE-T link with activity present.                                      |
| 6    | Link10/100/Activity    | 1 = No link in 10BASE-T or 100BASE-TX. 0 = Valid 10BASE-T or 100BASE-TX link. Blink or pulse-stretch = Valid 10BASE-T or 100BASE-TX link with activity present.                                       |
| 7    | Reserved               |                                                                                                                                                                                                       |
| 8    | Duplex/Collision       | 1 = Link established in half-duplex mode, or no link established. 0 = Link established in full-duplex mode. Blink or pulse-stretch = Link established in half-duplex mode but collisions are present. |
| 9    | Collision              | 1 = No collision detected.  Blink or pulse-stretch = Collision detected.                                                                                                                              |
| 10   | Activity               | 1 = No activity present.  Blink or pulse-stretch = Activity present (becomes TX activity present if register bit 30.14 is set to 1).                                                                  |
| 11   | Reserved               |                                                                                                                                                                                                       |
| 12   | Auto-Negotiation Fault | 1 = No auto-negotiation fault present.<br>0 = Auto-negotiation fault occurred.                                                                                                                        |
| 13   | Serial Mode            | Serial stream = See "Serial LED Mode," page 27. Only relevant on PHY port 0 and reserved in others.                                                                                                   |
|      |                        |                                                                                                                                                                                                       |

Table 3. LED Mode and Function Summary (continued)

| _ | Mode | Function Name | LED State and Description               |
|---|------|---------------|-----------------------------------------|
| _ | 14   | Force LED Off | 1 = De-asserts the LED <sup>(1)</sup> . |
|   | 15   | Force LED On  | $0 = Asserts the LED^{(2)}$ .           |

<sup>1.</sup> Setting this suppresses the LED blink after reset.

#### 3.10.2 LED Behavior

Several LED behaviors can be programmed into the VSC8634 device. Use the settings in register 30 to program LED behavior, which includes the following:

**LED Combine** Enables an LED to display the status for a combination of primary and secondary modes. This can be enabled or disabled for each LED pin. For example, a copper link running in 1000BASE-T mode and activity present can be displayed with one LED by configuring an LED pin to Link1000/Activity mode. The LED asserts when linked to a 1000BASE-T partner and also blinks or performs pulse-stretch when activity is either transmitted by the PHY or received by the Link Partner. When disabled, the combine feature only provides status of the selected primary function. In this example, only Link1000 asserts the LED, and the secondary mode, activity, does not display if the combine feature is disabled.

**LED Blink or Pulse-Stretch** This behavior is used for activity and collision indication. This can be uniquely configured for each LED pin. Activity and collision events can occur randomly and intermittently throughout the link-up period. Blink is a 50% duty cycle oscillation of asserting and de-asserting an LED pin. Pulse-stretch guarantees that an LED is asserted and de-asserted for a specific period of time when activity is either present or not present. These rates can also be configured using a register setting.

Rate of LED Blink or Pulse-Stretch This behavior controls the LED blink rate or pulse-stretch length when blink/pulse-stretch is enabled on an LED pin. The blink rate, which alternates between a high and low voltage level at a 50% duty cycle, can be set to 2.5 Hz, 5 Hz, 10 Hz, or 20 Hz. For pulse-stretch, the rate can be set to 50 ms, 100 ms, 200 ms, or 400 ms. The blink rate selection for PHY0 globally sets the rate used for all LED pins on all PHY ports.

**LED Pulsing Enable** To provide additional power savings, the LEDs (when asserted) can be pulsed at 5 kHz, 20% duty cycle.

**LED Blink After Reset** The LEDs will blink for one second after power-up and after any time all resets have been de-asserted. This can be disabled through register 19E, bit 11 = 0.

#### 3.10.3 Serial LED Mode

Optionally, the VSC8634 device can be configured so that access to all its LED signals is available through two pins. This option is enabled by setting LED0 on PHY0 to Serial LED mode. When the mode is enabled on PHY0, the device LED0\_0 pin becomes the serial data pin and the LED1\_0 pin becomes the serial clock pin. All other LED pins can still be configured normally. The Serial LED mode clocks the 48 LED status bits on the rising edge of the serial clock. Between each cycle of 48 bits, there is a 25 ms pause. To initialize synchronization, wait until after the first pause, after which the data becomes

valid, before sampling the data on the falling edge of the serial clock. For more information about the LED clock and data timing relationship, see Figure 21, page 80.

The LED behavior settings (in device register 30) can also be used in Serial LED Mode. The controls are used on a per-PHY basis, where the LED combine and LED blink or pulse-stretch setting of LEDO\_n for each PHY is used to control the behavior of each bit of the serial LED stream for each corresponding PHY.

The serial bitstream outputs, 1 through 48, of each LED signal are shown in the following table beginning with PHY port 0 and ending with PHY port 3. The individual signals can be clocked in the order shown.

Table 4. LED Serial Stream Order

| PHY0                            | PHY1                               | PHY2                               | PHY3                               |
|---------------------------------|------------------------------------|------------------------------------|------------------------------------|
| Bit 1. Link/Activity            | Bit 13. Link/Activity              | Bit 25. Link/Activity              | Bit 37. Link/Activity              |
| Bit 2. Link1000/<br>Activity    | Bit 14. Link1000/<br>Activity      | Bit 26. Link1000/<br>Activity      | Bit 38. Link1000/<br>Activity      |
| Bit 3. Link100/<br>Activity     | Bit 15. Link100/<br>Activity       | Bit 27. Link100/<br>Activity       | Bit 39. Link100/<br>Activity       |
| Bit 4. Link10/<br>Activity      | Bit 16. Link10/<br>Activity        | Bit 28. Link10/<br>Activity        | Bit 40. Link10/<br>Activity        |
| Bit 5. Reserved                 | Bit 17. Reserved                   | Bit 29. Reserved                   | Bit 41. Reserved                   |
| Bit 6. Duplex/<br>Collision     | Bit 18. Duplex/<br>Collision       | Bit 30. Duplex/<br>Collision       | Bit 42. Duplex/<br>Collision       |
| Bit 7. Collision                | Bit 19. Collision                  | Bit 31. Collision                  | Bit 43. Collision                  |
| Bit 8. Activity                 | Bit 20. Activity                   | Bit 32. Activity                   | Bit 44. Activity                   |
| Bit 9. Reserved                 | Bit 21. Reserved                   | Bit 33. Reserved                   | Bit 45. Reserved                   |
| Bit 10. TX Activity             | Bit 22. TX Activity                | Bit 34. TX Activity                | Bit 46. TX Activity                |
| Bit 11. RX Activity             | Bit 23. RX Activity                | Bit 35. RX Activity                | Bit 47. RX Activity                |
| Bit 12. Auto- Negotiation Fault | Bit 24. Auto- Negotiation<br>Fault | Bit 36. Auto- Negotiation<br>Fault | Bit 48. Auto- Negotiation<br>Fault |

#### 3.10.4 LED Port Swapping

For additional hardware configuration, the VSC8634 can have its LED ports swapped. This is useful feature to help simplify PCB layout design. Register 15G bits 1:0 controls the LED port swapping mode based on the following table:

Table 5. LED Port Swapping Table

| PHY    | Mode 00 - default | Mode 01          | Mode 10          | Mode 11          |
|--------|-------------------|------------------|------------------|------------------|
| Port 0 | LEDs from Port 0  | LEDs from Port 1 | LEDs from Port 2 | LEDs from Port 3 |
| Port 1 | LEDs from Port 1  | LEDs from Port 0 | LEDs from Port 3 | LEDs from Port 2 |
| Port 2 | LEDs from Port 2  | LEDs from Port 3 | LEDs from Port 0 | LEDs from Port 1 |
| Port 3 | LEDs from Port 3  | LEDs from Port 2 | LEDs from Port 1 | LEDs from Port 0 |

### 3.11 GPIO Pins

The VSC8634 provides up to 16 dedicated general-purpose input/output (GPIO) pins.

All device GPIO pins and their behavior are controlled using registers. For more information, see "General-Purpose I/O Registers," page 65.

### 3.12 Testing Features

The VSC8634 device includes several testing features designed to make it easier to perform system-level debugging and in-system production testing. This section describes the available features.

#### 3.12.1 Ethernet Packet Generator (EPG)

The device EPG can be used at each of the 10/100/1000BASE-T speed settings for Copper Cat5 media to isolate problems between the MAC and the VSC8634 device, or between a locally connected PHY and its remote link partner. Enabling the EPG feature effectively disables all MAC interface transmit pins and selects the EPG as the source for all data transmitted onto the twisted pair interface.

**Important** The EPG is intended for use with laboratory or in-system testing equipment only. Do not use the EPG testing feature when the VSC8634 device is connected to a live network.

To enable the VSC8634 device EPG feature, set the device register bit 29E.15 to 1.

When the EPG is enabled, packet loss occurs during transmission of packets from the MAC to the PHY. However, the PHY receive output pins to the MAC are still active when the EPG is enabled. If it is necessary to disable the MAC receive pins as well, set the register bit 0.10 to 1.

When the device register bit 29E.14 is set to 1, the PHY begins transmitting Ethernet packets based on the settings in registers 29E and 30E. These registers set:

- Source and destination addresses for each packet
- Packet size
- Inter-packet gap
- FCS state
- Transmit duration
- Payload pattern

If register bit 29E.13 is set to 0, register bit 29E.14 is cleared automatically after 30,000,000 packets are transmitted.

### 3.12.2 CRC Counters

Two separate cyclical redundancy checking (CRC) counters are available on all PHYs in the VSC8634 device and resides between the FIFO and SerDes MAC interface. There is a 14-bit good CRC counter available in register bits 18E.13:0 and a separate 8-bit bad CRC counter available in register bits 23E.7:0.

The device CRC counters operate in the 10/100/1000BASE-T mode testing as follows:

- After receiving a packet on the media interface, register bit 18E.15 is set and cleared after being read. The packet then is counted by either the good CRC counter or the bad CRC counter. Both CRC counters are also automatically cleared when read.
- The good CRC counter's highest value is 9,999 packets. After this value is reached, the counter clears on the 10,000th packet and continues to count additional packets beyond that value. The bad CRC counter stops counting when it reaches its maximum counter limit of 255 packets.

#### 3.12.3 Far-End Loopback

The far-end loopback testing feature is enabled by setting register bit 23.3 to 1. When enabled, it forces incoming data from a link partner on the current media interface, into the MAC interface of the PHY, to be retransmitted back to the link partner on the media interface as shown in the following illustration. In addition, the incoming data also appears on the receive data pins of the MAC interface. Data present on the transmit data pins of the MAC interface is ignored when using this testing feature.

Figure 12. Far-End Loopback Diagram



#### 3.12.4 Near-End Loopback

When the near-end loopback testing feature is enabled (by setting the device register bit 0.14 to 1), data on the transmit data pins (TXD) is looped back in the PCS block, onto the device receive data pins (RXD), as shown in the following figure. When using this testing feature, no data is transmitted over the network.

Figure 13. Near-End Loopback Diagram



### 3.12.5 Connector Loopback

The connector loopback testing feature allows the twisted pair interface to be looped back externally. When using this feature, the PHY must be connected to a loopback connector or a loopback cable. Pair A should be connected to pair B, and pair C to pair D, as shown in the following figure. The connector loopback feature functions at all available interface speeds.

Figure 14. Connector Loopback Diagram



When using the connector loopback testing feature, the device auto-negotiation, speed, and duplex configuration is set using device registers 0, 4, and 9. For 1000BASE-T connector loopback, the following additional writes are required. Execute the additional writes in the following order:

- 1. Enable the 1000BASE-T connector loopback. Set register bit 24.0 to 1.
- 2. Disable pair swap correction. Set register bit 18.5 to 1.

#### 3.12.6 SerDes Loopbacks

The SerDes loopback testing feature allows a user to ensure connectivity between the MAC and the PHY. There are several different SerDes loopbacks available, which can help debug SerDes link issues with a MAC/switch/ASIC. In terms of clock reference, all three loopbacks are based on the clock from the link partner. You also have the option to not loopback the data and instead use the recovered clock instead of the clock based on REFCLK. This is useful for debugging the MAC transmitter clock's performance. Register 19E.6:5 sets the specific SerDes loopback for the MAC interface. To enable the MAC interface loopback, set register 19E.7 to 1.

Figure 15. SerDes Loopbacks



### 3.12.7 VeriPHY Cable Diagnostics

The VSC8634 device includes a comprehensive suite of cable diagnostic functions that are available using SMI reads and writes. These functions enable a variety of cable operating conditions and status to be accessed and checked. The VeriPHY<sup>®</sup> suite has the ability to identify the cable length and operating conditions and to isolate a variety of common faults that can occur on the Cat5 twisted pair cabling.

**Note** If a link is established on the twisted pair interface in the 1000BASE-T mode, VeriPHY can run without disrupting the link or disrupting any data transfer. However, if a link is established in 100BASE-TX or 10BASE-T, VeriPHY causes the link to drop while the diagnostics are running. After diagnostics are finished, the link is re-established.

The following diagnostic functions are part of the VeriPHY suite:

- Detecting coupling between cable pairs
- · Detecting cable pair termination
- Determining cable length

**Coupling Between Cable Pairs** Shorted wires, improper termination, or high crosstalk resulting from an incorrect wire map can cause error conditions, such as anomalous coupling between cable pairs. All these conditions can prevent the device from establishing a link in any speed.

Cable Pair Termination  $\,$  Proper termination of Cat5 cable requires a 100  $\Omega$  differential impedance between the positive and negative cable terminals. The IEEE standard 802.3 allows for a termination of as high as 115  $\Omega$  or as low as 85  $\Omega$ . If the termination falls outside of this range, it is reported by the VeriPHY diagnostics as an anomalous termination. The diagnostics can also determine the presence of an open or shorted cable pair.

**Cable Length** When the Cat5 cable in an installation is properly terminated, VeriPHY reports the approximate cable length in meters.

### 3.12.8 IEEE 1149.1 JTAG Boundary Scan

The VSC8634 device supports the Test Access Port (TAP) and Boundary Scan Architecture described in the IEEE standard 1149.1. The device includes an IEEE 1149.1-compliant test interface, often referred to as a "JTAG TAP Interface."

The JTAG boundary scan logic on the VSC8634 device, accessed using its TAP interface, consists of a boundary scan register and other logic control blocks. The TAP controller includes all IEEE-required signals (TMS, TCK, TDI, and TDO), in addition to the optional asynchronous reset signal NTRST.

The following illustration shows the TAP and Boundary Scan Architecture.

Figure 16. Test Access Port and Boundary Scan Architecture Diagram



After a TAP reset, the device identification register is serially connected between TDI and TDO by default. The TAP instruction register is loaded either from a shift register (when a new instruction is shifted in) or, if there is no new instruction in the shift register, a default value of 0110 (IDCODE) is loaded. Using this method, there is always a valid code in the instruction register, and the problem of toggling instruction bits during a shift is avoided. Unused codes are mapped to the BYPASS instruction.

#### 3.12.9 JTAG Instruction Codes

The VSC8634 device supports the following instruction codes:

**EXTEST** Allows tests of the off-chip circuitry and board-level interconnections by sampling input pins and loading data onto output pins. Outputs are driven by the

contents of the boundary-scan cells, which have to be updated with valid values (with the PRELOAD instruction) prior to the EXTEST instruction.

**SAMPLE/PRELOAD** Allows a snapshot of inputs and outputs during normal system operation to be taken and examined. It also allows data values to be loaded into the boundary-scan cells prior to the selection of other boundary-scan test instructions.

**IDCODE** Provides the version number (bits 31:28), part number (bits 27:12), and the manufacturer identity (bits 11:1) to be serially read from the device.

The following table provides information about the meaning of IDCODE binary values stored in the device JTAG registers.

Table 6. JTAG Device Identification Register Description

| Description  | Device Version<br>Number | Model Number        | Manufacturing Identity | LSB |
|--------------|--------------------------|---------------------|------------------------|-----|
| Bit field    | 31 through 28            | 27 through 12       | 11 through 1           | 0   |
| Binary value | 00000                    | 1000 0110 0011 0100 | 001 1001 1000          | 1   |

**CLAMP** Allows the state of the signals driven from the component pins to be determined from the boundary scan register while the bypass register is selected as the serial path between TDI and TDO. While the CLAMP instruction is selected, the signals driven from the component pins do not change.

**HIGHZ** Places the component in a state in which all of its system logic outputs are placed in a high-impedance state. In this state, an in-circuit test system may drive signals onto the connections normally driven by a component output without incurring a risk of damage to the component. This makes it possible to use a board where not all of the components are compatible with the IEEE 1149.1 standard.

**BYPASS** The bypass register contains a single shift-register stage and is used to provide a minimum-length serial path (one TCK clock period) between TDI and TDO to bypass the device when no test operation is required.

The following table provides more information about the location and IEEE compliance of the JTAG instruction codes used in the VSC8634. For more information about these IEEE specifications, visit the IEEE Web site at www.IEEE.org.

Table 7. JTAG Interface Instruction Codes

| Instruction    | Code                          | Selected Register      | Register<br>Width | IEEE 1149.1<br>Specification | IEEE 1149.6<br>Specification |
|----------------|-------------------------------|------------------------|-------------------|------------------------------|------------------------------|
| EXTEST         | 0000                          | Boundary-Scan          | 161               | Mandatory                    |                              |
| SAMPLE/PRELOAD | 0001                          | Boundary-Scan          | 161               | Mandatory                    |                              |
| IDCODE         | 0110                          | Device Identification  | 32                | Optional                     |                              |
| CLAMP          | 0010                          | Bypass Register        | 1                 | Optional                     |                              |
| HIGHZ          | 0011                          | Bypass Register        | 1                 | Optional                     |                              |
| BYPASS         | 1111                          | Bypass Register        | 1                 | Mandatory                    |                              |
| EXTEST_PULSE   | 0100                          | Boundary-Scan Register | 161               |                              | Mandatory                    |
| EXTEST_TRAIN   | 0101                          | Boundary-Scan Register | 161               |                              | Mandatory                    |
| RESERVED       | 0111,<br>1000 through<br>1110 |                        |                   |                              |                              |

### 3.12.10 Boundary Scan Register Cell Order

All inputs and outputs are observed in the boundary scan register cells. All outputs are additionally driven by the contents of boundary scan register cells. Bidirectional pins have all three related boundary scan register cells: input, output, and control.

The complete boundary scan cell order is available as a BSDL file format on the Vitesse Web site at www.vitesse.com.

### 3.12.11 IEEE 1149.6 AC-JTAG Boundary Scan Interface

The IEEE 1149.6 AC-JTAG solution integrated on all SerDes ports of the VSC8634 device extends the capability of IEEE 1149.1 boundary scan for robust board-level testing. This interface is backward-compatible to the IEEE 1149.1 standard.

## 4 Configuration

The VSC8634 device can be configured using two different methods:

- · Setting internal memory registers using the management interface
- · Setting a combination of CMODE pins and registers

### 4.1 Registers

This section provides information about how to configure the VSC8634 device using its internal memory registers and the management interface. For information about configuring the device using the CMODE pins, see "CMODE," page 66.

The VSC8634 device uses three types of registers:

- IEEE standard and main device registers with addresses from 0 to 31
- Extended registers with addresses from 16E through 30E
- General-purpose input and output (GPIO) registers with addresses from 0G to 30G

The following illustration shows the relationship between the device registers and their address spaces.



Figure 17. Register Space Diagram

# 4.1.1 Reserved Registers

For main registers 16 through 31, extended registers 16E through 30E, and GPIO registers 0G through 30G, any bits marked as "Reserved" should be processed as read only and their states as undefined.

### 4.1.2 Reserved Bits

In writing to registers with reserved bits, use a "read-modify-then-write" technique, where the entire register is read but only the intended bits to be changed are modified. Reserved bits cannot be changed and their read state cannot be considered static or unchanging.

# 4.2 IEEE Standard and Main Registers

In the VSC8634 device, the page space of the standard registers consists of the IEEE standard registers and the Vitesse standard registers. The following table lists the names of the registers associated with the addresses as dictated by the IEEE standard.

### Table 8. IEEE 802.3 Standard Registers

| Register Address | Register Name                                   |
|------------------|-------------------------------------------------|
| 0                | Mode control                                    |
| 1                | Mode status                                     |
| 2                | PHY identifier 1                                |
| 3                | PHY identifier 2                                |
| 4                | Auto-negotiation advertisement                  |
| 5                | Auto-negotiation link partner ability           |
| 6                | Auto-negotiation expansion                      |
| 7                | Auto-negotiation next-page transmit             |
| 8                | Auto-negotiation link partner next-page receive |
| 9                | 1000BASE-T control                              |
| 10               | 1000BASE-T status                               |
| 11               | Reserved                                        |
| 12               | Reserved                                        |
| 13               | Reserved                                        |
| 14               | Reserved                                        |
| 15               | 1000BASE-T status extension 1                   |

The following table lists the names of the registers in the main page space of the device. These registers are accessible only when register address 31 is set to 0x0000.

### Table 9. Main Registers

| Register Name                                     |
|---------------------------------------------------|
| 100BASE-TX status extension                       |
| 1000BASE-T status extension 2                     |
| Bypass control                                    |
| Error Counter 1                                   |
| Error Counter 2                                   |
| Error Counter 3                                   |
| Extended control and status                       |
| Extended PHY control 1                            |
| Extended PHY control 2                            |
| Interrupt mask                                    |
| Interrupt status                                  |
| MAC interface auto-negotiation control and status |
| Auxiliary control and status                      |
| LED mode select                                   |
| LED behavior                                      |
|                                                   |

Revision 4.1 June 2009

# Table 9. Main Registers (continued)

| Register Address | Register Name                 |
|------------------|-------------------------------|
| 31               | Extended register page access |

# 4.2.1 Mode Control

The device register at memory address 0 controls several aspects of VSC8634 functionality. The following table shows the available bit settings in this register and what they control.

# Table 10. Mode Control, Address 0 (0x00)

| Bit   | Name                        | Access | Description                                                                                                                                                                                                                                                                                 | Default |
|-------|-----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15    | Software reset              | R/W    | This is a self-clearing bit that restores all serial management interface (SMI) registers to their default state, except for sticky and super sticky bits.  1 = Reset asserted.  0 = Reset de-asserted.  You must wait 4 µs after setting this bit to initiate another SMI register access. | 0       |
| 14    | Loopback                    | R/W    | 1 = Loopback enabled. 0 = Loopback disabled. When loop back is enabled, the device functions at the current speed setting and with the current duplex mode setting (bit 8 of this register).                                                                                                | 0       |
| 13    | LSB for speed selection     | R/W    | See bit 6 below.                                                                                                                                                                                                                                                                            | 0       |
| 12    | Auto-negotiation enable     | R/W    | <ul><li>1 = Auto-negotiation enabled.</li><li>0 = Auto-negotiation disabled.</li></ul>                                                                                                                                                                                                      | 1       |
| 11    | Power-down                  | R/W    | 1 = Power-down enabled.                                                                                                                                                                                                                                                                     | 0       |
| 10    | Isolate                     | R/W    | 1 = Disable MAC interface outputs and ignore MAC interface inputs.                                                                                                                                                                                                                          | 0       |
| 9     | Restart<br>auto-negotiation | R/W    | This is a self-clearing bit.  1 = Restart auto-negotiation on media interface.                                                                                                                                                                                                              | 0       |
| 8     | Duplex                      | R/W    | 1 = Full-duplex.<br>0 = Half-duplex.                                                                                                                                                                                                                                                        | 0       |
| 7     | Collision test enable       | R/W    | 1 = Collision test enabled.                                                                                                                                                                                                                                                                 | 0       |
| 6, 13 | Forced speed selection      | R/W    | MSB = bit 6, LSB = bit 13.<br>00 = 10 Mbps.<br>01 = 100 Mbps.<br>10 = 1000 Mbps.<br>11 = Reserved.                                                                                                                                                                                          | 10      |
| 5:0   | Reserved                    |        |                                                                                                                                                                                                                                                                                             | 000000  |

# 4.2.2 Mode Status

The register at address 1 in the device main registers space allows you to read the currently enabled mode setting. The following table shows possible readouts of this register.

Table 11. Mode Status, Address 1 (0x01)

| Bit | Name                                  | Access | Description                                                                          | Default |
|-----|---------------------------------------|--------|--------------------------------------------------------------------------------------|---------|
| 15  | 100BASE-T4<br>capability              | RO     | 1 = 100BASE-T4 capable.                                                              | 0       |
| 14  | 100BASE-TX FDX capability             | RO     | 1 = 100BASE-TX FDX capable.                                                          | 1       |
| 13  | 100BASE-TX HDX capability             | RO     | 1 = 100BASE-TX HDX capable.                                                          | 1       |
| 12  | 10BASE-T FDX capability               | RO     | 1 = 10BASE-T FDX capable.                                                            | 1       |
| 11  | 10BASE-T HDX capability               | RO     | 1 = 10BASE-T HDX capable.                                                            | 1       |
| 10  | 100BASE-T2 FDX capability             | RO     | 1 = 100BASE-T2 FDX capable.                                                          | 0       |
| 9   | 100BASE-T2 HDX capability             | RO     | 1 = 100BASE-T2 HDX capable.                                                          | 0       |
| 8   | Extended status enable                | RO     | 1 = Extended status information present in register 15.                              | 1       |
| 7   | Reserved                              | RO     |                                                                                      | 0       |
| 6   | Preamble<br>suppression<br>capability | RO     | <ul><li>1 = MF preamble may be suppressed.</li><li>0 = MF always required.</li></ul> | 1       |
| 5   | Auto-negotiation complete             | RO     | 1 = Auto-negotiation complete.                                                       | 0       |
| 4   | Remote fault                          | RO     | This bit latches high. 1 = Far-end fault detected.                                   | 0       |
| 3   | Auto-negotiation capability           | RO     | 1 = Auto-negotiation capable.                                                        | 1       |
| 2   | Link status                           | RO     | This bit latches low. 1 = Link is up.                                                | 0       |
| 1   | Jabber detect                         | RO     | This bit latches high. 1 = Jabber condition detected.                                | 0       |
| 0   | Extended capability                   | RO     | 1 = Extended register capable.                                                       | 1       |
|     |                                       |        |                                                                                      |         |

# 4.2.3 Device Identification

All 16 bits in both register 2 and register 3 in the VSC8634 device are used to provide information associated with aspects of the device identification. The following tables list the readouts you can expect.

# Table 12. Identifier 1, Address 2 (0x02)

| Bit  | Name                                     | Access | Description                      | Default |
|------|------------------------------------------|--------|----------------------------------|---------|
| 15:0 | Organizationally unique identifier (OUI) | RO     | OUI most significant bits (3:18) | 0x0007  |

# Table 13. Identifier 2, Address 3 (0x03)

| Bit   | Name                   | Access | Description                        | Default |
|-------|------------------------|--------|------------------------------------|---------|
| 15:10 | OUI                    | RO     | OUI least significant bits (19:24) | 0x0001  |
| 9:4   | Vitesse model number   | RO     | VSC8634 (0×24)                     | 100100  |
| 3:0   | Device revision number | RO     |                                    | 0000    |

# 4.2.4 Auto-Negotiation Advertisement

The bits in address 4 in the main registers space control the VSC8634 device ability to notify other devices of the status of its auto-negotiation feature. The following table shows the available settings and readouts.

### Table 14. Device Auto-Negotiation Advertisement, Address 4 (0x04)

| Bit | Name                           | Access | Description                     | Default |
|-----|--------------------------------|--------|---------------------------------|---------|
| 15  | Next page transmission request | R/W    | 1 = Request enabled             | 0       |
| 14  | Reserved                       | RO     |                                 | 0       |
| 13  | Transmit remote fault          | R/W    | 1 = Enabled                     | 0       |
| 12  | Reserved                       | R/W    |                                 | 0       |
| 11  | Advertise asymmetric pause     | R/W    | 1 = Advertises asymmetric pause | CMODE   |
| 10  | Advertise symmetric pause      | R/W    | 1 = Advertises symmetric pause  | CMODE   |
| 9   | Advertise<br>100BASE-T4        | R/W    | 1 = Advertises 100BASE-T4       | 0       |
| 8   | Advertise<br>100BASE-TX FDX    | R/W    | 1 = Advertise 100BASE-TX FDX    | CMODE   |
| 7   | Advertise<br>100BASE-TX HDX    | R/W    | 1 = Advertises 100BASE-TX HDX   | CMODE   |
| 6   | Advertise<br>10BASE-T FDX      | R/W    | 1 = Advertises 10BASE-T FDX     | CMODE   |
| 5   | Advertise<br>10BASE-T HDX      | R/W    | 1 = Advertises 10BASE-T HDX     | CMODE   |
| 4:0 | Advertise selector             | R/W    |                                 | 00001   |

# 4.2.5 Link Partner Auto-Negotiation Capability

The bits in main register 5 enable you to determine if the Cat5 link partner (LP) used with the VSC8634 device is compatible with the auto-negotiation functionality.

Table 15. Auto-Negotiation Link Partner Ability, Address 5 (0x05)

| Bit | Name                                    | Access | Description                     | Default |
|-----|-----------------------------------------|--------|---------------------------------|---------|
| 15  | LP next page<br>transmission<br>request | RO     | 1 = Requested                   | 0       |
| 14  | LP acknowledge                          | RO     | 1 = Acknowledge                 | 0       |
| 13  | LP remote fault                         | RO     | 1 = Remote fault                | 0       |
| 12  | Reserved                                | RO     |                                 | 0       |
| 11  | LP advertise asymmetric pause           | RO     | 1 = Capable of asymmetric pause | 0       |
| 10  | LP advertise symmetric pause            | RO     | 1 = Capable of symmetric pause  | 0       |
| 9   | LP advertise<br>100BASE-T4              | RO     | 1 = Capable of 100BASE-T4       | 0       |
| 8   | LP advertise<br>100BASE-TX FDX          | RO     | 1 = Capable of 100BASE-TX FDX   | 0       |
| 7   | LP advertise<br>100BASE-TX HDX          | RO     | 1 = Capable of 100BASE-TX HDX   | 0       |
| 6   | LP advertise<br>10BASE-T FDX            | RO     | 1 = Capable of 10BASE-T FDX     | 0       |
| 5   | LP advertise<br>10BASE-T HDX            | RO     | 1 = Capable of 10BASE-T HDX     | 0       |
| 4:0 | LP advertise selector                   | RO     |                                 | 00000   |

# 4.2.6 Auto-Negotiation Expansion

The bits in main register 6 work together with those in register 5 to indicate the status of the LP auto-negotiation functioning. The following table shows the available settings and readouts.

Table 16. Auto-Negotiation Expansion, Address 6 (0x06)

| Bit  | Name                           | Access | Description                                          | Default    |
|------|--------------------------------|--------|------------------------------------------------------|------------|
| 15:5 | Reserved                       | RO     |                                                      | 0000000000 |
| 4    | Parallel detection fault       | RO     | This bit latches high. 1 = Parallel detection fault. | 0          |
| 3    | LP next page capable           | RO     | 1 = LP is next page capable.                         | 0          |
| 2    | Local PHY next page capable    | RO     | 1 = Local PHY is next page capable.                  | 1          |
| 1    | Page received                  | RO     | This bit latches low. 1 = New page is received.      | 0          |
| 0    | LP is auto-negotiation capable | RO     | 1 = LP is capable of auto-negotiation.               | 0          |

# 4.2.7 Transmit Auto-Negotiation Next Page

The settings in register 7 in the main registers space provide information about the number of pages in an auto-negotiation sequence. The following table shows the settings available.

### Table 17. Auto-Negotiation Next Page Transmit, Address 7 (0x07)

| Bit  | Name                         | Access | Description                                                          | Default         |
|------|------------------------------|--------|----------------------------------------------------------------------|-----------------|
| 15   | Next page                    | R/W    | 1 = More pages follow                                                | 0               |
| 14   | Reserved                     | RO     |                                                                      | 0               |
| 13   | Message page                 | R/W    | 1 = Message page<br>0 = Unformatted page                             | 1               |
| 12   | Acknowledge 2                | R/W    | 1 = Complies with request<br>0 = Cannot comply with request          | 0               |
| 11   | Toggle                       | RO     | 1 = Previous transmitted LCW = 0<br>0 = Previous transmitted LCW = 1 | 0               |
| 10:0 | Message<br>/unformatted code | R/W    |                                                                      | 0000000<br>0001 |

# 4.2.8 Auto-Negotiation Link Partner Next Page Receive

The bits in register 8 of the main register space work together with register 7 to determine certain aspects of the LP auto-negotiation. The following table shows the possible readouts.

# Table 18. Auto-Negotiation LP Next Page Receive, Address 8 (0x08)

| Bit  | Name                            | Access | Description                                                          | Default    |
|------|---------------------------------|--------|----------------------------------------------------------------------|------------|
| 15   | LP next page                    | RO     | 1 = More pages follow                                                | 0          |
| 14   | Acknowledge                     | RO     | 1 = LP acknowledge                                                   | 0          |
| 13   | LP message page                 | RO     | 1 = Message page<br>0 = Unformatted page                             | 0          |
| 12   | LP Acknowledge 2                | RO     | 1 = LP complies with request                                         | 0          |
| 11   | LP toggle                       | RO     | 1 = Previous transmitted LCW = 0<br>0 = Previous transmitted LCW = 1 | 0          |
| 10:0 | LP message<br>/unformatted code | RO     |                                                                      | 0000000000 |

### 4.2.9 1000BASE-T Control

The VSC8634 device's 1000BASE-T functionality is controlled by the bits in register 9 of the main register space. The following table shows the settings and readouts available.

Table 19. 1000BASE-T Control, Address 9 (0x09)

| Bit   | Name                                    | Access | Description                                                                                                                                                                                                                                            | Default |
|-------|-----------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:13 | Transmitter<br>test mode                | R/W    | 000 = Normal.<br>001 = Mode 1: Transmit waveform test.<br>010 = Mode 2: Transmit jitter test as master.<br>011 = Mode 3: Transmit jitter test as slave.<br>100 = Mode 4: Transmitter distortion test.<br>101 to 111 = Reserved: Operation not defined. | 000     |
| 12    | Master/slave<br>manual<br>configuration | R/W    | 1 = Master/slave manual configuration enabled.                                                                                                                                                                                                         | 0       |
| 11    | Master/slave<br>value                   | R/W    | This register is only valid when bit 9.12 is set to 1.  1 = Configure PHY as master during negotiation.  0 = Configure PHY as slave during negotiation.                                                                                                | 0       |
| 10    | Port type                               | R/W    | 1 = Multi-port device.<br>0 = Single-port device.                                                                                                                                                                                                      | 1       |
| 9     | 1000BASE-T<br>FDX capability            | R/W    | 1 = PHY is 1000BASE-T FDX capable.                                                                                                                                                                                                                     | CMODE   |
| 8     | 1000BASE-T<br>HDX capability            | R/W    | 1 = PHY is 1000BASE-T HDX capable.                                                                                                                                                                                                                     | CMODE   |
| 7:0   | Reserved                                | R/W    |                                                                                                                                                                                                                                                        | 0x00    |

**Note** Transmitter Test mode (bits 15:13) operates in the manner described in IEEE standard 802.3, section 40.6.1.1.2. When using any of the Transmitter Test modes, the Auto-Media Sense functionality must be disabled. For more information, see "Extended PHY Control Set 1," page 50.

### 4.2.10 1000BASE-T Status

The bits in register 10 of the main register space allow you to read the status of the 1000BASE-T communications enabled in the device. The following table shows the readouts.

Table 20. 1000BASE-T Status, Address 10 (0x0A)

| Bit | Name                                        | Access | Description                                                                                                               | Default |
|-----|---------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | Master/slave<br>configuration fault         | RO     | This bit latches high.  1 = Master/slave configuration fault detected.  0 = No master/slave configuration fault detected. | 0       |
| 14  | Master/slave<br>configuration<br>resolution | RO     | <ul><li>1 = Local PHY configuration resolved to master.</li><li>0 = Local PHY configuration resolved to slave.</li></ul>  | 1       |
| 13  | Local receiver status                       | RO     | 1 = Local receiver is operating normally.                                                                                 | 0       |

Table 20. 1000BASE-T Status, Address 10 (0x0A) (continued)

| Bit | Name                         | Access | Description                    | Default |
|-----|------------------------------|--------|--------------------------------|---------|
| 12  | Remote receiver status       | RO     | 1 = Remote receiver OK.        | 0       |
| 11  | LP 1000BASE-T FDX capability | RO     | 1 = LP 1000BASE-T FDX capable. | 0       |
| 10  | LP 1000BASE-T HDX capability | RO     | 1 = LP 1000BASE-T HDX capable. | 0       |
| 9:8 | Reserved                     | RO     |                                | 00      |
| 7:0 | Idle error count             | RO     | This is a self-clearing bit.   | 0x00    |

### 4.2.11 1000BASE-T Status Extension 1

Register 15 provides additional information about the operation of the device 1000BASE-T communications. The following table shows the readouts available.

### Table 21. 1000BASE-T Status Extension 1, Address 15 (0x0F)

| Bit  | Name                      | Access | Description                       | Default |
|------|---------------------------|--------|-----------------------------------|---------|
| 15   | 1000BASE-X FDX capability | RO     | 1 = PHY is 1000BASE-X FDX capable | 0       |
| 14   | 1000BASE-X HDX capability | RO     | 1 = PHY is 1000BASE-X HDX capable | 0       |
| 13   | 1000BASE-T FDX capability | RO     | 1 = PHY is 1000BASE-T FDX capable | 1       |
| 12   | 1000BASE-T HDX capability | RO     | 1 = PHY is 1000BASE-T HDX capable | 1       |
| 11:0 | Reserved                  | RO     |                                   | 0x000   |

### 4.2.12 100BASE-TX Status Extension

Register 16 in the main registers page space of the VSC8634 device provides additional information about the status of the device's 100BASE-TX operation.

Table 22. 100BASE-TX Status Extension, Address 16 (0x10)

| Bit | Name                           | Access | Description                                                                | Default |
|-----|--------------------------------|--------|----------------------------------------------------------------------------|---------|
| 15  | 100BASE-TX<br>Descrambler      | RO     | 1 = Descrambler locked.                                                    | 0       |
| 14  | 100BASE-TX lock<br>error       | RO     | This is a self-clearing bit.  1 = Lock error detected.                     | 0       |
| 13  | 100BASE-TX<br>disconnect state | RO     | This is a self-clearing bit.  1 = PHY 100BASE-TX link disconnect detected. | 0       |
| 12  | 100BASE-TX current link status | RO     | 1 = PHY 100BASE-TX link active.                                            | 0       |
| 11  | 100BASE-TX receive error       | RO     | This is a self-clearing bit.  1 = Receive error detected.                  | 0       |

Table 22. 100BASE-TX Status Extension, Address 16 (0x10) (continued)

| Bit | Name                         | Access | Description                                                                 | Default |
|-----|------------------------------|--------|-----------------------------------------------------------------------------|---------|
| 10  | 100BASE-TX<br>transmit error | RO     | This is a self-clearing bit.  1 = Transmit error detected.                  | 0       |
| 9   | 100BASE-TX SSD<br>error      | RO     | This is a self-clearing bit.  1 = Start-of-stream delimiter error detected. | 0       |
| 8   | 100BASE-TX ESD<br>error      | RO     | This is a self-clearing bit.  1 = End-of-stream delimiter error detected.   | 0       |
| 7:0 | Reserved                     | RO     |                                                                             |         |

### 4.2.13 1000BASE-T Status Extension 2

The second status extension register is at address 17 in the device main registers space. It provides information about another set of parameters associated with 1000BASE-T communications. For information about the first status extension register, see Table 22, page 45.

Table 23. 1000BASE-T Status Extension 2, Address 17 (0x11)

| Bit | Name                               | Access | Description                                                                 | Default |
|-----|------------------------------------|--------|-----------------------------------------------------------------------------|---------|
| 15  | 1000BASE-T<br>descrambler          | RO     | 1 = Descrambler locked.                                                     | 0       |
| 14  | 1000BASE-T lock<br>error           | RO     | This is a self-clearing bit.  1 = Lock error detected.                      | 0       |
| 13  | 1000BASE-T<br>disconnect state     | RO     | This is a self-clearing bit.  1 = PHY 1000BASE-T link disconnect detected.  | 0       |
| 12  | 1000BASE-T current link status     | RO     | 1 = PHY 1000BASE-T link active.                                             | 0       |
| 11  | 1000BASE-T receive error           | RO     | This is a self-clearing bit.  1 = Receive error detected.                   | 0       |
| 10  | 1000BASE-T<br>transmit error       | RO     | This is a self-clearing bit.  1 = Transmit error detected.                  | 0       |
| 9   | 1000BASE-T SSD<br>error            | RO     | This is a self-clearing bit.  1 = Start-of-stream delimiter error detected. | 0       |
| 8   | 1000BASE-T ESD<br>error            | RO     | This is a self-clearing bit.  1 = End-of-stream delimiter error detected.   | 0       |
| 7   | 1000BASE-T carrier extension error | RO     | This is a self-clearing bit.  1 = Carrier extension error detected.         | 0       |
| 6   | Non-compliant<br>BCM5400 detected  | RO     | 1 = Non-compliant BCM5400 link partner detected.                            | 0       |
| 5   | MDI crossover error                | RO     | 1 = MDI crossover error was detected.                                       | 0       |
| 4:0 | Reserved                           | RO     |                                                                             |         |

# 4.2.14 Bypass Control

The bits in the Bypass Control register in the VSC8634 device control aspects of functionality in effect when the device is disabled so that traffic can bypass it in your design. The following table shows the settings available.

Table 24. Bypass Control, Address 18 (0x12)

| Bit | Name                                                  | Access | Description                                                                                  | Default |
|-----|-------------------------------------------------------|--------|----------------------------------------------------------------------------------------------|---------|
| 15  | Transmit disable                                      | R/W    | 1 = PHY transmitter disabled.                                                                | 0       |
| 14  | 4B5B<br>encoder/decoder                               | R/W    | 1 = Bypass 4B/5B encoder/decoder.                                                            | 0       |
| 13  | Scrambler                                             | R/W    | 1 = Bypass scrambler.                                                                        | 0       |
| 12  | De-scrambler                                          | R/W    | 1 = Bypass de-scrambler.                                                                     | 0       |
| 11  | PCS receive                                           | R/W    | 1 = Bypass PCS receiver.                                                                     | 0       |
| 10  | PCS transmit                                          | R/W    | 1 = Bypass PSC transmit.                                                                     | 0       |
| 9   | LFI timer                                             | R/W    | 1 = Bypass Link Fail Inhibit (LFI) timer.                                                    | 0       |
| 8   | Reserved                                              | RO     |                                                                                              |         |
| 7   | HP Auto MDI/MDI-X<br>at forced 10/100                 | R/W    | This is a sticky bit.  1 = Disable Auto MDI/MDI-X at forced  10/100 speeds.                  | 1       |
| 6   | Non-compliant<br>BCM5400 detect<br>disable            | R/W    | This is a sticky bit.  1 = Disable non-compliant BCM5400 detection.                          | 0       |
| 5   | Disable pair swap correction                          | R/W    | This is a sticky bit.  1 = Disable the automatic pair swap correction.                       | 0       |
| 4   | Disable polarity correction                           | R/W    | This is a sticky bit.  1 = Disable polarity inversion correction on each subchannel.         | 0       |
| 3   | Parallel detect<br>control                            | R/W    | This is a sticky bit.  1 = Do not ignore advertised ability.  0 = Ignore advertised ability. | 1       |
| 2   | Pulse shaping filter                                  | R/W    | 1 = Disable pulse shaping filter.                                                            | 0       |
| 1   | Disable automatic<br>1000BASE-T next<br>page exchange | R/W    | This is a sticky bit.  1 = Disable automatic 1000BASE-T next page exchanges.                 | 0       |
| 0   | CLKOUT output<br>enable                               | R/W    | This is a sticky bit. 1 = Enable clock output pin.                                           | CMODE   |

**Note** If bit 18.1 is set to 1 in this register, automatic exchange of next pages is disabled, and control is returned to the user through the SMI after the base page is exchanged. The user then must send the correct sequence of next pages to the link partner, determine the common capabilities, and force the device into the correct configuration following the successful exchange of pages.

### 4.2.15 Error Counter 1

The bits in register 19 provide an error counter. The following table shows the settings available.

### Table 25. Extended Control and Status, Address 19 (0x13)

| Bit  | Name                                   | Access | Description                                                                               | Default |
|------|----------------------------------------|--------|-------------------------------------------------------------------------------------------|---------|
| 15:8 | Reserved                               | RO     |                                                                                           |         |
| 7:0  | 100BASE-TX<br>receive error<br>counter | RO     | 8-bit counter that saturates when it reaches 255. These bits are self-clearing when read. | 0x00    |

### 4.2.16 Error Counter 2

The bits in register 20 provide an error counter. The following table shows the settings available.

# Table 26. Extended Control and Status, Address 20 (0x14)

| Bit  | Name                             | Access | Description                                                                               | Default |
|------|----------------------------------|--------|-------------------------------------------------------------------------------------------|---------|
| 15:8 | Reserved                         | RO     |                                                                                           |         |
| 7:0  | 100BASE-TX false carrier counter | RO     | 8-bit counter that saturates when it reaches 255. These bits are self-clearing when read. | 0x00    |

### 4.2.17 Error Counter 3

The bits in register 21 provide an error counter. The following table shows the settings available.

### Table 27. Extended Control and Status, Address 21 (0x15)

| Bit  | Name                                       | Access | Description                                                                               | Default |
|------|--------------------------------------------|--------|-------------------------------------------------------------------------------------------|---------|
| 15:8 | Reserved                                   | RO     |                                                                                           |         |
| 7:0  | Copper media link<br>disconnect<br>counter | RO     | 8-bit counter that saturates when it reaches 255. These bits are self-clearing when read. | 0x00    |

### 4.2.18 Extended Control and Status

The bits in register 22 provide additional device control and readouts. The following table shows the settings available.

### Table 28. Extended Control and Status, Address 22 (0x16)

| Bit | Name                        | Access | Description                                                                             | Default |
|-----|-----------------------------|--------|-----------------------------------------------------------------------------------------|---------|
| 15  | Force 10BASE-T<br>link high | R/W    | This is a sticky bit.  1 = Bypass link integrity test.  0 = Enable link integrity test. | 0       |

Table 28. Extended Control and Status, Address 22 (0x16) (continued)

| Bit   | Name                         | Access | Description                                                                                                                  | Default |
|-------|------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------|---------|
| 14    | Jabber detect<br>disable     | R/W    | This is a sticky bit. 1 = Disable jabber detect.                                                                             | 0       |
| 13    | Disable 10BASE-T echo        | R/W    | This is a sticky bit. 1 = Disable 10BASE-T echo.                                                                             | 1       |
| 12    | Disable SQE mode             | R/W    | This is a sticky bit. 1 = Disable SQE mode.                                                                                  | 1       |
| 11:10 | 10BASE-T squelch<br>control  | R/W    | This is a sticky bit.  00 = Normal squelch.  01 = Low squelch.  10 = High squelch.  11 = Reserved.                           | 00      |
| 9     | Sticky reset enable          | R/W    | This is a super-sticky bit.<br>1 = Enabled.                                                                                  | 1       |
| 8     | EOF Error                    | RO     | This bit is self-clearing. 1 = EOF error detected.                                                                           | 0       |
| 7     | 10BASE-T<br>disconnect state | RO     | This bit is self-clearing. 1 = 10BASE-T link disconnect detected.                                                            | 0       |
| 6     | 10BASE-T link<br>status      | RO     | 1 = 10BASE-T link active.                                                                                                    | 0       |
| 5:3   | Reserved                     | RO     |                                                                                                                              |         |
| 2:1   | CRS control                  | R/W    | Carrier sense control. The effect of each setting depends on whether it is half-duplex or full-duplex operation.             | 00      |
|       |                              |        | For half-duplex operation:  00 = Receiving + transmitting.  01 = Receiving + transmitting.  10 = Receiving.  11 = Receiving. |         |
|       |                              |        | For full-duplex operation:  00 = Receiving.  01 = No carrier sensing.  10 = Receiving.  11 = No carrier sensing.             |         |
| 0     | SMI broadcast write          | R/W    | This is a sticky bit.<br>1 = Enabled.                                                                                        | 0       |

The following information applies to the extended control and status bits:

- When bit 22.15 is set, the link integrity state machine is bypassed and the PHY is forced into a link pass status.
- When bits 22.11:10 are set to 00, the squelch threshold levels are based on the IEEE standard for 10BASE-T. When set to 01, the squelch level is decreased, which may improve the bit error rate performance on long loops. When set to 10, the squelch level is increased and may improve the bit error rate in high-noise environments.
- When bit 22.9 is set, all sticky register bits retain their values during a software reset. Clearing this bit causes all sticky register bits to change to their default

- values upon software reset. Super-sticky bits retain their values upon software reset regardless of the setting of bit 22.9.
- When bit 22.0 is set, if a write to any PHY register (registers 0 through 31, including extended registers), the same write is broadcast to all PHYs. For example, if bit 22.0 is set to 1 and a write to PHY\_0 is executed (register 0 is set to 0x1040), all PHYs' register 0s are set to 0x1040. Disabling this bit restores normal PHY write operation. Reads are still possible when this bit is set, but the value that is read corresponds only to the particular PHY being addressed.

### 4.2.19 Extended PHY Control Set 1

The bits in the extended control set control the MAC auto-negotiation function, the SerDes functions, and report SGMII alignment errors. The following table shows the settings available.

### Table 29. Extended PHY Control 1, Address 23 (0x17)

| Bit   | Name                           | Access | Description                                                                 | Default |
|-------|--------------------------------|--------|-----------------------------------------------------------------------------|---------|
| 15:14 | Reserved                       | RO     |                                                                             |         |
| 13    | MAC interface auto-negotiation | R/W    | This is a super-sticky bit.<br>1 = Enabled.                                 | CMODE   |
| 12    | MAC interface mode             | R/W    | This is a super-sticky bit.  1 = 1000BASE-X.  0 = SGMII.                    | 0       |
| 11:4  | Reserved                       | RO     |                                                                             |         |
| 3     | Far-end loopback<br>mode       | R/W    | 1 = Enabled.                                                                | 0       |
| 2     | Reserved                       | RO     |                                                                             |         |
| 1     | SGMII alignment error status   | RO     | This is a self-clearing bit.  1 = Alignment error detected since last read. | 0       |
| 0     | Reserved                       | RO     |                                                                             |         |

**Note** After configuring bits 13:8 of the extended PHY control register set 1, a software reset (register 0, bit 15) must be written to change the device operating mode. If bits 13:8 are read before the software reset has taken place, then the bits only indicate the actual operating mode and not the pending operating mode.

### 4.2.20 Extended PHY Control Set 2

The second set of extended controls is located in register 24 in the main register space for the device. The following table shows the settings and readouts available.

Table 30. Extended PHY Control 2, Address 24 (0x18)

| Bit   | Name                                           | Access | Description                                                                                                                                                                                                                                                            | Default |
|-------|------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:13 | 100BASE-TX edge<br>rate control                | R/W    | This is a sticky bit.  O11 = +5 Edge rate (slowest).  O10 = +4 Edge rate.  O01 = +3 Edge rate.  O00 = +2 Edge rate.  111 = +1 Edge rate.  110 = Default edge rate.  101 = -1 Edge rate.  100 = -2 Edge rate (fastest).                                                 | 110     |
| 12    | PICMG 2.16 reduced power mode                  | R/W    | This is a sticky bit.<br>1 = Enabled.                                                                                                                                                                                                                                  | 0       |
| 11:9  | Reserved                                       | RO     |                                                                                                                                                                                                                                                                        |         |
| 8:7   | SGMII input<br>preamble                        | R/W    | This is a sticky bit.  00 = No SGMII preamble required.  01 = One-byte SGMII preamble required.  10 = Two-byte SGMII preamble required.  11 = Reserved.                                                                                                                | 00      |
| 6     | SGMII output<br>preamble                       | R/W    | This is a sticky bit.  0 = No SGMII preamble.  1 = Two-byte SGMII preamble.                                                                                                                                                                                            | 1       |
| 5:4   | Jumbo packet mode                              | R/W    | This is a sticky bit.  00 = Normal IEEE 1.5 kB packet length.  01 = 9 kB jumbo packet length (12 kB with 60 ppm or better reference clock).  10 = 12 kB jumbo packet length (16 kB with 70 ppm or better reference clock).  11 = Reserved.                             | 00      |
| 3:1   | 100BASE-TX<br>transmitter<br>amplitude control | R/W    | 011 = +3 Amplitude setting (largest).<br>010 = +2 Amplitude setting.<br>001 = +1 Amplitude setting.<br>000 = Default amplitude.<br>111 = -1 Amplitude setting.<br>110 = -2 Amplitude setting.<br>101 = -3 Amplitude setting.<br>100 = -4 Amplitude setting (smallest). | 000     |
| 0     | 1000BASE-T<br>connector loopback               | R/W    | 1 = Enabled.                                                                                                                                                                                                                                                           | 0       |

**Note** When bits 5:4 are set to Jumbo Packet mode, the default maximum packet values are based on 100 ppm driven reference clock to the device. Controlling the ppm offset between the MAC and the PHY as specified in the bit description results in a higher Jumbo packet length.

# 4.2.21 Interrupt Mask

The bits in register 25 control the device interrupt mask. The following table shows the settings available.

Table 31. Interrupt Mask, Address 25 (0x19)

| Bit | Name                                    | Access | Description                           | Default |
|-----|-----------------------------------------|--------|---------------------------------------|---------|
| 15  | MDINT interrupt status enable           | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 14  | Speed state change mask                 | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 13  | Link state change mask                  | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 12  | FDX state change mask                   | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 11  | Auto-negotiation error mask             | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 10  | Auto-negotiation complete mask          | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 9   | Inline powered device (PoE) detect mask | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 8   | Symbol error interrupt mask             | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 7   | Reserved                                | RO     |                                       |         |
| 6   | TX FIFO over/underflow interrupt mask   | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 5   | RX FIFO over/underflow interrupt mask   | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 4   | Reserved                                | RO     |                                       |         |
| 3   | False-carrier interrupt mask            | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 2   | Link speed downshift detect mask        | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 1   | Master/Slave resolution error mask      | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |
| 0   | RX_ER interrupt mask                    | R/W    | This is a sticky bit.<br>1 = Enabled. | 0       |

**Note** When bit 25.15 is set, the MDINT pin is enabled. When enabled, the state of this pin reflects the state of bit 26.15. Clearing this bit only inhibits the MDINT pin from being asserted. Also, before enabling this bit, read register 26 to clear any previously inactive interrupt pendings that will cause bit 25.15 to be set.

# 4.2.22 Interrupt Status

The status of interrupts already written to the device are available for reading from register 26 in the main registers space. The following table shows the readouts you can expect.

Table 32. Interrupt Status, Address 26 (0x1A)

| Bit | Name                                 | Access | Description                                            | Default |
|-----|--------------------------------------|--------|--------------------------------------------------------|---------|
| 15  | Interrupt status                     | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 14  | Speed state change status            | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 13  | Link state change status             | RO     | This is a self-clearing bit.<br>1 = Interrupt pending. | 0       |
| 12  | FDX state change status              | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 11  | Auto-negotiation error status        | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 10  | Auto-negotiation complete status     | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 9   | Inline powered device detect status  | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 8   | Symbol error status                  | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 7   | Reserved                             | RO     |                                                        |         |
| 6   | TX FIFO over/underflow detect status | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 5   | RX FIFO over/underflow detect status | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 4   | Reserved                             | RO     |                                                        |         |
| 3   | False-carrier interrupt status       | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 2   | Link speed downshift detect status   | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 1   | Master/Slave resolution error status | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |
| 0   | RX_ER interrupt status               | RO     | This is a self-clearing bit.  1 = Interrupt pending.   | 0       |

The following information applies to the interrupt status bits:

- All set bits in this register are cleared after being read (self-clearing). If bit 26.15 is set, the cause of the interrupt can be read by reading bits 26.14:0.
- For bits 26.14 and 26.12, bit 0.12 must be set for this interrupt to assert.
- For bit 26.7, register 19E bit 4 must be set for this interrupt to assert.
- For bit 26.2, bits 4.8:5 must be set for this interrupt to assert.
- For bit 26.0, this interrupt will not occur when RX\_ER is used for carrier-extension decoding of a link-partner's data transmission.

Revision 4.1 June 2009

# 4.2.23 MAC Interface Auto-Negotiation Control and Status

Device auto-negotiation for the MAC interface is controlled in register 27. The same register is used to check the status of those parameters. The following table shows the settings available.

Table 33. MAC Auto-Negotiation Control and Status, Address 27 (0x1B)

| Bit | Name                                                     | Access | Description                                                                                                                                                                                                    | Default |
|-----|----------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | MAC or media<br>interlock                                | R/W    | This is a sticky bit.  1 = MAC interface disabled when media link down.  0 = MAC interface not suppressed by media link status.                                                                                | 0       |
| 14  | MAC or media<br>restart<br>auto-negotiation<br>interlock | R/W    | This is a sticky bit.  1 = MAC interface restarts its auto-negotiation if the media link changes.  0 = MAC interface does not automatically change if media link changes.                                      | 0       |
| 13  | MAC interface<br>auto-negotiation<br>auto-sense          | R/W    | This is a sticky bit.  1 = If MAC auto-negotiation is enabled, this allows the MAC interface to be able to link to MACs with auto-negotiation enabled and disabled.  0 = Normal MAC auto-negotiation behavior. | 0       |
| 12  | MAC interface<br>auto-negotiation<br>restart             | R/W    | This is a self-clearing bit.  1 = Restart auto-negotiation.                                                                                                                                                    | 0       |
| 11  | MAC link partner restart request                         | RO     | This is a self-clearing bit. Indicates a restart auto-negotiation request from a MAC link partner has occurred.                                                                                                | 0       |
| 10  | Reserved                                                 | RO     |                                                                                                                                                                                                                |         |
| 9:8 | Remote fault detected from MAC                           | RO     | Corresponds to the remote fault bits sent by the MAC during auto-negotiation.                                                                                                                                  | 00      |
| 7   | Asymmetric pause advertised by the MAC                   | RO     | Corresponds to the asymmetric pause bit sent by the MAC during auto-negotiation.                                                                                                                               | 0       |
| 6   | Symmetric pause advertised by the MAC                    | RO     | Corresponds to the symmetric pause bit sent by the MAC during auto-negotiation.                                                                                                                                | 0       |
| 5   | Full-duplex<br>advertised by the<br>MAC                  | RO     | Corresponds to the full-duplex bit sent by the MAC during auto-negotiation.                                                                                                                                    | 0       |
| 4   | Half-duplex<br>advertised by the<br>MAC                  | RO     | Corresponds to the half-duplex bit sent by the MAC during auto-negotiation.                                                                                                                                    | 0       |
| 3   | MAC<br>auto-negotiation<br>capable                       | RO     | 1 = MAC is auto-negotiation capable.                                                                                                                                                                           | 0       |
| 2   | MAC interface link status                                | RO     | 1 = The MAC interface is actively linked.                                                                                                                                                                      | 0       |
| 1   | MAC interface<br>auto-negotiation<br>complete            | RO     | 1 = The MAC interface auto-negotiation is complete.                                                                                                                                                            | 0       |

Table 33. MAC Auto-Negotiation Control and Status, Address 27 (0x1B) (continued)

| Bit | Name                        | Access | Description                                               | Default |
|-----|-----------------------------|--------|-----------------------------------------------------------|---------|
| 0   | MAC interface signal detect | RO     | 1 = The MAC interface internal signal detect is asserted. | 0       |

# 4.2.24 Device Auxiliary Control and Status

Register 28 provides control and status information for several device functions not controlled or monitored by other device registers. The following table shows the settings available and the readouts you can expect.

Table 34. Auxiliary Control and Status, Address 28 (0x1C)

| Bit | Name                                        | Access | Description                                                                                                                                                                     | Default |
|-----|---------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | Auto-negotiation complete                   | RO     | Duplicate of bit 1.5.                                                                                                                                                           | 0       |
| 14  | Auto-negotiation disabled                   | RO     | Inverted duplicate of bit 0.12.                                                                                                                                                 | 0       |
| 13  | MDI/MDI-X crossover indication              | RO     | 1 = MDI/MDI-X crossover performed internally.                                                                                                                                   | 0       |
| 12  | CD pair swap                                | RO     | 1 = CD pairs are swapped.                                                                                                                                                       | 0       |
| 11  | A polarity inversion                        | RO     | 1 = Polarity swap on pair A.                                                                                                                                                    | 0       |
| 10  | B polarity inversion                        | RO     | 1 = Polarity swap on pair B.                                                                                                                                                    | 0       |
| 9   | C polarity inversion                        | RO     | 1 = Polarity swap on pair C.                                                                                                                                                    | 0       |
| 8   | D polarity inversion                        | RO     | 1 = Polarity swap on pair D.                                                                                                                                                    | 0       |
| 7   | ActiPHY link status<br>time-out control [1] | R/W    | This is a sticky bit. Bits 7 and 2 are part of the ActiPHY Link Status time-out control. Bit 7 is the MSB. 00 = 1 second. 01 = 2 seconds. 10 = 3 seconds. 11 = 4 seconds.       | CMODE   |
| 6   | ActiPHY mode enable                         | R/W    | This is a sticky bit. 1 = Enabled.                                                                                                                                              | 0       |
| 5   | FDX status                                  | RO     | 1 = Full-duplex.<br>0 = Half-duplex.                                                                                                                                            | 00      |
| 4:3 | Speed status                                | RO     | 00 = Speed is 10BASE-T.<br>01 = Speed is 100BASE-TX.<br>10 = Speed is 1000BASE-T.<br>11 = Reserved.                                                                             | 0       |
| 2   | ActiPHY link status<br>time-out control [0] | R/W    | This is a sticky bit.  Bits 7 and 2 are part of the ActiPHY Link Status time-out control.  Bit 7 is the MSB.  00 = 1 second.  01 = 2 seconds.  10 = 3 seconds.  11 = 4 seconds. | 0       |
| 1:0 | Reserved                                    | RO     |                                                                                                                                                                                 |         |

# 4.2.25 LED Mode Select

The device LED outputs are controlled using the bits in register 29 of the main register space. The following table shows the information you need to access the functionality of each of the outputs. For information about the LED modes referenced in the table, see Table 3, page 26.

Table 35. LED Mode Select, Address 29 (0x1D)

| Bit   | Name             | Access | Description                                                  | Default |
|-------|------------------|--------|--------------------------------------------------------------|---------|
| 15:12 | LED3 mode select | R/W    | This is a sticky bit. Select from LED modes 0 through 15.    | CMODE   |
| 11:8  | LED2 mode select | R/W    | This is a sticky bit. Select from LED modes 0 through 15.    | CMODE   |
| 7:4   | LED1 mode select | R/W    | This is a sticky bit. Select from LED modes 0 through 15.    | CMODE   |
| 3:0   | LED0 mode select | R/W    | This is a sticky bit.<br>Select from LED modes 0 through 15. | CMODE   |

# 4.2.26 LED Behavior

The bits in register 30 control and enable you to read the status of the pulse or blink rate of the device LEDs. The following table shows the settings you can write to the register or read from the register.

Table 36. LED Behavior, Address 30 (0x1E)

| Bit   | Name                                | Access | Description                                                                                                                                                                                                                                                                                                        | Default |
|-------|-------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:13 | Reserved                            | RO     |                                                                                                                                                                                                                                                                                                                    |         |
| 12    | LED pulsing enable                  | R/W    | This is a sticky bit.  0 = Normal operation.  1 = LEDs pulse with a 5-kHz,  20% duty cycle when active.                                                                                                                                                                                                            | 0       |
| 11:10 | LED blink/<br>pulse-stretch rate    | R/W    | This is a sticky bit.  00 = 2.5-Hz blink rate / 400 ms pulse-stretch.  01 = 5-Hz blink rate / 200 ms pulse-stretch.  10 = 10-Hz blink rate / 100 ms pulse-stretch.  11 = 20-Hz blink rate / 50 ms pulse-stretch.  The blink rate selection for PHYO globally sets the rate used for all LED pins on all PHY ports. | CMODE   |
| 9     | Reserved                            | RO     |                                                                                                                                                                                                                                                                                                                    |         |
| 8     | LED3 pulse-stretch/<br>blink select | R/W    | This is a sticky bit.  1 = Pulse-stretch.  0 = Blink.                                                                                                                                                                                                                                                              | CMODE   |
| 7     | LED2 pulse-stretch/<br>blink select | R/W    | This is a sticky bit.  1 = Pulse-stretch.  0 = Blink.                                                                                                                                                                                                                                                              | CMODE   |

Table 36. LED Behavior, Address 30 (0x1E) (continued)

| Bit | Name                                | Access | Description                                                                                                                      | Default |
|-----|-------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------|---------|
| 6   | LED1 pulse-stretch/<br>blink select | R/W    | This is a sticky bit.  1 = Pulse-stretch.  0 = Blink.                                                                            | CMODE   |
| 5   | LEDO pulse-stretch/<br>blink select | R/W    | This is a sticky bit.  1 = Pulse-stretch.  0 = Blink.                                                                            | CMODE   |
| 4   | Reserved                            | RO     |                                                                                                                                  |         |
| 3   | LED3 combine<br>feature disable     | R/W    | This is a sticky bit.  0 = Combine enabled (link/activity, duplex/collision).  1 = Disable combination (link only, duplex only). | CMODE   |
| 2   | LED2 combine<br>feature disable     | R/W    | This is a sticky bit.  0 = Combine enabled (link/activity, duplex/collision).  1 = Disable combination (link only, duplex only). | CMODE   |
| 1   | LED1 combine<br>feature disable     | R/W    | This is a sticky bit.  0 = Combine enabled (link/activity, duplex/collision).  1 = Disable combination (link only, duplex only). | CMODE   |
| 0   | LED0 combine<br>feature disable     | R/W    | This is a sticky bit.  0 = Combine enabled (link/activity, duplex/collision).  1 = Disable combination (link only, duplex only). | CMODE   |

**Note** Bits 29.11:10 are controlled only by port 0 and affect the behavior of all ports.

# 4.3 Extended Page Registers

To provide functionality beyond the IEEE802.3-specified 32 registers and main device registers, the VSC8634 device includes an extended set of registers that provide an additional 15 register spaces.

To access the extended page registers (16E through 30E), enable extended register access by writing 0x0001 to register 31. For more information, see Table 38, page 58.

When extended page register access is enabled, reads and writes to registers 16 through 30 affect the extended registers 16E through 30E instead of those same registers in the IEEE-specified register space. Registers 0 through 15 are not affected by the state of the extended page register access.

Writing 0x0000 to register 31 restores the main register access.

Confidential

Page 57

The following table lists the addresses and register names in the extended register page space. These registers are accessible only when the device register 31 is set to 0x0001.

Table 37. Extended Registers Page Space

| Register Name                                      |
|----------------------------------------------------|
| Reserved                                           |
| SerDes MAC control                                 |
| CRC good counter                                   |
| SerDes loopback control                            |
| Extended PHY control 3 (ActiPHY)                   |
| Reserved                                           |
| Reserved                                           |
| Extended PHY control 4 (PoE and CRC error counter) |
| VeriPHY 1                                          |
| VeriPHY 2                                          |
| VeriPHY 3                                          |
| Reserved                                           |
| SerDes MAC status                                  |
| Ethernet packet generator (EPG) 1                  |
| EPG 2                                              |
|                                                    |

# 4.3.1 Extended Page Access

The register at address 31 controls the access to both the extended and GPIO registers for the VSC8634 device. Accessing the GPIO page register space is similar to accessing the extended page registers. The following table shows the settings available.

Table 38. Extended Page Access, Address 31 (0x1F)

| Bit  | Name                               | Access | Description                                                                                                                                                                                              | Default |
|------|------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:0 | Extended/GPIO page register access | R/W    | Ox0000 = Register 16 through 30 accesses<br>main register space<br>Ox0001 = Register 16 through 30 accesses<br>extended register space<br>Ox0010 = Register 0 through 30 accesses<br>GPIO register space | 0x0000  |

# 4.3.2 Reserved Address Space

The bits of the extended register 16E (0x010) are reserved.

### 4.3.3 SerDes MAC Control

Register 17E, which is accessible only when extended register access is enabled, controls the transmitter and receiver of the VSC8634 device SerDes MAC. The following table shows the settings available.

Table 39. SerDes MAC Control, Address 17E (0x11)

| Bit  | Name                               | Access | Description                                                                                                                                                                                                                           | Default |
|------|------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved                           | RO     |                                                                                                                                                                                                                                       |         |
| 8    | SerDes MAC receiver equalization   | R/W    | 1 = Receiver equalization enabled.                                                                                                                                                                                                    | 0       |
| 7:5  | Reserved                           | RO     |                                                                                                                                                                                                                                       |         |
| 4:2  | SerDes MAC output<br>swing control | R/W    | This is a sticky bit.  000 = 400 mV (peak-to-peak).  001 = 600 mV (peak-to-peak).  010 = 800 mV (peak-to-peak).  011 = 1000 mV (peak-to-peak).  100 = 1200 mV (peak-to-peak).  101 = 1400 mV (peak-to-peak).  110 and 111 = Reserved. | 100     |
| 1    | SerDes MAC<br>hysteresis           | R/W    | 1 = Disabled.                                                                                                                                                                                                                         | 0       |
| 0    | Reserved                           | RO     |                                                                                                                                                                                                                                       |         |

# 4.3.4 CRC Good Counter

Register 18E makes it possible to read the contents of the CRC good counter; the number of CRC routines that have executed successfully. The following table shows the readouts you can expect.

Table 40. CRC Good Counter, Address 18E (0x12)

| Bit  | Name                      | Access | Description                                                                                                                               | Default |
|------|---------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | Packet since last read    | RO     | This is a self-clearing bit.  1 = Packet received since last read.                                                                        | 0       |
| 14   | Reserved                  | RO     |                                                                                                                                           |         |
| 13:0 | CRC good counter contents | RO     | This is a self-clearing bit. Counter containing the number of packets with valid CRCs; this counter does not saturate and will roll over. | 0x000   |

# 4.3.5 SerDes Loopback Control

Register 19E controls the SerDes loopback. The following table shows the settings available.

Table 41. SerDes Loopback Control, Address 19E (0x13)

| Bit   | Name     | Access | Description | Default |
|-------|----------|--------|-------------|---------|
| 15:12 | Reserved | RO     |             |         |

Table 41. SerDes Loopback Control, Address 19E (0x13) (continued)

| Bit  | Name                          | Access | Description                                                                                                                                                                                                                                         | Default |
|------|-------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 11   | LED Reset Blink<br>Suppress   | R/W    | 1 = Blink LEDs after reset de-asserted. 0 = Suppress LED blink after reset de-asserted.  Note There is a design guideline related to this feature. For more information, see "Enabling LED Blinking After Reset," page 99.                          | CMODE   |
| 10:8 | Reserved                      | RO     |                                                                                                                                                                                                                                                     |         |
| 7    | SerDes MAC<br>loopback enable | R/W    | 1 = Enables SerDes MAC loopback based on<br>the SerDes MAC loopback mode setting. If<br>this bit is set, the loopback controls for<br>far-end loopback (register 23.3) and isolate<br>(Register 0.10) are disabled.<br>0 = Normal SerDes operation. | 0       |
| 6:5  | SerDes MAC<br>loopback mode   | R/W    | <ul> <li>00 = Pad loopback.</li> <li>01 = SerDes serial loopback.</li> <li>10 = SerDes parallel loopback.</li> <li>11 = Normal data operation, but with recovered clock as SerDes transmit clock.</li> </ul>                                        | 00      |
| 4    | Reserved                      | RO     |                                                                                                                                                                                                                                                     |         |
| 3:2  | Force MDI crossover           | R/W    | <ul> <li>00 = Normal MDI/MDI-X operation.</li> <li>01 = Reserved.</li> <li>10 = Copper media forced to MDI.</li> <li>11 = Copper media forced MDI-X.</li> </ul>                                                                                     | 00      |
| 1:0  | Reserved                      | RO     |                                                                                                                                                                                                                                                     |         |

# 4.3.6 ActiPHY Control

Register 20E controls the device ActiPHY sleep timer, its wake-up timer, the frequency of the CLKOUT signal, and its link speed downshifting feature. The following table shows the settings available.

Table 42. Extended PHY Control 3, Address 20E (0x14)

| Bit   | Name                      | Access | Description                                                                                                                          | Default |
|-------|---------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15    | Disable carrier extension | R/W    | 1 = Disable carrier extension in SGMII<br>1000BASE-T copper links. Also, adjust<br>SGMII MAC support from v1.7 (default) to<br>v1.8. | 0       |
| 14:13 | ActiPHY sleep timer       | R/W    | This is a sticky bit.  00 = 1 second.  01 = 2 seconds.  10 = 3 seconds.  11 = 4 seconds.                                             | 01      |
| 12:11 | ActiPHY wake-up<br>timer  | R/W    | This is a sticky bit.<br>00 = 160 ms.<br>01 = 400 ms.<br>10 = 800 ms.<br>11 = 2 seconds.                                             | 11      |
| 10    | Reserved                  | RO     |                                                                                                                                      |         |

Table 42. Extended PHY Control 3, Address 20E (0x14) (continued)

| Bit | Name                                     | Access | Description                                                                                                                                                                                                                                                                                               | Default |
|-----|------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 9   | PHY address reversal                     | R/W    | 1 = Enabled.                                                                                                                                                                                                                                                                                              | CMODE   |
| 8:6 | Reserved                                 | RO     |                                                                                                                                                                                                                                                                                                           |         |
| 5   | Enable 10BASE-T no preamble mode         | R/W    | This is a sticky bit.  1 = 10BASE-T will assert RX_DV indication when data is presented to the receiver even without a preamble preceding it.                                                                                                                                                             | 0       |
| 4   | Enable link speed auto-downshift feature | R/W    | This is a sticky bit.  1 = Enable auto link speed downshift from 1000BASE-T.                                                                                                                                                                                                                              | CMODE   |
| 3:2 | Link speed<br>auto-downshift<br>control  | R/W    | This is a sticky bit.  00 = Downshift after 2 failed 1000BASE-T auto-negotiation attempts.  01 = Downshift after 3 failed 1000BASE-T auto-negotiation attempts.  10 = Downshift after 4 failed 1000BASE-T auto-negotiation attempts.  11 = Downshift after 5 failed 1000BASE-T auto-negotiation attempts. | 01      |
| 1   | Link speed<br>auto-downshift status      | RO     | 0 = No downshift.<br>1 = Downshift is required or has occurred.                                                                                                                                                                                                                                           | 0       |
| 0   | Reserved                                 | RO     |                                                                                                                                                                                                                                                                                                           |         |

**Note** Bit 8 is valid only on PHY\_0.

# 4.3.7 PoE and Miscellaneous Functionality

The register at address 23E controls various aspects of inline powering and the CRC error counter in the VSC8634.

Table 43. Extended PHY Control 4, Address 23E (0x17)

| Bit   | Name                                         | Access | Description                                                                                                                                                         | Default |
|-------|----------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:11 | PHY address                                  | RO     | PHY address; latched on reset.                                                                                                                                      | CMODE   |
| 10    | Inline powered device detection              | R/W    | This is a sticky bit.<br>1 = Enabled.                                                                                                                               | 0       |
| 9:8   | Inline powered<br>device detection<br>status | RO     | 00 = Searching for devices.<br>01 = Device found; requires inline power.<br>10 = Device found; does not require inline power.<br>11 = Reserved.                     | 00      |
| 7:0   | CRC error counter                            | RO     | This is a self-clearing bit. CRC error counter for the Ethernet packet generator. The value saturates at 0xFF and subsequently clears when read and restarts count. | 0x00    |

**Note** Bits 9:8 are only valid if bit 10 is set.

Confidential

Page 61

# 4.3.8 VeriPHY Control 1

Register 24E in the extended register space provides control over the device VeriPHY diagnostics features. There are three separate VeriPHY control registers. The following table shows the settings available and describes the readouts you can expect.

Table 44. VeriPHY Control Register 1, Address 24E (0x18)

| Bit  | Name                  | Access | Description                                                                                                                                                                       | Default |
|------|-----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | VeriPHY trigger       | R/W    | This is a self-clearing bit.  1 = Triggers the VeriPHY algorithm and clears when VeriPHY has completed. Settings in registers 24E through 26E become valid after this bit clears. | 0       |
| 14   | VeriPHY valid         | RO     | 1 = VeriPHY results in registers 24E through 26E are valid.                                                                                                                       | 0       |
| 13:8 | Pair A (1-2) distance | RO     | Loop length or distance to anomaly for pair A (1-2).                                                                                                                              | 0x00    |
| 7:6  | Reserved              | RO     |                                                                                                                                                                                   |         |
| 5:0  | Pair B (3-6) distance | RO     | Loop length or distance to anomaly for pair B (3-6).                                                                                                                              | 0x00    |

**Note** The resolution of the 6-bit length field is 3 meters.

### 4.3.9 VeriPHY Control 2

The register at address 25E consists of the second of the three device registers that provide control over VeriPHY diagnostics features. The following table shows the readouts you can expect.

Table 45. VeriPHY Control Register 2, Address 25E (0x19)

| Bit   | Name                  | Access | Description                                             | Default |
|-------|-----------------------|--------|---------------------------------------------------------|---------|
| 15:14 | Reserved              | RO     |                                                         |         |
| 13:8  | Pair C (4-5) distance | RO     | Loop length or distance to anomaly for pair C (4 and 5) | 0x00    |
| 7:6   | Reserved              | RO     |                                                         |         |
| 5:0   | Pair D (7-8) distance | RO     | Loop length or distance to anomaly for pair D (7 and 8) | 0x00    |

**Note** The resolution of the 6-bit length field is 3 meters.

### 4.3.10 VeriPHY Control 3

The register at address 26E consists of the third of the three device registers that provide control over VeriPHY diagnostics features. Specifically, this register provides

information about the termination status (fault condition) for all four link partner pairs. The following table shows the readouts you can expect.

Table 46. VeriPHY Control Register 3, Address 26E (0x1A)

| Bit   | Name                                   | Access | Description                            | Default |
|-------|----------------------------------------|--------|----------------------------------------|---------|
| 15:12 | Pair A (1 and 2) termination status    | RO     | Termination fault for pair A (1 and 2) | 0x00    |
| 11:8  | Pair B (3 and 6) termination status    | RO     | Termination fault for pair B (3 and 4) | 0x00    |
| 7:4   | Pair C (4 and 5)<br>termination status | RO     | Termination fault for pair C (4 and 5) | 0x00    |
| 3:0   | Pair D (7 and 8)<br>termination status | RO     | Termination fault for pair D (7 and 8) | 0x00    |

The following table shows the meanings for the various fault codes.

Table 47. VeriPHY Control Register 3 Fault Codes

| Code | Denotes                                  |
|------|------------------------------------------|
| 0000 | Correctly terminated pair                |
| 0001 | Open pair                                |
| 0010 | Shorted pair                             |
| 0100 | Abnormal termination                     |
| 1000 | Cross-pair short to pair A               |
| 1001 | Cross-pair short to pair B               |
| 1010 | Cross-pair short to pair C               |
| 1011 | Cross-pair short to pair D               |
| 1100 | Abnormal cross-pair coupling with pair A |
| 1101 | Abnormal cross-pair coupling with pair B |
| 1110 | Abnormal cross-pair coupling with pair C |
| 1111 | Abnormal cross-pair coupling with pair D |
|      |                                          |

### 4.3.11 SerDes MAC Status

Register 28E in the extended register space provides access to the status of the SerDes MAC. The following table shows the status available.

Table 48. SerDes MAC Status, Address 28E (0x1C)

| Bit   | Name                 | Access | Description                                                                                                  | Default |
|-------|----------------------|--------|--------------------------------------------------------------------------------------------------------------|---------|
| 15:12 | Reserved             | RO     |                                                                                                              | 0000    |
| 11    | MAC sync status fail | RO     | This is a self-clearing bit.  1 = MAC Clause 36 synchronization state machine enters the LOSS_OF_SYNC state. | 0       |
| 10    | MAC cgbad            | RO     | This is a self-clearing bit.  1 = Clause 36 cgbad variable is true.                                          | 0       |
| 9     | MAC phase lock loss  | RO     | This is a self-clearing bit.  1 = A comma re-alignment occurred.                                             | 0       |

Confidential

Page 63

Table 48. SerDes MAC Status, Address 28E (0x1C) (continued)

| Bit | Name                | Access | Description                                                    | Default |
|-----|---------------------|--------|----------------------------------------------------------------|---------|
| 8   | MAC RxPLL lock loss | RO     | This is a self-clearing bit.  1 = RxPLL loss of lock occurred. | 0       |
| 7:0 | Reserved            | RO     |                                                                |         |

### 4.3.12 Ethernet Packet Generator Control 1

The EPG control register provides access to and control of various aspects of the EPG testing feature. There are two, separate EPG control registers. The following table shows the setting available in the first register.

Table 49. EPG Control Register 1, Address 29E (0x1D)

| Bit   | Name                                            | Access | Description                                                                                | Default |
|-------|-------------------------------------------------|--------|--------------------------------------------------------------------------------------------|---------|
| 15    | EPG enable                                      | R/W    | 1 = Enable EPG                                                                             | 0       |
| 14    | EPG run or stop                                 | R/W    | 1 = Run EPG                                                                                | 0       |
| 13    | Transmission duration                           | R/W    | 1 = Continuous (sends in 10,000-packet increments)<br>0 = Send 30,000,000 packets and stop | 0       |
| 12:11 | Packet length                                   | R/W    | 00 = 125 bytes<br>01 = 64 bytes<br>10 = 1518 bytes<br>11 = 10,000 bytes (Jumbo packet)     | 0       |
| 10    | Inter-packet gap                                | R/W    | 1 = 8,192 ns<br>0 = 96 ns                                                                  | 0       |
| 9:6   | Destination address                             | R/W    | Lowest nibble of the 6-byte destination address                                            | 0001    |
| 5:2   | Source address                                  | R/W    | Lowest nibble of the 6-byte destination address                                            | 0000    |
| 1     | Payload type                                    | R/W    | 1 = Randomly generated payload pattern<br>0 = Fixed based on payload pattern               | 0       |
| 0     | Bad frame check<br>sequence (FCS)<br>generation | R/W    | 1 = Generate packets with bad FCS<br>0 = Generate packets with good FCS                    | 0       |

The following information applies to the EPG control number 1:

- Do not run the EPG when the VSC8634 device is connected to a live network.
- Bit 29E.13 (Continuous EPG mode control): When enabled, this mode causes the device to send continuous packets. When disabled, the device continues to send packets only until it reaches the next 10,000-packet increment mark. It then ceases to send packets.
- The six-byte destination address in bits 9:6 is assigned one of 16 addresses in the range of 0xFF FF FF FF FO through 0xFF FF FF FF.
- The six-byte source address in bits 5:2 is assigned one of 16 addresses in the range of 0xFF FF FF FF FO through 0xFF FF FF FF.

• If any of bits 13:0 are changed while the EPG is running (bit 14 is set to 1), bit 14 must be cleared and then set back to 1 for the change to take effect and to restart the EPG.

### 4.3.13 Ethernet Packet Generator Control 2

The register at address 30E consists of the second of bits that provide access to and control over various aspects of the EPG testing feature. For information about the first set of EPG control bits, see Table 49, page 64. The following table shows the settings available.

### Table 50. EPG Control Register 2, Address 30E (0x1E)

| Bit  | Name               | Access | Access Description                                                   |      |
|------|--------------------|--------|----------------------------------------------------------------------|------|
| 15:0 | EPG packet payload | R/W    | Data pattern repeated in the payload of packets generated by the EPG | 0x00 |

**Note** If any of bits 15:0 in this register are changed while the EPG is running (bit 14 of register 29E is set to 1), that bit (29E.14) must first be cleared and then set back to 1 for the change to take effect and to restart the EPG.

# 4.4 General-Purpose I/O Registers

Accessing the GPIO page register space is similar to accessing the extended page registers. Set register 31 to 0x0010. This sets all 32 registers to the GPIO page register space.

To restore main register page access, write 0x0000 to register 31.

The following table lists the addresses and register names in the GPIO register page space. These registers are accessible only when the device register 31 is set to 0x0010.

### Table 51. General-Purpose Registers Page Space

| Register Address | Register Name      |  |  |
|------------------|--------------------|--|--|
| 0G through 14G   | Reserved           |  |  |
| 15G              | GPIO input         |  |  |
| 16G              | GPIO output        |  |  |
| 17G              | GPIO output enable |  |  |
| 18G through 24G  | Reserved           |  |  |
| 25G              | LED port swapping  |  |  |
| 26G through 30G  | Reserved           |  |  |
|                  | ·                  |  |  |

# 4.4.1 Reserved GPIO Address Space

The bits in registers OG to 14G of the GPIO register page space are reserved.

# 4.4.2 GPIO Input

The input register contains information about the input to the device GPIO pins. Read from this register to access the data on the device GPIO pins. The following table shows the readout you can expect.

### Table 52. GPIO Input, Address 15G (0x0F)

| Bit  | Name              | Access | Description                  | Default |
|------|-------------------|--------|------------------------------|---------|
| 15:0 | GPIO [15:0] input | RO     | Data read from the GPIO pins | 0x00    |

# 4.4.3 GPIO Output

The output register allows you to access and control the output from the device GPIO pins. The following table shows the values you can write.

### Table 53. GPIO Output, Address 16G (0x10)

| Bit  | Name               | Access | Description                   | Default |
|------|--------------------|--------|-------------------------------|---------|
| 15:0 | GPIO [15:0] output | R/W    | Data written to the GPIO pins | 0x00    |

# 4.4.4 GPIO Pin Configuration

Register 17G in the GPIO register space controls whether a particular GPIO pin functions as an input or an output. The following table shows the settings available.

#### Table 54. GPIO Input/Output Configuration, Address 17G (0x11)

| Bit  | Name                               | Access | Description                                                                                      | Default |
|------|------------------------------------|--------|--------------------------------------------------------------------------------------------------|---------|
| 15:0 | GPIO [15:0] input or output enable | R/W    | <ul><li>1 = Pin is configured as an output.</li><li>0 = Pin is configured as an input.</li></ul> | 0x00    |

# 4.4.5 LED Port Swapping

The following table shows the settings to swap the PHY port LEDs.

#### Table 55. LED Port Swapping, Address 25G (0x19)

| Bit  | Name              | Access | Description          | Default |
|------|-------------------|--------|----------------------|---------|
| 15:2 | Reserved          | RO     |                      | _       |
| 1:0  | LED port swapping | R/W    | See Table 5, page 28 | 00      |

# 4.5 CMODE

The information in this section provides a detailed description of the methods you can use to configure the VSC8634 device using its CMODE pins. It includes descriptions of the registers that work together with the CMODE pins to control the device function.

There are eight configuration mode (CMODE) pins on the VSC8634 device. For more information about the CMODE pin locations, see "Miscellaneous Pins," page 85. Each of the CMODE pins maps to four configuration bits, which means that each pin controls 16 possible settings for the device.

### 4.5.1 CMODE Pins and Related Functions

The following table lists the pin numbers and device functionality that are controlled by each configuration bit.

Table 56. CMODE Configuration Pins and Device Functions

| CMODE Pin | Bit 3 (MSB) Control               | Bit 2 Controls                    | Bit 1 Controls                                     | Bit 0 (LSB) Controls              |
|-----------|-----------------------------------|-----------------------------------|----------------------------------------------------|-----------------------------------|
| 7         | Reserved<br>Always set to logic 0 | Link speed downshift              | Speed and duplex [1]                               | Speed and duplex [0]              |
| 6         | MAC auto-negotiation              | ActiPHY                           | Advertise asymmetric pause                         | Advertise symmetric pause         |
| 5         | Reserved<br>Always set to logic 0 | Reserved<br>Always set to logic 0 | CLKOUT speed 125<br>MHz or 156.25 MHz<br>selection | CLKOUT enable                     |
| 4         | Reserved<br>Always set to logic 0 | Reserved<br>Always set to logic 0 | PHY address reversal                               | Reserved<br>Always set to logic 0 |
| 3         | Reserved<br>Always set to logic 0 | LED3 combine or separate          | LED3 [1]                                           | LED3 [0]                          |
| 2         | PHY address [4]                   | LED2 combine or separate          | LED2 [1]                                           | LED2 [0]                          |
| 1         | PHY address [3]                   | LED1 combine or separate          | LED1 [1]                                           | LED1 [0]                          |
| 0         | PHY address [2]                   | LED0 combine or separate          | LED0 [1]                                           | LED0 [0]                          |

### 4.5.2 Functions and Related CMODE Pins

The following table lists the pin and bit settings according to the device function and CMODE pin used to configure them.

Table 57. Device Functions and Associated CMODE Pins

| Function                | Sets MII<br>Register                                   | CMODE<br>Pin | Bit     | Description                                                                                                                                 |
|-------------------------|--------------------------------------------------------|--------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Link speed<br>downshift | Register 20E,<br>bit 4                                 | 7            | 2       | <ul><li>0 = Link only according to the auto-negotiation resolution.</li><li>1 = Enable link speed downshift feature.</li></ul>              |
| Speed and duplex        | Register 4,<br>bits 8:5 and<br>register 9,<br>bits 9:8 | 7            | 1 and 0 | 00 = 10/100/1000BASE-T FDX/HDX.<br>01 = 10/100/1000BASE-T FDX; 10/100BASE-T HDX.<br>10 = 1000BASE-T FDX only.<br>11 = 10/100BASE-T FDX/HDX. |
| MAC auto-negotiation    | Register 23,<br>bit 13                                 | 6            | 3       | 0 = Disabled.<br>1 = Enabled.                                                                                                               |
| ActiPHY                 | Register 28,<br>bit 6                                  | 6            | 2       | 0 = Disabled.<br>1 = Enabled.                                                                                                               |

Table 57. Device Functions and Associated CMODE Pins (continued)

| Function                                                    | Sets MII<br>Register       | CMODE<br>Pin      | Bit     | Description                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------------|----------------------------|-------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advertise asymmetric pause                                  | Register 4,<br>bit 11      | 6                 | 1       | 0 = Not advertised.<br>1 = Advertised.                                                                                                                                                                                                                                                                                                                   |
| Advertise symmetric pause                                   | Register 4,<br>bit 10      | 6                 | 0       | <ul><li>0 = Not advertised.</li><li>1 = Advertised.</li></ul>                                                                                                                                                                                                                                                                                            |
| CLKOUT speed                                                | Register 20E,<br>bit 8     | 5                 | 1       | 0 = 125 MHz<br>1 = 156.25 MHz                                                                                                                                                                                                                                                                                                                            |
| CLKOUT enable                                               | Register 18,<br>bit 0      | 5                 | 0       | 0 = Disabled.<br>1 = Enabled.                                                                                                                                                                                                                                                                                                                            |
| Address reversal                                            |                            | 4                 | 1       | 0 = Normal functioning. PHY address 0:3 = Port 0:3. 1 = Reversed functioning. PHY address 3:0 = Port 0:3.                                                                                                                                                                                                                                                |
| LED_3, LED_2,<br>LED_1, and LED_0<br>combine or<br>separate | Register 30,<br>bits 3:0   | 3, 2, 1,<br>and 0 | 2       | 0 = Link, Link10, Link100, Link1000, Link10/100, Link10/1000, Link100/1000.  LEDs blink or flash when activity is present.  Also, a duplex LED blinks or flashes when collision is present.  1 = Link, Link10, Link100, Link1000, Link10/100, Link10/1000, Link100/1000.  LEDs indicate status only.  Also, a duplex LED indicates a duplex status only. |
| PHY address [4:2]                                           |                            | 2, 1, 0           | 3       | Sets the three MSBs of the PHY address.                                                                                                                                                                                                                                                                                                                  |
| LED_3 indication function                                   | Register 29,<br>bits 15:12 | 3                 | 1 and 0 | 00 = Duplex or collision.<br>01 = Link100 or activity.<br>10 = Activity.<br>11 = Reserved.                                                                                                                                                                                                                                                               |
| LED_2 indication function                                   | Register 29,<br>bits 11:8  | 2                 | 1 and 0 | 00 = Link or activity.<br>01 = Duplex or collision.<br>10 = Reserved.<br>11 = Link10 or activity.                                                                                                                                                                                                                                                        |
| LED_1 indication function                                   | Register 29,<br>bits 7:4   | 1                 | 1 and 0 | 00 = Link100 or activity.<br>01 = Link100/1000 or activity.<br>10 = Link 10/100 or activity.<br>11 = Reserved.                                                                                                                                                                                                                                           |
| LED_0 indication function                                   | Register 29,<br>bits 3:0   | 0                 | 1 and 0 | 00 = Link1000 or activity.<br>01 = Link100/1000 or activity.<br>10 = Activity.<br>11 = Link or activity.                                                                                                                                                                                                                                                 |

**Note** The MAC auto-negotiation, LED\_0, LED\_1, LED\_2, and LED\_3 settings available using the CMODE pins and configuration bits is limited. For full functionality, use the registers. For more information about using the registers for these and other functions, see "Registers," page 36.

# 4.5.3 CMODE Resistor Values

To affect an aspect of the VSC8634 device configuration, find the parameter in Table 56, page 67 or in Table 57, page 67, and connect the associated pin to the resistor specified in the following table. This sets the bits as shown.

Table 58. CMODE Resistor Values and Resultant Bit Settings

|                           |                           | Set                |                  |                  |                        |
|---------------------------|---------------------------|--------------------|------------------|------------------|------------------------|
| With CMODE<br>Pin Tied To | With 1%<br>Resistor Value | Bit 3 (MSB)<br>to: | Set<br>Bit 2 to: | Set<br>Bit 1 to: | Set<br>Bit 0 (LSB) to: |
| VSS                       | 0                         | 0                  | 0                | 0                | 0                      |
| VSS                       | 2.26 kΩ                   | 0                  | 0                | 0                | 1                      |
| VSS                       | 4.02 kΩ                   | 0                  | 0                | 1                | 0                      |
| VSS                       | 5.90 kΩ                   | 0                  | 0                | 1                | 1                      |
| VSS                       | 8.25 kΩ                   | 0                  | 1                | 0                | 0                      |
| VSS                       | 12.1 kΩ                   | 0                  | 1                | 0                | 1                      |
| VSS                       | 16.9 kΩ                   | 0                  | 1                | 1                | 0                      |
| VSS                       | 22.6 kΩ                   | 0                  | 1                | 1                | 1                      |
| VDD33                     | 0                         | 1                  | 0                | 0                | 0                      |
| VDD33                     | 2.26 kΩ                   | 1                  | 0                | 0                | 1                      |
| VDD33                     | 4.02 kΩ                   | 1                  | 0                | 1                | 0                      |
| VDD33                     | 5.90 kΩ                   | 1                  | 0                | 1                | 1                      |
| VDD33                     | 8.25 kΩ                   | 1                  | 1                | 0                | 0                      |
| VDD33                     | 12.1 kΩ                   | 1                  | 1                | 0                | 1                      |
| VDD33                     | 16.9 kΩ                   | 1                  | 1                | 1                | 0                      |
| VDD33                     | 22.6 kΩ                   | 1                  | 1                | 1                | 1                      |

Using resistors with the CMODE pins can be optional in designs that access the device's MDC/MDIO pins. In designs that do this, all configurations otherwise affected on the device by using the CMODE pins can be changed using the regular device register settings, and all the CMODE pins can be pulled to VSS (ground). However, in this case, the PHYADDR [4:3] and the PHYADD\_REVERSAL settings still require CMODE configuration. This configuration can be set by connecting these pins to either the VDD33 or VSS pins.

# 5 Electrical Specifications

This section provides the DC characteristics, AC characteristics, recommended operating conditions, and stress ratings for the VSC8634 device. It includes information on the various timing functions of the device.

# 5.1 DC Characteristics

In addition to any parameter-specific conditions, the specifications listed in the following tables may be considered valid only in the environment characterized by the specifications listed as recommended operating conditions for the VSC8634 device. For more information about the recommended operating conditions, see "Operating Conditions," page 80.

### 5.1.1 VDDIO at 3.3 V

In addition to any parameter-specific conditions, the specifications listed in the following table may be considered valid only when:

- V<sub>DDIO</sub> is 3.3 V
- V<sub>DD33</sub> is 3.3 V
- V<sub>DD12</sub> is 1.2 V
- V<sub>DD12A</sub> is 1.2 V

#### Table 59. DC Characteristics for Pins Referenced to VDDIO at 3.3 V

| Parameter                          | Symbol             | Minimum | Maximum | Unit | Condition                  |
|------------------------------------|--------------------|---------|---------|------|----------------------------|
| Output high voltage                | V <sub>OH</sub>    | 2.4     | 3.6     | V    | $I_{OH} = -4 \text{ mA}$   |
| Output low voltage                 | V <sub>OL</sub>    | 0       | 0.5     | V    | $I_{OL} = 4 \text{ mA}$    |
| Input high voltage                 | V <sub>IH</sub>    | 2.1     | 3.6     | V    |                            |
| Input low voltage                  | V <sub>IL</sub>    | -0.3    | 0.9     | V    |                            |
| Input leakage current              | I <sub>ILEAK</sub> | -42     | 42      | μΑ   | Internal resistor included |
| Output leakage current             | I <sub>OLEAK</sub> | -42     | 42      | μΑ   | Internal resistor included |
| Output low current drive strength  | I <sub>OL</sub>    |         | 8       | mA   |                            |
| Output high current drive strength | I <sub>OH</sub>    | -8      |         | mA   |                            |

# 5.1.2 VDDIO at 2.5 V

In addition to any parameter-specific conditions, the specifications listed in the following table may be considered valid only when:

- V<sub>DDIO</sub> is 2.5 V
- V<sub>DD33</sub> is 3.3 V
- V<sub>DD12</sub> is 1.2 V
- V<sub>DD12A</sub> is 1.2 V

### Table 60. DC Characteristics for Pins Referenced to VDDIO at 2.5 V

| Parameter                          | Symbol             | Minimum | Maximum | Unit | Condition                  |
|------------------------------------|--------------------|---------|---------|------|----------------------------|
| Output high voltage                | V <sub>OH</sub>    | 2.0     | 2.8     | V    | $I_{OH} = -1.0 \text{ mA}$ |
| Output low voltage                 | V <sub>OL</sub>    | -0.3    | 0.4     | V    | $I_{OL} = 1.0 \text{ mA}$  |
| Input high voltage                 | V <sub>IH</sub>    | 1.7     | 3.0     | V    |                            |
| Input low voltage                  | $V_{IL}$           | -0.3    | 0.7     | V    |                            |
| Input leakage current              | I <sub>ILEAK</sub> | -32     | 32      | μΑ   | Internal resistor included |
| Output leakage current             | I <sub>OLEAK</sub> | -32     | 32      | μΑ   | Internal resistor included |
| Output low current drive strength  | I <sub>OL</sub>    |         | 6       | mA   |                            |
| Output high current drive strength | I <sub>OH</sub>    | -6      |         | mA   |                            |

# 5.1.3 VDDIO at 1.8 V

In addition to any parameter-specific conditions, the specifications listed in the following table may be considered valid only when:

- V<sub>DDIO</sub> is 1.8 V
- V<sub>DD33</sub> is 3.3 V
- V<sub>DD12</sub> is 1.2 V
- V<sub>DD12A</sub> is 1.2 V

### Table 61. DC Characteristics for Pins Referenced to VDDIO at 1.8 V

| Parameter              | Symbol             | Minimum | Maximum | Unit | Condition                  |
|------------------------|--------------------|---------|---------|------|----------------------------|
| Output high voltage    | V <sub>OH</sub>    | 1.4     | 2.1     | V    | $I_{OH} = -0.5 \text{ mA}$ |
| Output low voltage     | V <sub>OL</sub>    |         | 0.3     | V    | $I_{OL} = 0.5 \text{ mA}$  |
| Input high voltage     | V <sub>IH</sub>    | 1.2     | 2.1     | V    |                            |
| Input low voltage      | V <sub>IL</sub>    |         | 0.6     | V    |                            |
| Input leakage current  | I <sub>ILEAK</sub> | -23     | 23      | μΑ   | Internal resistor included |
| Output leakage current | I <sub>OLEAK</sub> | -23     | 23      | μΑ   | Internal resistor included |

Table 61. DC Characteristics for Pins Referenced to VDDIO at 1.8 V (continued)

| Parameter                             | Symbol          | Minimum | Maximum | Unit | Condition |
|---------------------------------------|-----------------|---------|---------|------|-----------|
| Output low current drive strength     | I <sub>OL</sub> |         | 4.0     | mA   |           |
| Output high current<br>drive strength | I <sub>OH</sub> | -4.0    |         | mA   |           |

### 5.1.4 VDD33 at 3.3 V

In addition to any parameter-specific conditions, the specifications listed in the following table may be considered valid only when:

- V<sub>DDIO</sub> is 3.3 V
- V<sub>DD33</sub> is 3.3 V
- V<sub>DD12</sub> is 1.2 V
- V<sub>DD12A</sub> is 1.2 V

Table 62. DC Characteristics for Pins Referenced to VDD33 at 3.30 V

| Parameter                          | Symbol             | Minimum | Maximum | Unit | Condition                  |
|------------------------------------|--------------------|---------|---------|------|----------------------------|
| Output high voltage                | V <sub>OH</sub>    | 2.4     | 3.6     | V    | $I_{OH} = -4 \text{ mA}$   |
| Output low voltage                 | V <sub>OL</sub>    | 0       | 0.5     | V    | $I_{OL} = 4 \text{ mA}$    |
| Input high voltage                 | V <sub>IH</sub>    | 2.1     | 3.6     | V    |                            |
| Input low voltage                  | V <sub>IL</sub>    | -0.3    | 0.9     | V    |                            |
| Input leakage current              | I <sub>ILEAK</sub> | -42     | 42      | μΑ   | Internal resistor included |
| Output leakage current             | I <sub>OLEAK</sub> | -42     | 42      | μΑ   | Internal resistor included |
| Output low current drive strength  | I <sub>OL</sub>    |         | 8       | mA   |                            |
| Output high current drive strength | I <sub>OH</sub>    | -8      |         | mA   |                            |

# 5.1.5 DC Characteristics for MAC Outputs

For more information about the MAC output pins, see "SerDes MAC Interface," page 87. For more information about the AC characteristics, see "AC Characteristics for MAC Outputs," page 76.

Table 63. DC Characteristics for MAC\_RDP/N\_n Pins

| Parameter                   | Symbol             | Minimum | Typical | Maximum | Unit | Condition                                                       |
|-----------------------------|--------------------|---------|---------|---------|------|-----------------------------------------------------------------|
| Frequency lock time         | $T_{LOCK}$         |         | 500     |         | μs   |                                                                 |
| Output differential voltage | V <sub>ODIFF</sub> | 700     | 1000    | 1200    | mV   | Measured peak-to-peak. Based on 100 $\Omega$ differential load. |

Table 63. DC Characteristics for MAC\_RDP/N\_n Pins (continued)

| Parameter                          | Symbol           | Minimum | Typical | Maximum | Unit | Condition                     |
|------------------------------------|------------------|---------|---------|---------|------|-------------------------------|
| Output<br>common-mode<br>voltage   | V <sub>OCM</sub> | 480     | 540     | 610     | mV   | $V_{DD12A} = 1.20 \text{ V}.$ |
| Output low current drive strength  | I <sub>OL</sub>  |         |         | 8       | mA   |                               |
| Output high current drive strength | I <sub>OH</sub>  | -8      |         |         | mA   |                               |
| Output driver impedance per pin    | Z <sub>O</sub>   |         | 50      |         | Ω    |                               |

# 5.1.6 DC Characteristics for MAC Inputs

For more information about the MAC input pins, see "SerDes MAC Interface," page 87. For more information about the AC characteristics, see "AC Characteristics for MAC Inputs," page 76.

Table 64. DC Characteristics for MAC\_TDP/N\_n Pins

| Parameter                  | Symbol             | Minimum | Maximum | Unit | Condition                                                       |
|----------------------------|--------------------|---------|---------|------|-----------------------------------------------------------------|
| Input differential voltage | V <sub>IDIFF</sub> | 120     | 2400    | mV   | Measured peak-to-peak. Based on 100 $\Omega$ differential load. |
| Input common mode voltage  | V <sub>ICM</sub>   | 0.4     | 1.3     | V    | $V_{DD12A} = 1.20 \text{ V}.$                                   |

#### **5.1.7 LED Pins**

In addition to any parameter-specific conditions, the specifications listed in the following table may be considered valid only when:

- V<sub>DDIO</sub> is 3.3 V
- V<sub>DD33</sub> is 3.3 V
- V<sub>DD12</sub> is 1.2 V
- V<sub>DD12A</sub> is 1.2 V

Table 65. DC Characteristics for LED[3:0]\_n Pins

| Parameter                          | Symbol             | Minimum | Maximum | Unit | Condition                  |
|------------------------------------|--------------------|---------|---------|------|----------------------------|
| Output high voltage                | V <sub>OH</sub>    | 2.4     | 3.6     | V    | $I_{OH} = -4.0 \text{ mA}$ |
| Output low voltage                 | V <sub>OL</sub>    | 0       | 0.5     | V    | $I_{OL} = 4.0 \text{ mA}$  |
| Output leakage current             | I <sub>OLEAK</sub> | -10     | 10      | μΑ   | _                          |
| Output low current drive strength  | I <sub>OL</sub>    |         | 8.0     | mA   | _                          |
| Output high current drive strength | I <sub>OH</sub>    | -8.0    |         | mA   | _                          |

## 5.1.8 JTAG Pins

In addition to any parameter-specific conditions, the specifications listed in the following table may be considered valid only when:

- V<sub>DDIO</sub> is 3.3 V
- V<sub>DD33</sub> is 3.3 V
- V<sub>DD12</sub> is 1.2 V
- V<sub>DD12A</sub> is 1.2 V

#### Table 66. DC Characteristics for JTAG Pins

| Parameter                          | Symbol             | Minimum | Maximum | Unit | Condition                  |
|------------------------------------|--------------------|---------|---------|------|----------------------------|
| Output high voltage                | V <sub>OH</sub>    | 2.4     | 3.6     | V    | $I_{OH} = -1.5 \text{ mA}$ |
| Output low voltage                 | V <sub>OL</sub>    | 0       | 0.5     | V    | I <sub>OL</sub> = 1.5 mA   |
| Input high voltage                 | V <sub>IH</sub>    | 2.1     | 3.6     | V    |                            |
| Input low voltage                  | V <sub>IL</sub>    | -0.3    | 0.9     | V    |                            |
| Input leakage current              | I <sub>ILEAK</sub> | -42     | 42      | μΑ   | Internal resistor included |
| Output leakage current             | I <sub>OLEAK</sub> | -42     | 42      | μΑ   | Internal resistor included |
| Output low current drive strength  | I <sub>OL</sub>    |         | 8       | mA   | -                          |
| Output high current drive strength | I <sub>OH</sub>    | -8      |         | mA   |                            |

# 5.2 Current Consumption

The typical current consumption values are based on nominal voltages with all ports operating at 1000BASE-T speeds with full-duplex enabled and a 64-bit random data pattern at 100% utilization.

**Table 67.** Typical Current Consumption

| Donomoton                                | Cymphol             | Tunical | Maximum | l lmit |
|------------------------------------------|---------------------|---------|---------|--------|
| Parameter                                | Symbol              | Typical | waximum | Unit   |
| Worst-case power consumption             | $P_{D}$             |         | 3.19    | W      |
| Current with V <sub>DDIO</sub> at 1.8 V  | $I_{VDDIO}$         | 1       |         | mA     |
| Current with V <sub>DDIO</sub> at 2.5 V  | I <sub>VDDIO</sub>  | 1       |         | mA     |
| Current with V <sub>DDIO</sub> at 3.3 V  | $I_{VDDIO}$         | 1       |         | mA     |
| Current with V <sub>DD33</sub> at 3.3 V  | I <sub>VDD33</sub>  | 460     |         | mA     |
| Current with V <sub>DD12</sub> at 1.2 V  | I <sub>VDD12</sub>  | 774     |         | mA     |
| Current with V <sub>DD12A</sub> at 1.2 V | I <sub>VDD12A</sub> | 273     |         | mA     |

## 5.3 AC Characteristics

The AC specifications are grouped according to specific device pins and associated timing characteristics.

# 5.3.1 Reference Clock Input

The following table shows the specifications for the reference clock input frequency including various frequencies, duty cycle, and accuracy.

Table 68. AC Characteristics for REFCLK Input

| Parameter                                 | Symbol              | Minimum | Typical | Maximum | Unit | Condition |
|-------------------------------------------|---------------------|---------|---------|---------|------|-----------|
| Frequency with 25 MHz input               | f <sub>CLK25</sub>  |         | 25      |         | MHz  |           |
| Frequency with 125 MHz input              | f <sub>CLK125</sub> |         | 125     |         | MHz  |           |
| Frequency accuracy                        | f <sub>TOL</sub>    |         |         | 100     | ppm  |           |
| Duty cycle                                | % <sub>DUTY</sub>   | 40      |         | 60      | %    |           |
| RMS jitter tolerance <sup>(1)</sup>       | J <sub>TOL</sub>    |         |         | 145     | ps   | 1 kHz     |
|                                           |                     |         |         | 42      | ps   | 10 kHz    |
|                                           |                     |         |         | 42      | ps   | 200 kHz   |
|                                           |                     |         |         | 55      | ps   | 10 MHz    |
| Rise time with 25 MHz input (20% to 80%)  | t <sub>R25</sub>    |         |         | 4       | ns   |           |
| Rise time with 125 MHz input (20% to 80%) | t <sub>R125</sub>   |         |         | 1       | ns   |           |
| Fall time with 25 MHz input (20% to 80%)  | t <sub>R25</sub>    |         |         | 4       | ns   |           |
| Fall time with 125 MHz input (20% to 80%) | t <sub>F125</sub>   |         |         | 1       | ns   |           |

<sup>1.</sup> Sinusoidal jitter, with BER  $10^{-12}$  divided by 14.1.

If using the 25 MHz crystal clock input option, the additional specifications in the following table are required.

Table 69. AC Characteristics for REFCLK Input with 25 MHz Clock Input

| Parameter                            | Minimum | Typical | Maximum | Unit |
|--------------------------------------|---------|---------|---------|------|
| Crystal parallel load capacitance    | 18      |         | 20      | рF   |
| Crystal equivalent series resistance |         | 10      | 30      | Ω    |
| Crystal accuracy                     |         |         | 50      | ppm  |

# 5.3.2 Clock Output

The specifications in the following table show the AC characteristics for the clock output of the VSC8634 device.

Table 70. AC Characteristics for the CLKOUT Pin

| Parameter                              | Symbol                                        | Minimum | Typical          | Maximum | Unit | Condition                                       |
|----------------------------------------|-----------------------------------------------|---------|------------------|---------|------|-------------------------------------------------|
| CLKOUT frequency                       | f <sub>CLK125</sub><br>f <sub>CLK156.25</sub> |         | 125.00<br>156.25 |         | MHz  | 125 MHz output clock<br>156.25 MHz output clock |
| CLKOUT cycle time                      | t <sub>CYC</sub>                              |         | 8.0<br>6.4       |         | ns   | 125 MHz output clock<br>156.25 MHz output clock |
| Frequency stability                    | f <sub>STABILITY</sub>                        |         |                  | 100     | ppm  |                                                 |
| Duty cycle                             | % <sub>DUTY</sub>                             | 40      | 50               | 60      | %    |                                                 |
| Clock rise and fall times (20% to 80%) | $t_R$ and $t_F$                               |         |                  | 425     | ps   |                                                 |
| Total jitter                           | J <sub>CLK</sub>                              |         | 100              | 150     | ps   | Measured peak-to-peak                           |

# 5.3.3 AC Characteristics for MAC Outputs

For more information about the MAC output pins, see "SerDes MAC Interface," page 87. For more information about the DC characteristics, see "DC Characteristics for MAC Outputs," page 72.

Table 71. AC Characteristics for MAC\_RDP/N\_n Pins

| Parameter                                   | Symbol                          | Typical | Maximum | Unit | Condition                                                                                 |
|---------------------------------------------|---------------------------------|---------|---------|------|-------------------------------------------------------------------------------------------|
| Output rise time and fall time (20% to 80%) | t <sub>r</sub> , t <sub>f</sub> |         | 300     | ps   |                                                                                           |
| Total output jitter                         | Тл                              | 185     | 260     | ps   | Measured peak-to-peak.<br>Uses K28.5 test pattern. Bit<br>error rate (BER) = $10^{-12}$ . |

# 5.3.4 AC Characteristics for MAC Inputs

For more information about the MAC input pins, see "SerDes MAC Interface," page 87. For more information about the DC characteristics, see "DC Characteristics for MAC Inputs," page 73.

Table 72. AC Characteristics for MAC\_TDP/N\_n Pins

| Parameter                      | Symbol                | Minimum | Maximum | Unit | Condition              |
|--------------------------------|-----------------------|---------|---------|------|------------------------|
| Total receive jitter tolerance | J <sub>RX</sub> Total | 375     | 610     | ps   | Measured peak-to-peak. |

## 5.3.5 JTAG Interface

The following table lists the characteristics for the JTAG testing feature. The illustration provides a diagram of the timing.

Table 73. AC Characteristics for the JTAG Interface

| Parameter                 | Symbol           | Minimum | Maximum | Unit |
|---------------------------|------------------|---------|---------|------|
| TCK frequency             | f <sub>CLK</sub> |         | 10      | MHz  |
| TCK cycle time            | t <sub>CYC</sub> | 100     |         | ns   |
| TCK time high             | t <sub>WH</sub>  | 45      |         | ns   |
| TCK time low              | t <sub>WL</sub>  | 45      |         | ns   |
| Setup time to TCK rising  | t <sub>SU</sub>  | 10      |         | ns   |
| Hold time from TCK rising | t <sub>H</sub>   | 10      |         | ns   |
| TCK to TDO valid          | t <sub>CO</sub>  |         | 15      | ns   |

Figure 18. JTAG Interface Timing



## 5.3.6 SMI Interface

Use the information in the following table when incorporating the VSC8634 device SMI interface into your own design. The illustration provides information about SMI interface timing.

Table 74. AC Characteristics for the SMI Interface

| Parameter                    | Symbol           | Minimum | Typical | Maximum | Unit | Condition |
|------------------------------|------------------|---------|---------|---------|------|-----------|
| MDC frequency <sup>(1)</sup> | f <sub>CLK</sub> |         | 2.5     | 12.5    | MHz  | _         |
| MDC cycle time               | t <sub>CYC</sub> | 80      | 400     |         | ns   | _         |
| MDC time high                | t <sub>WH</sub>  | 20      | 50      |         | ns   | _         |
| MDC time low                 | t <sub>WL</sub>  | 20      | 50      |         | ns   |           |

Page 77

Table 74. AC Characteristics for the SMI Interface (continued)

| Parameter            | Symbol          | Minimum                                      | Typical | Maximum | Unit | Condition                                                                    |
|----------------------|-----------------|----------------------------------------------|---------|---------|------|------------------------------------------------------------------------------|
| Setup to MDC rising  | t <sub>SU</sub> | 10                                           |         |         | ns   |                                                                              |
| Hold from MDC rising | t <sub>H</sub>  | 10                                           |         |         | ns   |                                                                              |
| MDC rise time        | t <sub>R</sub>  | 100<br>t <sub>CYC</sub> × 10% <sup>(1)</sup> |         |         | ns   | For MDC = $0 - 1$ MHz<br>For MDC = $1$ MHz $- f_{CLK}(MAX)$                  |
| MDC fall time        | t <sub>F</sub>  | 100<br>t <sub>CYC</sub> × 10% <sup>(1)</sup> |         |         |      |                                                                              |
| MDC to MDIO valid    | t <sub>CO</sub> |                                              | 10      | 300     | ns   | Time-dependant on the value of the external pull-up resistor on the MDIO pin |

<sup>1.</sup> For  $f_{CLK}$  above 1 MHz, the minimum rise time and fall time is in relation to the frequency of the MDC clock period. For example, if  $f_{CLK}$  is 2 MHz, the minimum clock rise time and fall time is 50 ns.

Figure 19. SMI Interface Timing



## 5.3.7 Device Reset

The following specifications apply to the device reset functionality. The illustration shows the reset timing.

Table 75. AC Characteristics for Device Reset

| Parameter                                                          | Symbol                       | Minimum | Maximum | Unit     | Condition |
|--------------------------------------------------------------------|------------------------------|---------|---------|----------|-----------|
| NRESET assertion time                                              | t <sub>RESET</sub>           | 100     |         | ns       |           |
| Wait time between NRESET de-assert and access of the SMI interface | t <sub>WAIT</sub>            | 20      |         | ms<br>ms |           |
| Soft reset (pin) assertion                                         | t <sub>SRESET_ASSERT</sub>   | 4       |         | ms       |           |
| Soft reset (pin) de-assertion                                      | t <sub>SRESET_DEASSERT</sub> | 4       |         | ms       | _         |

Table 75. AC Characteristics for Device Reset (continued)

| Parameter                                                                                        | Symbol                  | Minimum  | Maximum | Unit     | Condition                                |
|--------------------------------------------------------------------------------------------------|-------------------------|----------|---------|----------|------------------------------------------|
| Wait time between soft reset pin de-assert and access of the SMI interface                       | t <sub>SWAIT</sub>      | 4<br>300 |         | μs<br>μs | Registers 22.9 = 1<br>Registers 22.9 = 0 |
| Soft reset MII register 0.15 assertion                                                           | t <sub>SREG_RESET</sub> | 100      |         | ns       |                                          |
| Wait time between Soft Reset (MII<br>Register 0.15) de-assert and access<br>to the SMI interface | t <sub>SREG_WAIT</sub>  | 4<br>300 |         | μs<br>μs | Registers 22.9 = 1<br>Registers 22.9 = 0 |

Figure 20. Reset Timing



#### 5.3.8 Serial LEDs

The following table provides specifications for the device serial LEDs. The illustration shows the LED timing. For information about initial synchronization requirements, see "Serial LED Mode," page 27

Table 76. AC Characteristics for Serial LEDs

| Parameter                       | Symbol             | Minimum | Maximum | Unit |
|---------------------------------|--------------------|---------|---------|------|
| LED_CLK cycle time              | $t_{CYC}$          | 1       |         | μs   |
| Pause between LED bit sequences | t <sub>PAUSE</sub> | 25      |         | ms   |
| LED_CLK to LED_DATA             | t <sub>CO</sub>    |         | 1       | ns   |

Figure 21. Serial LED Timing



# 5.4 Operating Conditions

The following table shows the recommended operating conditions for the VSC8634 device.

Table 77. Recommended Operating Conditions

| Parameter                                           | Symbol             | Minimum | Typical | Maximum | Unit |
|-----------------------------------------------------|--------------------|---------|---------|---------|------|
| Power supply voltage for V <sub>DDIO</sub> at 1.8 V | $V_{DDIO}$         | 1.70    | 1.80    | 1.90    | V    |
| Power supply voltage for V <sub>DDIO</sub> at 2.5 V | $V_{DDIO}$         | 2.37    | 2.50    | 2.63    | V    |
| Power supply voltage for V <sub>DDIO</sub> at 3.3 V | $V_{DDIO}$         | 3.13    | 3.30    | 3.47    | V    |
| Power supply voltage for V <sub>DD33</sub>          | $V_{DD33}$         | 3.13    | 3.30    | 3.47    | V    |
| Power supply voltage for V <sub>DD12</sub>          | V <sub>DD12</sub>  | 1.14    | 1.20    | 1.26    | V    |
| Power supply voltage for V <sub>DD12A</sub>         | V <sub>DD12A</sub> | 1.14    | 1.20    | 1.26    | V    |
| Operating temperature <sup>(1)</sup>                | T                  | 0       |         | 90      | °C   |

<sup>1.</sup> Lower limit of specification is ambient temperature, and upper limit is case temperature.

# 5.5 Stress Ratings

This section contains the stress ratings for the VSC8634 device.

**Warning** Stresses listed in the following table may be applied to devices one at a time without causing permanent damage. Functionality at or exceeding the values listed is not implied. Exposure to these values for extended periods may affect device reliability.

Table 78. Stress Ratings

| Parameter                                         | Symbol                | Minimum | Maximum               | Unit |
|---------------------------------------------------|-----------------------|---------|-----------------------|------|
| DC input voltage on V <sub>DDIO</sub> supply pin  | $V_{\rm DDIO}$        | -0.5    | 4.0                   | V    |
| DC input voltage on V <sub>DD33</sub> supply pin  | $V_{DD33}$            | -0.5    | 4.0                   | V    |
| DC input voltage on V <sub>DD12</sub> supply pin  | V <sub>DD12</sub>     | -0.5    | 1.4                   | V    |
| DC input voltage on V <sub>DD12A</sub> supply pin | V <sub>DD12A</sub>    | -0.5    | 1.4                   | V    |
| DC input voltage on JTAG 5 V-tolerant pins        | V <sub>DD</sub> (5 V) | -0.5    | 5.5                   | V    |
| DC input voltage on any non-supply pin            | V <sub>DD</sub> (PIN) | -0.5    | V <sub>DD</sub> + 0.5 | V    |
| Storage temperature                               | $T_S$                 | -65     | 150                   | °C   |

## Table 78. Stress Ratings (continued)

| Parameter                                             | Symbol               | Minimum | Maximum             | Unit |
|-------------------------------------------------------|----------------------|---------|---------------------|------|
| Electrostatic discharge voltage, charged device model | V <sub>ESD_CDM</sub> | -500    | 500                 | V    |
| Electrostatic discharge voltage, human body model     | V <sub>ESD_HBM</sub> | See r   | note <sup>(1)</sup> | V    |

This device has completed all required testing as specified in the JEDEC standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM), and complies with a Class 2 rating. The definition of Class 2 is any part that passes an ESD pulse of 2000 V, but fails an ESD pulse of 4000 V.

**Warning** This device can be damaged by electrostatic discharge (ESD) voltage. Vitesse recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures may adversely affect reliability of the device.

# **6** Pin Descriptions

The VSC8634 device has 256 pins, which are described in this section.



The pin information is also provided as an attached Microsoft Excel file so that you can copy it electronically. In Acrobat, double-click the attachment icon.

# 6.1 Pin Diagram

The following illustration shows the pin diagram for the VSC8634 device. For clarity, the device is shown in two halves, the top left and top right.

Figure 22. Pin Diagram, Top Left

|   | 1             | 2       | 3        | 4        | 5       | 6       | 7       | 8       |
|---|---------------|---------|----------|----------|---------|---------|---------|---------|
| Α | NC            | TXVPA_3 | TXVPB_3  | TXVPC_3  | TXVPD_3 | TXVPA_2 | TXVPB_2 | TXVPC_2 |
| В | VSS           | TXVNA_3 | TXVNB_3  | TXVNC_3  | TXVND_3 | TXVNA_2 | TXVNB_2 | TXVNC_2 |
| С | XTAL2         | VDD33   | VSS      | VDD33    | VSS     | VDD33   | VDD12A  | VDD12A  |
| D | XTAL1/REF_CLK | OSCEN   | REF_FILT | REF_REXT | VSS     | VSS     | VSS     | VSS     |
| E | PLLMODE       | TMS     | NTRST    | VDD33    | VDD12   | VSS     | VSS     | VSS     |
| F | TDO           | TDI     | TCK      | VSS      | VDD12   | VSS     | VSS     | VSS     |
| G | LED0_0        | LED1_0  | LED2_0   | LED3_0   | VDD12   | VSS     | VSS     | VSS     |
| Н | LED0_1        | LED1_1  | LED2_1   | LED3_1   | VDD12   | VSS     | VSS     | VSS     |
| J | LED0_2        | LED1_2  | LED2_2   | LED3_2   | VDD12   | VSS     | VSS     | VSS     |
| K | LEDO_3        | LED1_3  | LED2_3   | LED3_3   | VDD12   | VSS     | VSS     | VSS     |
| L | RESERVED      | MDINT3  | NSRESET  | VSS      | VDD12   | VSS     | VSS     | VSS     |
| M | RESERVED      | MDINTO  | NRESET   | VDDIO    | VDD12   | VSS     | VSS     | VSS     |
| N | RESERVED      | MDIO    | MDINT1   | MDINT2   | VDD12   | VSS     | VSS     | VSS     |
| Р | RESERVED      | MDC     | VDDIO    | VSS      | VDD33   | VDD12A  | VDD12A  | VDD12A  |
| R | VSS           | NC      | NC       | RDP_3    | TDP_3   | NC      | NC      | RDP_2   |
| T | NC            | NC      | NC       | RDN_3    | TDN_3   | NC      | NC      | RDN_2   |

Figure 23. Pin Diagram, Top Right

|   | 16      | 15      | 14      | 13       | 12      | 11      | 10       | 9       |  |
|---|---------|---------|---------|----------|---------|---------|----------|---------|--|
| Α | NC      | TXVPB_0 | TXVPA_0 | TXVPD_1  | TXVPC_1 | TXVPB_1 | TXVPA_1  | TXVPD_2 |  |
| В | VSS     | TXVNB_0 | TXVNA_0 | TXVND_1  | TXVNC_1 | TXVNB_1 | TXVNA_1  | TXVND_2 |  |
| С | TXVPC_0 | TXVNC_0 | VDD33   | VDD12A   | VSS     | VDD33   | RESERVED | VDD12A  |  |
| D | TXVPD_0 | TXVND_0 | CMODE5  | RESERVED | VSS     | VSS     | VSS      | VSS     |  |
| E | CMODE7  | CMODE6  | CMODE4  | RESERVED | VDD12   | VSS     | VSS      | VSS     |  |
| F | NC      | CMODE3  | CMODE2  | RESERVED | VDD12   | VSS     | VSS      | VSS     |  |
| G | NC      | CLKOUT  | CMODE1  | CMODE0   | VDD12   | VSS     | VSS      | VSS     |  |
| н | THERMDA | THERMDC | GPIO13  | VDD33    | VDD12   | VSS     | VSS      | VSS     |  |
| J | GPIO15  | GPIO14  | GPIO12  | VSS      | VDD12   | VSS     | VSS      | VSS     |  |
| к | GPIO11  | GPIO10  | GPIO9   | GPIO8    | VDD12   | VSS     | VSS      | VSS     |  |
| L | GPIO7   | GPIO6   | GPIO5   | GPIO4    | VDD12   | VSS     | VSS      | VSS     |  |
| М | GPIO3   | GPIO2   | GPIO1   | VDD33    | VDD12   | VSS     | VSS      | VSS     |  |
| N | TDN_0   | TDP_0   | GPI00   | VSS      | VDD12   | VSS     | VSS      | VSS     |  |
| Р | RDN_0   | RDP_0   | VSS     | VSS      | VDD33   | VDD12A  | VDD12A   | VDD12A  |  |
| R | VSS     | NC      | NC      | TDP_1    | RDP_1   | NC      | NC       | TDP_2   |  |
| Т | NC      | NC      | NC      | TDN_1    | RDN_1   | NC      | NC       | TDN_2   |  |

# 6.2 Pin Identifications

This section contains the pin descriptions for the VSC8634 device. The following table provides notations for definitions of the various pin types.

Table 79.Pin Type Symbols

| Symbol             | Pin Type                       | Description                                                              |
|--------------------|--------------------------------|--------------------------------------------------------------------------|
| Ţ                  | Input                          | Input with no on-chip pull-up or pull-down resistor.                     |
| I <sub>PU</sub>    | Input with pull-up             | Input with on-chip pull-up resistor to VDDIO.                            |
| I <sub>PD</sub>    | Input with pull-down           | Input with on-chip pull-down resistor to VSS.                            |
| I <sub>DIFF</sub>  | Input differential             | Input differential signal pair                                           |
| I <sub>PU</sub> /O | Bidirectional with pull-<br>up | Input and output signal with on-chip pull-up resistor to VDDIO or VDD33. |
| 0                  | Output                         | Output signal.                                                           |
| O <sub>PU</sub>    | Output with pull-up            | Output with on-chip pull-up resistor to VDDIO.                           |
| OD                 | Open drain                     | Open drain output.                                                       |
| OS                 | Open source                    | Open source output.                                                      |
| O <sub>DIFF</sub>  | Output differential            | Output differential signal pair.                                         |
| A <sub>DIFF</sub>  | Analog differential            | Analog differential signal pair for twisted pair interface.              |
| A <sub>BIAS</sub>  | Analog bias                    | Analog bias pin.                                                         |
| I <sub>A</sub>     | Analog input                   | Analog input for sensing variable voltage levels.                        |

Table 79. Pin Type Symbols (continued)

| Symbol             | Pin Type           | Description                                                                |
|--------------------|--------------------|----------------------------------------------------------------------------|
| I <sub>PU5V</sub>  | Input with pull-up | Input with on-chip pull-up resistor to VDD33. These pins are 5 V tolerant. |
| O <sub>CRYST</sub> | Crystal output     | Crystal clock output pin. If not used, leave unconnected.                  |
| NC                 | No connect         | No connect pins must be left floating.                                     |

# 6.3 Pins by Function

This section contains the functional pin descriptions for the VSC8634 device.

## 6.3.1 GPIO

The following table shows the pins associated with the device GPIO.

Table 80. GPIO Pins

| Name   | Pin | Туре               | Description                                       |
|--------|-----|--------------------|---------------------------------------------------|
| GPIO15 | J16 | I <sub>PU</sub> /O | General purpose input/output (GPIO). 16 dedicated |
| GPIO14 | J15 |                    | GPIO pins are provided.                           |
| GPIO13 | H14 |                    |                                                   |
| GPIO12 | J14 |                    |                                                   |
| GPIO11 | K16 |                    |                                                   |
| GPIO10 | K15 |                    |                                                   |
| GPIO9  | K14 |                    |                                                   |
| GPIO8  | K13 |                    |                                                   |
| GPIO7  | L16 |                    |                                                   |
| GPIO6  | L15 |                    |                                                   |
| GPIO5  | L14 |                    |                                                   |
| GPIO4  | L13 |                    |                                                   |
| GPIO3  | M16 |                    |                                                   |
| GPIO2  | M15 |                    |                                                   |
| GPIO1  | M14 |                    |                                                   |
| GPIO0  | N14 |                    |                                                   |

#### 6.3.2 JTAG

The following table lists the pins associated with the device JTAG testing facility.

Table 81. JTAG Pins

| Name  | Pin | Туре              | Description                                                                                                                           |
|-------|-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| NTRST | E3  | I <sub>PU5V</sub> | JTAG reset. When JTAG test operation is not in use, then tie this pin to VSS (ground) with a pull-down resistor for normal operation. |
| TCK   | F3  | I <sub>PU5V</sub> | JTAG test clock input.                                                                                                                |
| TDI   | F2  | I <sub>PU5V</sub> | JTAG test serial data input.                                                                                                          |
| TDO   | F1  | O <sub>PU</sub>   | JTAG test serial data output.                                                                                                         |
| TMS   | E2  | I <sub>PU5V</sub> | JTAG test mode select.                                                                                                                |

## 6.3.3 Miscellaneous Pins

The following table lists pins not associated with a particular interface or facility on the device.

Table 82. Miscellaneous Pins

| Name                                                                         | Pin                                                                                                               | Туре              | Description                                                                                                                                                                                                                                                                            |
|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKOUT                                                                       | G15                                                                                                               | 0                 | Clock output can be enabled or disabled. It outputs a reference clock frequency of 125 MHz. This pin is not active when NRESET is asserted. When disabled, the pin is held low.                                                                                                        |
| CMODE7<br>CMODE6<br>CMODE5<br>CMODE4<br>CMODE3<br>CMODE2<br>CMODE1<br>CMODE0 | E16<br>E15<br>D14<br>E14<br>F15<br>F14<br>G14<br>G13                                                              | I <sub>A</sub>    | Configuration mode (CMODE) pins. For more information, see "CMODE," page 66.                                                                                                                                                                                                           |
| LED3_[3:0]<br>LED2_[3:0]<br>LED1_[3:0]<br>LED0_[3:0]                         | K4, J4, H4, G4<br>K3, J3, H3, G3<br>K2, J2, H2, G2<br>K1, J1, H1, G1                                              | 0                 | LED direct-drive outputs. All LEDs pins are active-low. A serial LED stream can also be implemented. For more information about LED operation, see "LED Mode Select," page 56.  Note: LEDbit_port, where port = PHY port number and bit = the particular LED for the port.             |
| OSCEN                                                                        | D2                                                                                                                | I <sub>PD</sub>   | Oscillator enable. This pin is sampled on the rising edge of NRESET. If high, then the on-chip oscillator circuit is enabled. If low (or left floating), the oscillator circuit is disabled and the device must be supplied with a 25 MHz or 125 MHz reference clock to the REFCLK pin |
| PLLMODE                                                                      | E1                                                                                                                | I <sub>PD</sub>   | PLL mode input select. Sampled on power-up or reset. If PLLMODE is low, then REFCLK must be 25 MHz. If PLLMODE is high, then REFCLK must be 125 MHz.  If using a crystal, PLLMODE must be pulled low.                                                                                  |
| REF_FILT                                                                     | D3                                                                                                                | A <sub>BIAS</sub> | Reference filter connects to an external 1 µF capacitor to analog ground.                                                                                                                                                                                                              |
| REF_REXT                                                                     | D4                                                                                                                | A <sub>BIAS</sub> | Reference external connects to an external 2 k $\Omega$ (1%) resistor to analog ground.                                                                                                                                                                                                |
| RESERVED                                                                     | C10, D13, E13,<br>F13, L1, M1, N1,<br>P1                                                                          | NC                | Leave these pins unconnected (floating).                                                                                                                                                                                                                                               |
| NC                                                                           | A1, A16, F16, G16,<br>R2, R3, R6, R7,<br>R10, R11, R14,<br>R15, T1, T2, T3,<br>T6, T7, T10, T11,<br>T14, T15, T16 | NC                | These pins are no connects. Do not connect them together or to ground. Leave these pins unconnected (floating).                                                                                                                                                                        |
| THERMDA                                                                      | H16                                                                                                               | I <sub>A</sub>    | Thermal diode anode (p-junction).                                                                                                                                                                                                                                                      |
| THERMDC                                                                      | H15                                                                                                               | I <sub>A</sub>    | Thermal diode cathode (n-junction). Connected internally to VSS                                                                                                                                                                                                                        |

 Table 82.
 Miscellaneous Pins (continued)

| Name         | Pin | Туре               | Description                                                                                                                                                                                                                                                                                                                                            |
|--------------|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTAL1/REFCLK | D1  | I                  | Crystal oscillator input. If OSCEN=high then a 25 MHz parallel resonant crystal with ±50 ppm frequency tolerance should be connected across XTAL1 and XTAL2. A 33 pF capacitor should also tie the XTAL1 pin to ground.  Reference clock input. If OSCEN=low, the clock input frequency can either be 25 MHz (PLLMODE=0) or 125 MHZ (PLLMODE is high). |
| XTAL2        | C1  | O <sub>CRYST</sub> | Crystal oscillator output. The crystal should be connected across XTAL1 and XTAL2. A 33 pF capacitor should also tie the XTAL2 pin to ground. If not using a crystal oscillator, this output pin can be left floating if driving XTAL1/REFCLK with a reference clock.                                                                                  |

# 6.3.4 Power Supply

The following table lists the device power supply pins.

 Table 83.
 Power Supply Pins

| Name   | Pin                                                                                                                                                                                                                                                                                                                                        | Type                    | Description                                                        |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------|
| VDD12A | C7, C8, C9, C13, P6,<br>P7, P8, P9, P10, P11                                                                                                                                                                                                                                                                                               | 1.2 V                   | 1.2 V analog power requiring additional PCB power supply filtering |
| VDD33  | C2, C4, C6, C11,<br>C14, E4, H13, M13,<br>P5, P12                                                                                                                                                                                                                                                                                          | 3.3 V                   | General 3.3 V power supply                                         |
| VDD12  | E5, E12, F5, F12, G5,<br>G12, H5, H12, J5,<br>J12, K5, K12, L5,<br>L12, M5, M12, N5,<br>N12                                                                                                                                                                                                                                                | 1.2 V                   | Internal digital logic                                             |
| VDDIO  | P3 M4                                                                                                                                                                                                                                                                                                                                      | 3.3 V<br>2.5 V<br>1.8 V | I/O power supply                                                   |
| VSS    | B1, B16, C3, C5, C12, D5, D6, D7, D8, D9, D10, D11, D12, E6, E7, E8, E9, E10, E11, F4, F6, F7, F8, F9, F10, F11, G6, G7, G8, G9, G10, G11, H6, H7, H8, H9, H10, H11, J6, J7, J8, J9, J10, J11, J13, K6, K7, K8, K9, K10, K11, L4, L6, L7, L8, L9, L10, L11, M6, M7, M8, M9, M10, M11, N6, N7, N8, N9, N10, N11, N13, P4, P13, P14, R1, R16 | 0 V                     | General device ground                                              |

Although certain function pins may not be used for a specific application, all power supply pins must be connected to their respective voltage input.

**Table 84.** Power Supply and Associated Function Pins

| Pin    | Nominal<br>Voltage     | Associated Functional Pins                                                                        |
|--------|------------------------|---------------------------------------------------------------------------------------------------|
| VDD33  | 3.3 V                  | LED[3:0]_n, GPIO[15:0], JTAG (5), XTAL1, XTAL2, CMODE, TXVP_n, TXVN_n, REF_FILT, REF_REXT, CLKOUT |
| VDDIO  | 1.8 V, 2.5 V,<br>3.3 V | MDC, MDIO, MDINT <i>n</i> , nRESET                                                                |
| VDD12A | 1.2 V                  | MAC_RDP/N_n, MAC_TDP/N_n                                                                          |
| VDD12  | 1.2 V                  | N/A (Internal Core Voltage)                                                                       |

#### 6.3.5 SerDes MAC Interface

The following table shows the pins associated with the device SerDes MAC interface.

Table 85. SerDes MAC Interface Pins

| Name  | Pin | Туре              | Description                        |
|-------|-----|-------------------|------------------------------------|
| RDP_3 | R4  | O <sub>DIFF</sub> | SerDes MAC receiver output pair.   |
| RDP_2 | R8  |                   |                                    |
| RDP_1 | R12 |                   |                                    |
| RDP_0 | P15 |                   |                                    |
| RDN_3 | T4  |                   |                                    |
| RDN_2 | T8  |                   |                                    |
| RDN_1 | T12 |                   |                                    |
| RDN_0 | P16 |                   |                                    |
| TDP_3 | R5  | I <sub>DIFF</sub> | SerDes MAC transmitter input pair. |
| TDP_2 | R9  | 5                 |                                    |
| TDP_1 | R13 |                   |                                    |
| TDP_0 | N15 |                   |                                    |
| TDN_3 | T5  |                   |                                    |
| TDN_2 | T9  |                   |                                    |
| TDN_1 | T13 |                   |                                    |
| TDN_0 | N16 |                   |                                    |

## 6.3.6 Serial Management Interface

The following table lists the device pins associated with the device serial management interface (SMI). Note that the pins in this table are referenced to VDDIO and can be set to a 1.8 V, 2.5 V, or 3.3 V power supply.

Table 86. SMI Pins

| Name | Pin | Туре            | Description                                                                                                           |
|------|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------|
| MDC  | P2  | I <sub>PU</sub> | Management data clock. A 0 MHz to 12.5 MHz reference input is used to clock serial MDIO data into and out of the PHY. |

Page 87

Table 86. SMI Pins (continued)

| Name                                 | Pin                  | Туре            | Description                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------|----------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MDIO                                 | N2                   | OD              | Management data input/output pin. Serial data is written or read from this pin bidirectionally between the PHY and Station Manager, synchronously on the positive edge of MDC. One external pull-up resistor is required at the Station Manager, and its value depends on the MDC clock frequency and the total sum of the capacitive loads from the MDIO pins. |
| MDINT3<br>MDINT2<br>MDINT1<br>MDINT0 | L2<br>N4<br>N3<br>M2 | OS/OD           | Management interrupt signal. Upon reset the device will configure these pins as active-low (open drain) or active-high (open source) based on the polarity of an external 10 $k\Omega$ resistor connection. These pins can be tied together in a wired-OR configuration with only a single pull-up or pull-down resistor.                                       |
| NRESET                               | M3                   | I <sub>PU</sub> | Device reset. Active low input that powers down the device and sets all register bits to their default state.                                                                                                                                                                                                                                                   |
| NSRESET                              | L3                   | I <sub>PU</sub> | Device soft reset. Active low input that powers down the device. Although, the device is powered down any register bits that are sticky will retain their value.                                                                                                                                                                                                |

# 6.4 Twisted Pair Interface

The following table lists the device pins associated with the device two-wire, twisted pair interface.

Table 87. Twisted Pair Interface Pins

| Name                                     | Pin                    | Туре              | Description                     |
|------------------------------------------|------------------------|-------------------|---------------------------------|
| TXVPA_3<br>TXVPA_2<br>TXVPA_1<br>TXVPA_0 | A2<br>A6<br>A10<br>A14 | A <sub>DIFF</sub> | TX/RX channel A positive signal |
| TXVNA_3<br>TXVNA_2<br>TXVNA_1<br>TXVNA_0 | B2<br>B6<br>B10<br>B14 | A <sub>DIFF</sub> | TX/RX channel A negative signal |
| TXVPB_3<br>TXVPB_2<br>TXVPB_1<br>TXVPB_0 | A3<br>A7<br>A11<br>A15 | A <sub>DIFF</sub> | TX/RX channel B positive signal |
| TXVNB_3<br>TXVNB_2<br>TXVNB_1<br>TXVNB_0 | B3<br>B7<br>B11<br>B15 | A <sub>DIFF</sub> | TX/RX channel B negative signal |
| TXVPC_3<br>TXVPC_2<br>TXVPC_1<br>TXVPC_0 | A4<br>A8<br>A12<br>C16 | A <sub>DIFF</sub> | TX/RX channel C positive signal |
| TXVNC_3<br>TXVNC_2<br>TXVNC_1<br>TXVNC_0 | B4<br>B8<br>B12<br>C15 | A <sub>DIFF</sub> | TX/RX channel C negative signal |

Page 88

Table 87. Twisted Pair Interface Pins (continued)

| Name                                     | Pin                    | Туре              | Description                     |
|------------------------------------------|------------------------|-------------------|---------------------------------|
| TXVPD_3 TXVPD_2 TXVPD_1 TXVPD_0          | A5<br>A9<br>A13<br>D16 | A <sub>DIFF</sub> | TX/RX channel D positive signal |
| TXVND_3<br>TXVND_2<br>TXVND_1<br>TXVND_0 | B5<br>B9<br>B13<br>D15 | A <sub>DIFF</sub> | TX/RX channel D negative signal |

# 6.5 Pins by Number

This section provides a numeric list of the VSC8634 pins.

| A1         | NC      |
|------------|---------|
| A2         | TXVPA_3 |
| A3         | TXVPB_3 |
| A4         | TXVPC_3 |
| <b>A</b> 5 | TXVPD_3 |
| A6         | TXVPA_2 |
| A7         | TXVPB_2 |
| A8         | TXVPC_2 |
| A9         | TXVPD_2 |
| A10        | TXVPA_1 |
| A11        | TXVPB_1 |
| A12        | TXVPC_1 |
| A13        | TXVPD_1 |
| A14        | TXVPA_0 |
| A15        | TXVPB_0 |
| A16        | NC      |
| B1         | VSS     |
| B2         | TXVNA_3 |
| В3         | TXVNB_3 |
| B4         | TXVNC_3 |
| B5         | TXVND_3 |
| B6         | TXVNA_2 |
| B7         | TXVNB_2 |
| B8         | TXVNC_2 |
| B9         | TXVND_2 |
| B10        | TXVNA_1 |
| B11        | TXVNB_1 |
| B12        | TXVNC_1 |
| B13        | TXVND_1 |
| B14        | TXVNA_0 |
| B15        | TXVNB_0 |
| B16        | VSS     |
| C1         | XTAL2   |
| C2         | VDD33   |
| C3         | VSS     |
| C4         | VDD33   |
| C5         | VSS     |
| C6         | VDD33   |

| C7  | VDD12A        |
|-----|---------------|
| C8  | VDD12A        |
| С9  | VDD12A        |
| C10 | RESERVED      |
| C11 | VDD33         |
| C12 | VSS           |
| C13 | VDD12A        |
| C14 | VDD33         |
| C15 | TXVNC_0       |
| C16 | TXVPC_0       |
| D1  | XTAL1/REF_CLK |
| D2  | OSCEN         |
| D3  | REF_FILT      |
| D4  | REF_REXT      |
| D5  | VSS           |
| D6  | VSS           |
| D7  | VSS           |
| D8  | VSS           |
| D9  | VSS           |
| D10 | VSS           |
| D11 | VSS           |
| D12 | VSS           |
| D13 | RESERVED      |
| D14 | CMODE5        |
| D15 | TXVND_0       |
| D16 | TXVPD_0       |
| E1  | PLLMODE       |
| E2  | TMS           |
| E3  | NTRST         |
| E4  | VDD33         |
| E5  | VDD12         |
| E6  | VSS           |
| E7  | VSS           |
| E8  | VSS           |
| E9  | VSS           |
| E10 | VSS           |
| E11 | VSS           |
| E12 | VDD12         |
|     |               |

| E13 | RESERVED   |
|-----|------------|
| E14 | CMODE4     |
| E15 | CMODE6     |
| E16 | CMODE7     |
| F1  | TDO        |
| F2  | TDI        |
| F3  | TCK        |
| F4  | VSS        |
| F5  | VDD12      |
| F6  | VSS        |
| F7  | VSS        |
| F8  | VSS        |
| F9  | VSS        |
| F10 | VSS        |
| F11 | VSS        |
| F12 | VDD12      |
| F13 | RESERVED   |
| F14 | CMODE2     |
| F15 | CMODE3     |
| F16 | NC         |
| G1  | LED0_0     |
| G2  | LED1_0     |
| G3  | LED2_0     |
| G4  | LED3_0     |
| G5  | VDD12      |
| G6  | VSS        |
| G7  | VSS        |
| G8  | VSS        |
| G9  | VSS        |
| G10 | VSS        |
| G11 | VSS        |
| G12 | VDD12      |
| G13 | CMODE0     |
| G14 | CMODE1     |
| G15 | CLKOUT     |
| G16 | NC         |
| H1  | LED0_1     |
|     | . = 5.4 .4 |

H2

LED1\_1

## Pins by number *(continued)*

| Н3  | LED2_1  |
|-----|---------|
| H4  | LED3_1  |
| H5  | VDD12   |
| Н6  | VSS     |
| H7  | VSS     |
| Н8  | VSS     |
| Н9  | VSS     |
| H10 | VSS     |
| H11 | VSS     |
| H12 | VDD12   |
| H13 | VDD33   |
| H14 | GPIO13  |
| H15 | THERMDC |
| H16 | THERMDA |
| J1  | LED0_2  |
| J2  | LED1_2  |
| J3  | LED2_2  |
| J4  | LED3_2  |
| J5  | VDD12   |
| J6  | VSS     |
| J7  | VSS     |
| J8  | VSS     |
| J9  | VSS     |
| J10 | VSS     |
| J11 | VSS     |
| J12 | VDD12   |
| J13 | VSS     |
| J14 | GPIO12  |
| J15 | GPIO14  |
| J16 | GPIO15  |
| K1  | LED0_3  |
| K2  | LED1_3  |
| К3  | LED2_3  |
| K4  | LED3_3  |
| K5  | VDD12   |
| K6  | VSS     |
| K7  | VSS     |
| K8  | VSS     |
| K9  | VSS     |
| K10 | VSS     |
| K11 | VSS     |
|     |         |

| K12 | VDD12    |
|-----|----------|
| K13 | GPIO8    |
| K14 | GPIO9    |
| K15 | GPIO10   |
| K16 | GPIO11   |
| L1  | RESERVED |
| L2  | MDINT3   |
| L3  | NSRESET  |
| L4  | VSS      |
| L5  | VDD12    |
| L6  | VSS      |
| L7  | VSS      |
| L8  | VSS      |
| L9  | VSS      |
| L10 | VSS      |
| L11 | VSS      |
| L12 | VDD12    |
| L13 | GPIO4    |
| L14 | GPIO5    |
| L15 | GPIO6    |
| L16 | GPIO7    |
| M1  | RESERVED |
| M2  | MDINT0   |
| МЗ  | NRESET   |
| M4  | VDDIO    |
| M5  | VDD12    |
| M6  | VSS      |
| M7  | VSS      |
| M8  | VSS      |
| M9  | VSS      |
| M10 | VSS      |
| M11 | VSS      |
| M12 | VDD12    |
| M13 | VDD33    |
| M14 | GPIO1    |
| M15 | GPIO2    |
| M16 | GPIO3    |
| N1  | RESERVED |
| N2  | MDIO     |
| N3  | MDINT1   |
| N4  | MDINT2   |

| N5  | VDD12    |
|-----|----------|
| N6  | VSS      |
| N7  | VSS      |
| N8  | VSS      |
| N9  | VSS      |
| N10 | VSS      |
| N11 | VSS      |
| N12 | VDD12    |
| N13 | VSS      |
| N14 | GPIO0    |
| N15 | TDP_0    |
| N16 | TDN_0    |
| P1  | RESERVED |
| P2  | MDC      |
| P3  | VDDIO    |
| P4  | VSS      |
| P5  | VDD33    |
| P6  | VDD12A   |
| P7  | VDD12A   |
| P8  | VDD12A   |
| P9  | VDD12A   |
| P10 | VDD12A   |
| P11 | VDD12A   |
| P12 | VDD33    |
| P13 | VSS      |
| P14 | VSS      |
| P15 | RDP_0    |
| P16 | RDN_0    |
| R1  | VSS      |
| R2  | NC       |
| R3  | NC       |
| R4  | RDP_3    |
| R5  | TDP_3    |
| R6  | NC       |
| R7  | NC       |
| R8  | RDP_2    |
| R9  | TDP_2    |
| R10 | NC       |
| R11 | NC       |
| R12 | RDP_1    |
| R13 | TDP_1    |
|     |          |

# Pins by number (continued)

| NC    |
|-------|
| NC    |
| VSS   |
| NC    |
| NC    |
| NC    |
| RDN_3 |
| TDN_3 |
| NC    |
| NC    |
| RDN_2 |
| TDN_2 |
| NC    |
| NC    |
| RDN_1 |
| TDN_1 |
| NC    |
| NC    |
| NC    |
|       |

# 6.6 Pins by Name

This section provides an alphabetical list of the VSC8634 pins.

| CLKOUT | G15 |
|--------|-----|
| CMODEO | G13 |
| CMODE1 | G14 |
| CMODE2 | F14 |
| CMODE3 | F15 |
| CMODE4 | E14 |
| CMODE5 | D14 |
| CMODE6 | E15 |
| CMODE7 | E16 |
| GPIO0  | N14 |
| GPIO1  | M14 |
| GPIO2  | M15 |
| GPIO3  | M16 |
| GPIO4  | L13 |
| GPIO5  | L14 |
| GPIO6  | L15 |
| GPIO7  | L16 |
| GPIO8  | K13 |
| GPIO9  | K14 |
| GPIO10 | K15 |
| GPIO11 | K16 |
| GPIO12 | J14 |
| GPIO13 | H14 |
| GPIO14 | J15 |
| GPIO15 | J16 |
| LEDO_0 | G1  |
| LED0_1 | H1  |
| LED0_2 | J1  |
| LED0_3 | K1  |
| LED1_0 | G2  |
| LED1_1 | H2  |
| LED1_2 | J2  |
| LED1_3 | K2  |
| LED2_0 | G3  |
| LED2_1 | Н3  |
| LED2_2 | J3  |
| LED2_3 | K3  |
| LED3_0 | G4  |
|        |     |

| LED3_1  | H4  |
|---------|-----|
| LED3_2  | J4  |
| LED3_3  | K4  |
| MDC     | P2  |
| MDINTO  | M2  |
| MDINT1  | N3  |
| MDINT2  | N4  |
| MDINT3  | L2  |
| MDIO    | N2  |
| NC      | A1  |
| NC      | A16 |
| NC      | F16 |
| NC      | G16 |
| NC      | R2  |
| NC      | R3  |
| NC      | R6  |
| NC      | R7  |
| NC      | R10 |
| NC      | R11 |
| NC      | R14 |
| NC      | R15 |
| NC      | T1  |
| NC      | T2  |
| NC      | Т3  |
| NC      | T6  |
| NC      | T7  |
| NC      | T10 |
| NC      | T11 |
| NC      | T14 |
| NC      | T15 |
| NC      | T16 |
| NRESET  | M3  |
| NSRESET | L3  |
| NTRST   | E3  |
| OSCEN   | D2  |
| PLLMODE | E1  |
| RDN_0   | P16 |
| RDN_1   | T12 |
|         |     |

| RDN_2    | T8  |
|----------|-----|
| RDN_3    | T4  |
| RDP_0    | P15 |
| RDP_1    | R12 |
| RDP_2    | R8  |
| RDP_3    | R4  |
| REF_FILT | D3  |
| REF_REXT | D4  |
| RESERVED | C10 |
| RESERVED | D13 |
| RESERVED | E13 |
| RESERVED | F13 |
| RESERVED | L1  |
| RESERVED | M1  |
| RESERVED | N1  |
| RESERVED | P1  |
| TCK      | F3  |
| TDI      | F2  |
| TDN_0    | N16 |
| TDN_1    | T13 |
| TDN_2    | T9  |
| TDN_3    | T5  |
| TDO      | F1  |
| TDP_0    | N15 |
| TDP_1    | R13 |
| TDP_2    | R9  |
| TDP_3    | R5  |
| THERMDA  | H16 |
| THERMDC  | H15 |
| TMS      | E2  |
| TXVNA_0  | B14 |
| TXVNA_1  | B10 |
| TXVNA_2  | B6  |
| TXVNA_3  | B2  |
| TXVNB_0  | B15 |
| TXVNB_1  | B11 |
| TXVNB_2  | B7  |
| TXVNB_3  | В3  |
| ·        | ·   |

#### Pins by name (continued)

| TXVNC_0 | C15        |
|---------|------------|
| TXVNC_1 | B12        |
| TXVNC_2 | B8         |
| TXVNC_3 | B4         |
| TXVND_0 | D15        |
| TXVND_1 | B13        |
| TXVND_2 | B9         |
| TXVND_3 | B5         |
| TXVPA_0 | A14        |
| TXVPA_1 | A10        |
| TXVPA_2 | A6         |
| TXVPA_3 | A2         |
| TXVPB_0 | A15        |
| TXVPB_1 | A11        |
| TXVPB_2 | A7         |
| TXVPB_3 | А3         |
| TXVPC_0 | C16        |
| TXVPC_1 | A12        |
| TXVPC_2 | A8         |
| TXVPC_3 | A4         |
| TXVPD_0 | D16        |
| TXVPD_1 | A13        |
| TXVPD_2 | A9         |
| TXVPD_3 | <b>A</b> 5 |
| VDD12   | E5         |
| VDD12   | E12        |
| VDD12   | F5         |
| VDD12   | F12        |
| VDD12   | G5         |
| VDD12   | G12        |
| VDD12   | H5         |
| VDD12   | H12        |
| VDD12   | J5         |
| VDD12   | J12        |
| VDD12   | K5         |
| VDD12   | K12        |
| VDD12   | L5         |
| VDD12   | L12        |
| VDD12   | M5         |
| VDD12   | M12        |
| VDD12   | N5         |
|         |            |

| VDD12  | N12 |
|--------|-----|
| VDD33  | C2  |
| VDD33  | C4  |
| VDD33  | C6  |
| VDD33  | C11 |
| VDD33  | C14 |
| VDD33  | E4  |
| VDD33  | H13 |
| VDD33  | M13 |
| VDD33  | P5  |
| VDD33  | P12 |
| VDD12A | C7  |
| VDD12A | C8  |
| VDD12A | C9  |
| VDD12A | C13 |
| VDD12A | P6  |
| VDD12A | P7  |
| VDD12A | P8  |
| VDD12A | P9  |
| VDD12A | P10 |
| VDD12A | P11 |
| VDDIO  | M4  |
| VDDIO  | P3  |
| VSS    | B1  |
| VSS    | B16 |
| VSS    | C3  |
| VSS    | C5  |
| VSS    | C12 |
| VSS    | D5  |
| VSS    | D6  |
| VSS    | D7  |
| VSS    | D8  |
| VSS    | D9  |
| VSS    | D10 |
| VSS    | D11 |
| VSS    | D12 |
| VSS    | E6  |
| VSS    | E7  |
| VSS    | E8  |
| VSS    | E9  |
| VSS    | E10 |
|        |     |

| 'SS | E11 |
|-----|-----|
| 'SS | F4  |
| 'SS | F6  |
| 'SS | F7  |
| 'SS | F8  |
| 'SS | F9  |
| 'SS | F10 |
| 'SS | F11 |
| 'SS | G6  |
| 'SS | G7  |
| 'SS | G8  |
| 'SS | G9  |
| 'SS | G10 |
| 'SS | G11 |
| 'SS | H6  |
| 'SS | H7  |
| 'SS | H8  |
| 'SS | H9  |
| 'SS | H10 |
| 'SS | H11 |
| 'SS | J6  |
| 'SS | J7  |
| 'SS | J8  |
| 'SS | J9  |
| 'SS | J10 |
| 'SS | J11 |
| 'SS | J13 |
| 'SS | K6  |
| 'SS | K7  |
| 'SS | K8  |
| 'SS | K9  |
| 'SS | K10 |
| 'SS | K11 |
| 'SS | L4  |
| 'SS | L6  |
| 'SS | L7  |
| 'SS | L8  |
| 'SS | L9  |
| 'SS | L10 |
| 'SS | L11 |
| 'SS | M6  |

# Pins by name (continued)

| VSS           | M7  |
|---------------|-----|
| VSS           | M8  |
| VSS           | M9  |
| VSS           | M10 |
| VSS           | M11 |
| VSS           | N6  |
| VSS           | N7  |
| VSS           | N8  |
| VSS           | N9  |
| VSS           | N10 |
| VSS           | N11 |
| VSS           | N13 |
| VSS           | P4  |
| VSS           | P13 |
| VSS           | P14 |
| VSS           | R1  |
| VSS           | R16 |
| XTAL1/REF_CLK | D1  |
| XTAL2         | C1  |

# 7 Package Information

The VSC8634XIC package is a lead(Pb)-free, 256-pin, plastic ball grid array (BGA) with a 17 mm  $\times$  17 mm body size, 1 mm pin pitch, and 2 mm maximum height.

Lead(Pb)-free products from Vitesse comply with the temperatures and profiles defined in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standard.

This section provides the package drawing, thermal specifications, and moisture sensitivity rating for the VSC8634 device.

# 7.1 Package Drawing

The following illustration shows the package drawing for the device. The drawing contains the top view, bottom view, side view, dimensions, tolerances, and notes.

Figure 24. Package Drawing



# 7.2 Thermal Specifications

Thermal specifications for this device are based on the JEDEC standard EIA/JESD51-2 and have been modeled using a four-layer test board with two signal layers, a power plane, and a ground plane (2s2p PCB). For more information, see the JEDEC standard.

#### Table 88. Thermal Resistances

|                   |             |                   | θ <sub>JA</sub> (°C/W) vs. Airflow (ft/min) |      |      |
|-------------------|-------------|-------------------|---------------------------------------------|------|------|
| Part Order Number | $\theta$ JC | $\theta_{\sf JB}$ | Ο                                           | 100  | 200  |
| VSC8634XIC        | 7.5         | 11.2              | 21.9                                        | 20.4 | 19.4 |

To achieve results similar to the modeled thermal resistance measurements, the guidelines for board design described in the JEDEC standard EIA/JESD51 series must be applied. For information about specific applications, see the following:

EIA/JESD51-5, Extension of Thermal Test Board Standards for Packages with Direct Thermal Attachment Mechanisms

EIA/JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages

EIA/JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements

EIA/JESD51-10, Test Boards for Through-Hole Perimeter Leaded Package Thermal Measurements

EIA/JESD51-11, Test Boards for Through-Hole Area Array Leaded Package Thermal Measurements

# 7.3 Moisture Sensitivity

This device is rated moisture sensitivity level 3 or better as specified in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standard.

# 8 Design Considerations

This section provides design guidelines for the VSC8634 device.

## 8.1 Broadcast Writes

Because the scripts to implement the workarounds in this section need to be written to all four ports of the device, the broadcast write feature is useful to reduce the time to initialize the device. Broadcast writes do not apply across multiple VSC8634 devices on a single SMI bus (for example, you must perform the broadcast write to each device).

Note that broadcast writes are enabled by setting register bit 22.0 in any one of the four ports in a given VSC8634 device. They may be disabled by clearing the bit in any one of the four ports in the same device.

#### Command format:

```
PhyWrite( PortNo, Register (dec), 16_bit_unsigned_data(hex) );
16_bit_unsigned_data = PhyRead( PortNo, Register (dec) );
```

To enable broadcast writes, precede the sequence of initialization scripts with the following script:

```
PhyWrite(PortNo, 31, 0x0000 ); // Goto Mii Register Page
MiiReg22 = PhyRead(PortNo, 22 ); // Read MiiReg22
MiiReg22 = (MiiReg22 | 0x0001); //Enable broadcast write
PhyWrite(PortNo, 22, MiiReg22 ); //Write MiiReg22
```

To disable broadcast writes, use the following script after the sequence of initialization scripts:

```
MiiReg22 = (MiiReg22 & Oxfffe); //Disable broadcast write
PhyWrite(PortNo, 22, MiiReg22 ); //Write MiiReg22
```

# 8.2 Enabling LED Blinking After Reset

Issue: To enable LED blinking after reset de-assertion, a software sequence must be run. Setting the register alone (register 19E, bit 11) does not enable the feature. In contrast, other Vitesse Ethernet PHY devices enable this feature either through the register setting or through a CMODE pin.

Implications: LEDs will not blink after reset de-assertion unless the feature is initialized as shown in the following script.

Workaround: Use the following script to change the value of the LED blink configuration register (address 19E, bit 11) on all ports and then perform a soft reset on all ports.

#### Command format:

```
PhyWrite( PortNo, Register (dec), 16_bit_unsigned_data(hex) );
16_bit_unsigned_data = PhyRead( PortNo, Register (dec) );
```

On hardware initialization, run the following:

```
PhyWrite( PortNo, 31, 0x0001 ); // Goto ExtMii Register Page
ExtReg19 = PhyRead(PortNo, 19); //Read ExtReg19
ExtReg19 = (ExtReg19 | 0x0800); //Enable LED blink for 1 second
PhyWrite( PortNo, 19, ExtReg19 ); //Write ExtReg19
```

After enabling LED blink after reset, you can assert and de-assert the NSRESET pin on the device to complete the soft reset. Using the NSRESET pin allows the LED blink to be synchronized across multiple VSC8634 devices. Alternatively, the following soft reset script may be issued to each VSC8634 port:

```
PhyWrite( 0, 31, 0x0000 ); // Goto Mii Register Page PhyWrite( 0, 0, 0x9040 ); // Perform soft reset
```

# 8.3 100/1000BASE-T Amplitude Compensation

Issue: The 100BASE-TX and 1000BASE-T amplitudes must be increased to meet specifications.

Implications: If uncompensated, the 100BASE-TX and 1000BASE-T transmission is at reduced amplitude.

Workaround: Use the following script to adjust the 100BASE-TX and 1000BASE-T transmitter amplitude.

Command format:

```
PhyWrite( PortNo, Register (dec), 16_bit_unsigned_data(hex) );
16_bit_unsigned_data = PhyRead( PortNo, Register (dec) );
```

On hardware initialization, run the following:

```
PhyWrite( PortNo, 31, 0x2a30);
Reg24 = PhyRead(PortNo, 24 );
Reg24 = ((Reg24 & 0xfffb ) | 0x0003 );
PhyWrite( PortNo, 24, Reg24 );
PhyWrite( PortNo, 31, 0x0000);
Reg24 = PhyRead(PortNo, 24 );
Reg24 = ((Reg24 & 0xfff5 ) | 0x0004 );
PhyWrite( PortNo, 24, Reg24 );
```

#### 8.4 Increase 10BASE-T Performance

Issue: In order to ensure robust performance of 10BASE-T links, an initialization script should be performed.

Workaround: Use the following script on hardware initialization.

```
PhyWrite( PortNo, 31, 0x52b5 );
PhyWrite( PortNo, 18, 0x0 );
PhyWrite( PortNo, 17, 0x3f );
PhyWrite( PortNo, 16, 0x8794 );
```

```
PhyWrite( PortNo, 18, 0xf7 );
PhyWrite( PortNo, 17, 0xadb4 );
PhyWrite( PortNo, 16, 0x879e );
PhyWrite( PortNo, 18, 0x0 );
PhyWrite( PortNo, 17, 0x32 );
PhyWrite( PortNo, 16, 0x87a0 );
PhyWrite( PortNo, 18, 0x41 );
PhyWrite( PortNo, 17, 0x410 );
PhyWrite( PortNo, 16, 0x87a2 );
PhyWrite( PortNo, 18, 0x41 );
PhyWrite( PortNo, 17, 0x410 );
PhyWrite( PortNo, 16, 0x87a4 );
PhyWrite( PortNo, 18, 0x41 );
PhyWrite( PortNo, 17, 0x284 );
PhyWrite( PortNo, 16, 0x87a6 );
PhyWrite( PortNo, 18, 0x92 );
PhyWrite( PortNo, 17, 0xbcb8 );
PhyWrite( PortNo, 16, 0x87a8 );
PhyWrite( PortNo, 18, 0x3 );
PhyWrite( PortNo, 17, 0xcfbf );
PhyWrite( PortNo, 16, 0x87aa );
PhyWrite( PortNo, 18, 0x49 );
PhyWrite( PortNo, 17, 0x2451 );
PhyWrite( PortNo, 16, 0x87ac );
PhyWrite( PortNo, 18, 0x1 );
PhyWrite( PortNo, 17, 0x1410 );
PhyWrite( PortNo, 16, 0x87c0 );
PhyWrite( PortNo, 18, 0x10 );
PhyWrite( PortNo, 17, 0xb498 );
PhyWrite( PortNo, 16, 0x87e8 );
PhyWrite( PortNo, 18, 0x71 );
PhyWrite( PortNo, 17, 0xe7dd );
PhyWrite( PortNo, 16, 0x87ea );
PhyWrite( PortNo, 18, 0x69 );
PhyWrite( PortNo, 17, 0x6512 );
PhyWrite( PortNo, 16, 0x87ec );
PhyWrite( PortNo, 18, 0x49 );
PhyWrite( PortNo, 17, 0x2451 );
PhyWrite( PortNo, 16, 0x87ee );
```

Page 101

```
PhyWrite( PortNo, 18, 0x45 );
PhyWrite( PortNo, 17, 0x410 );
PhyWrite( PortNo, 16, 0x87f0 );
PhyWrite( PortNo, 18, 0x41 );
PhyWrite( PortNo, 17, 0x410 );
PhyWrite( PortNo, 16, 0x87f2 );
PhyWrite( PortNo, 18, 0x0 );
PhyWrite( PortNo, 17, 0x10 );
PhyWrite( PortNo, 16, 0x87f4 );
PhyWrite( PortNo, 31, 0x2a30);
Reg9 = PhyRead(PortNo, 9 );
Reg9 = ((Reg9 & 0xffff ) | 0x0040 );
PhyWrite( PortNo, 9, Req9 );
//PhyWrite( PortNo, 31, 0x0000);
Reg22 = PhyRead(PortNo, 22);
Reg22 = ((Reg22 \& 0xffff) | 0x0010);
PhyWrite( PortNo, 22, Reg22 );
PhyWrite( PortNo, 31, 0x0000);
```

# 8.5 Performance Optimization for 100BASE-TX and 1000BASE-T Slave

Issue: To improve start-up reliability on the longest cables, an initialization sequence must be run. This initialization configures the receiver for optimal reach in both 1000BASE-T slave and 100BASE-TX operating modes.

Implications: If not optimized, 100BASE-TX and 1000BASE-T links over a 100 m or longer cable may fail to come up.

Workaround: Use the following script to optimize these links. This can be run once during hardware initialization regardless of the operating speed.

```
PhyWrite( PortNo, 31, 0x2a30);
Reg0 = PhyRead(PortNo, 0 );
Reg0 = ((Reg0 & 0xffef ) | 0x0060 );
PhyWrite( PortNo, 0, Reg0 );
PhyWrite( PortNo, 31, 0x52b5 );
PhyWrite( PortNo, 18, 0x12 );
PhyWrite( PortNo, 17, 0x480a );
PhyWrite( PortNo, 16, 0x8f82 );
PhyWrite( PortNo, 18, 0x0 );
PhyWrite( PortNo, 17, 0x422 );
PhyWrite( PortNo, 16, 0x8f86 );
```

```
PhyWrite( PortNo, 18, 0x3c );
PhyWrite( PortNo, 17, 0x3800 );
PhyWrite( PortNo, 16, 0x8f8a );
PhyWrite( PortNo, 18, 0x8 );
PhyWrite( PortNo, 17, 0xe33f );
PhyWrite( PortNo, 16, 0x83ae );
PhyWrite( PortNo, 31, 0x0000);
```

# 8.6 Enable SGMII Version 1.8

Issue: By default, the SGMII version supported is 1.7.

Implications: SGMII version 1.8 is not enabled by default.

Workaround: To enable SGMII version 1.8, set register 20E, bit 15 = 1.

# 9 Ordering Information

The VSC8634XIC package is a lead(Pb)-free, 256-pin, plastic ball grid array (BGA) with a 17 mm  $\times$  17 mm body size, 1 mm pin pitch, and 2 mm maximum height.

Lead(Pb)-free products from Vitesse comply with the temperatures and profiles defined in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standard.

The following table lists the ordering information for the VSC8634 device.

## Table 89. Ordering Information

| Part Order Number | Description                                                                                               |
|-------------------|-----------------------------------------------------------------------------------------------------------|
| VSC8634XIC        | Lead(Pb)-free, 256-pin BGA with a 17 mm $\times$ 17 mm body size, 1 mm pin pitch, and 2 mm maximum height |