

## Half-bridge power IC for CFL lamps

**Product Summary** 

VOFFSET

 $T_r/T_p$ 

Duty Cycle

#### **FEATURES**

- Integrated 600V half-bridge gate driver
- Lower power level-shifting circuit
- Adjustable oscillator frequency and preheat time
- Maximum voltage of 600 V
- Internal clamping zener diode
- Soft start functionality

#### **GERNERAL DESCRIPTION**

The WS21351 is a high-voltage monolithic integrated circuit which is designed for driving Compact Fluorescent Lamps (CFL) in a half-bridge configuration.WS21351 features a soft start function, an adjustable oscillator and an internal drive function with a high-voltage level shifter for driving the half bridge.

# V<sub>clamp</sub> 15.6V typ. Deadtime (typ.) 2μs Packages

50%

80/40ns

600V Max.





## TYPICAL APPLICATION



## **GENERAL INFORMATION**

#### **Pin Configuration**



## **TERMINAL ASSIGNMENTS**

| Pin # | Name             | Description                       |  |  |  |  |  |  |
|-------|------------------|-----------------------------------|--|--|--|--|--|--|
| 1     | P <sub>GND</sub> | Power ground                      |  |  |  |  |  |  |
| 2     | OUT              | Half bridge output                |  |  |  |  |  |  |
| 3     | V <sub>DC</sub>  | High-voltage supply               |  |  |  |  |  |  |
| 4     | VB               | High-side floating supply         |  |  |  |  |  |  |
| 5     | V <sub>DD</sub>  | Supply voltage                    |  |  |  |  |  |  |
| 6     | GND              | Signal ground                     |  |  |  |  |  |  |
| 7     | R <sub>MIN</sub> | Oscillator frequency set resistor |  |  |  |  |  |  |
| 8     | Срн              | Preheating time set capacitor     |  |  |  |  |  |  |

## **BLOCK DIAGRAM**

Ŵ



Steady, keep you advance



3/7

## **ABSOLUTE MAXIMUM RATINGS**

| Symbol                | Parameter                               | Min. | Тур. | Max.  | Unit |  |  |
|-----------------------|-----------------------------------------|------|------|-------|------|--|--|
| VB                    | High-side floating supply               | -0.3 |      | 600   |      |  |  |
| VOUT                  | Half bridge output                      | -0.3 |      | 575 V |      |  |  |
| VIN                   | RMIN, CPH pins input voltage            | -0.3 |      | 7     |      |  |  |
| ICL                   | Clamping current level                  | -25  |      | 25    | mA   |  |  |
| dV <sub>OUT</sub> /dt | Allowable offset voltage slew rate      | -50  |      | 50    | V/ns |  |  |
| ТА                    | Operating temperature range             | -25  |      | 125   |      |  |  |
| TSTG                  | Storage temperature range               | -65  |      | 150   | °C   |  |  |
| TL                    | Lead temperature (soldering,10 seconds) |      |      | 300   |      |  |  |

Note: more than the limit specified in the table parameters will result in permanent damage to the device. The device is not recommended in these extreme conditions of work, working conditions in the limit above which may affect device reliability.

#### Electrical Characteristics (V<sub>BIAS</sub>(V<sub>DD</sub>, V<sub>B</sub>-Vout)=14.0V, T<sub>A</sub>=25°C, unless otherwise specified.)

| Symbol                 | Parameter                                        | Min.                  | Тур.  | Max.  | Unit  |     |  |  |  |  |  |
|------------------------|--------------------------------------------------|-----------------------|-------|-------|-------|-----|--|--|--|--|--|
| Supply characteristics |                                                  |                       |       |       |       |     |  |  |  |  |  |
| VDDTH(ST+)             | VDD UVLO positive going threshold                | VDD rising from 0V    | 11.2  | 12.8  | 14    |     |  |  |  |  |  |
| VDDTH(ST-)             | VDD UVLO negative going threshold                | VDD decreasing        | 9     | 10    | 11    |     |  |  |  |  |  |
| VDDHY(ST)              | VDD-side UVLO hysteresis                         |                       |       | 2.8   |       | V   |  |  |  |  |  |
| VCL                    | Supply clamping voltage                          | IDD =20mA             | 14. 4 | 15. 6 |       |     |  |  |  |  |  |
| IST                    | Start-up supply current                          | VDD = 10V             |       | 50    | 80    | μA  |  |  |  |  |  |
| IDD                    | Dynamic operating supply current                 | Running freq=85KHZ    |       | 4.5   |       | mA  |  |  |  |  |  |
| Floating su            | pply characteristics (VB-VOUT)                   |                       |       |       |       |     |  |  |  |  |  |
| VHSTH(ST+)             | High-side UVLO positive going threshold          | VB –VOUT increasing   | 7.5   | 9     | 10. 5 |     |  |  |  |  |  |
| VHSTH(ST-)             | High-side UVLO negative going threshold          | VB –VOUT decreasing   | 7.8   | 8     | 9. 2  | V   |  |  |  |  |  |
| VHSHY(ST)              | High-side UVLO hysteresis                        |                       |       | 1     |       |     |  |  |  |  |  |
| IHST                   | High-side quiescent supply currentVB –VOUT = 14V |                       |       |       | 60    | uA  |  |  |  |  |  |
| Oscillator o           | characteristics                                  |                       |       |       |       |     |  |  |  |  |  |
| fPRE                   | Preheating frequency                             | RMIN = 82kΩ, VCPH =0V | 66    | 86    | 96    | kHz |  |  |  |  |  |
| fOSC                   | Running frequency                                | RMIN = 82kΩ, VCPH =6V | 29    | 34    | 39    | kHz |  |  |  |  |  |
| Duty                   | Oscillator duty cycle                            |                       |       | 50    |       | %   |  |  |  |  |  |
| DT                     | Output dead time                                 |                       |       | 2. 0  |       | Us  |  |  |  |  |  |
| VCPH                   | Maximum CPH voltage                              |                       |       | 6     |       | V   |  |  |  |  |  |
| MOSFET characteristics |                                                  |                       |       |       |       |     |  |  |  |  |  |
| ILKMOS                 | MOSFET leakage current                           | VDS = 500V            |       |       | 10    | μA  |  |  |  |  |  |
| DON                    |                                                  | VGS = 12V, ID = 100mA |       | 8     |       |     |  |  |  |  |  |
| RON                    |                                                  | VGS = 12V, ID = 500mA |       | 10    |       | 17  |  |  |  |  |  |

<u>W</u>

### **OPERATION DESCRIPTION**

#### Under-Voltage Lockout (UVLO)Function

The WS21351 has UVLO circuits for both high-side and low-side circuits. When VDD reaches VDDTH+, UVLO is released and the WS21351 operates normally. Under UVLO condition,WS21351 consumes little current, typically 50uA. After UVLO is released,WS21351 operates normally until VDD goes below VDDTH-, the UVLO has hysteresis which typically is 2.8V. At UVLO condition, all latches that determine the status of the IC are reset.

WS21351 has a high-side gate driver circuit. The supply for the high-side driver is applied between VB and VOUT. To protect from malfunction of the driver at low supply voltage between VB and VOUT,WS21351 provides an additional UVLO circuit between this supply rails. If VB-VOUT is under VHSTH+, the driver holds low state to turn off the high-side switch, when VB-VOUT is higher than VHSTH– after VB-VOUT exceeds VHSTH+, operation of the driver continues.



**Oscillator Operation** 

The ballast circuit for a fluorescent lamp is based on the LCC resonant tank and a half-bridge inverter circuit, as shown in Fig4 . To accomplish Zero-Voltage Switching (ZVS) of the half-bridge inverter circuit, the LCC must be driven at a higher frequency than its resonant Frequency, which is determined by L, CS, CP, and RL; where RL is the equivalent lamp's impedance. The transfer function of LCC resonant tank is heavily dependent on the lamp impedance, RL, as illustrated in Figure 4. The oscillator inWS21351 generates effective driving frequencies to assist lamp

ignition and improve lamp life longevity.Accordingly, the oscillation frequency is changed in the following sequence:

Preheating freq > Ignition freq > running freq.



#### Preheating and ignition Mode

When VDD exceeds VDDTH+ threshold, theWS21351 enters preheating mode. An internal current source charges the external capacitor on pin CPH, and the voltage on pin CPH starts ramping up linearly. The frequency ramps down towards the resonance frequency of the high-Q ballast output stage causing the lamp voltage and load current to Increase.

The voltage on pin CPH continues to increase and the frequency keeps decreasing until the lamp ignites. If the



Lamp ignites successfully, the voltage on pin CPH continues to increase until it internally limits at 6V (VCPH\_MAX). The frequency stops decreasing when VCPH reach 5V and stays at the minimum frequency as programmed by an external resistor, on pin RMIN (as show in Fig 4). The minimum frequency should be set below the High-Q resonance frequency of the ballast output stage to ensure that the frequency ramps through resonance for lamp Ignition

.The desired preheat time can be set by adjusting the slope of the VCPH ramp with the external capacitor on pin CPH. The relation of LCC tank frequency and Pin CPH voltage VCPH as show in Fig5.

#### **Run Mode**

TheWS21351 enters RUN mode when the voltage on pin CPH exceeds 5V . The lamp has ignited and the ballast output stage becomes a low-Q, series-L, parallel-RC circuit. The voltage on the CPH pin continues to increase but the frequency don't change as the minimum frequency is reached. The resonant inductor, resonant capacitor, DC bus voltage and minimum frequency determine the running lamp power. The relation of minimum run frequency and the setting resistor RRMIN as show in Fig 6. The IC stays at this minimum frequency unless VDD decreases below the VDDTH- threshold





6/7

## WS21351 for 18W CFL Application





7/7

## **DIP-8 Package Dimension**

|              |      |            |     |         | -    |     |          |    |            |   |
|--------------|------|------------|-----|---------|------|-----|----------|----|------------|---|
| DIMENSIONS ( | Inch | dimensions | are | derived | trom | the | original | mm | dimensions | ) |

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | b <sub>2</sub> | с              | D <sup>(1)</sup> | Е <sup>(1)</sup> | e    | e <sub>1</sub> | L            | ME           | м <sub>н</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.14   | 0.53<br>0.38   | 1.07<br>0.89   | 0.36<br>0.23   | 9.8<br>9.2       | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3    | 0.254 | 1.15                     |
| inches | 0.17      | 0.02                   | 0.13                   | 0.068<br>0.045 | 0.021<br>0.015 | 0.042<br>0.035 | 0.014<br>0.009 | 0.39<br>0.36     | 0.26<br>0.24     | 0.1  | 0.3            | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33   | 0.01  | 0.045                    |

Note

1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE |        | REFER  | EUROPEAN |  |            |                                   |  |
|---------|--------|--------|----------|--|------------|-----------------------------------|--|
| VERSION | IEC    | JEDEC  | JEITA    |  | PROJECTION | 1330E DATE                        |  |
| SOT97-1 | 050G01 | MO-001 | SC-504-8 |  | ${}$       | <del>-99-12-27-</del><br>03-02-13 |  |

