# WT7160 Multi-Mode Flyback PWM Controller **Product Spec.** Rev. 0.8 August 2020 #### **Copyright Notice** This data sheet is copyrighted by Weltrend Semiconductor, Inc. Do not reproduce, transform to any other format, or send/transmit any part of this documentation without the express written permission of Weltrend Semiconductor, Inc. #### **Disclaimers** #### Right to make change - This document provides technical information for user. Weltrend Semiconductor, Inc. reserves the right to make change without further notice to any products herein. # **Table of Contents** | ١. | Gene | erai Description | 1 | |-----|-------|------------------------------------------------------------------------|----| | 2. | Feat | ures | 1 | | 3. | Bloc | k Diagram | 2 | | 4. | Pin ( | Configuration | 3 | | | 4.1 | PIN DESCRIPTION | | | 5. | | ction Description | | | J. | | · | | | | 5.1 | INTERNAL HIGH-VOLTAGE STARTUP CIRCUIT AND UNDER VOLTAGE LOCKOUT (UVLO) | | | | 5.2 | Brown In/Out Protection and Setting | 5 | | | 5.3 | HV Valley Charge Mode & VDD Maintain Mode | 6 | | | 5.4 | HV X-Cap Discharge Function | 6 | | | 5.5 | MULTI-MODE OPERATION FOR HIGH EFFICIENCY | 6 | | | 5.6 | OPEN LOOP PROTECTION (OLP) | 6 | | | 5.7 | GATE CLAMP/SOFT DRIVING | 6 | | | 5.8 | OUTPUT OVP, UVP AND EXTERNAL OTP ON VS PIN | 7 | | | 5.9 | ADAPTIVE OVER CURRENT COMPENSATION | 7 | | | 5.10 | ADAPTIVE GREEN MODE CONTROL | 7 | | | 5.11 | CS PIN SHORT PROTECTION | 8 | | 6. | Elec | trical Characteristics | 9 | | | 6.1 | ABSOLUTE MAXIMUM RATINGS | 9 | | | 6.2 | RECOMMENDED OPERATING PARAMETERS | 9 | | | 6.3 | THERMAL RESISTANCE | 10 | | | 6.4 | VERSION TABLE | 10 | | | 6.5 | ELECTRICAL CHARACTERISTICS | 10 | | 7. | Simp | olified Application Circuit | 13 | | 8. | Orde | ering Information | 14 | | 9. | Pack | kage Information | 15 | | | 9.1 | PACKAGE DIMENSIONS | 15 | | 10. | Re | vision History | 16 | # 1. General Description The WT7160 is a high performance multi-mode (CCM/Valley Switching) Flyback PWM controller. It is specifically designed to work with USB PD controller to provide a total solution for USB PD or a programmable power adapter. The WT7160 helps to improve the overall efficiency and optimize the product performance. It operates in continuous Current Mode (CCM) during heavy load and operates in discontinuous conduction mode with valley switching during light load. The WT7160 minimizes the components counts and is available in a SOP-8 package. It provides important protection features, such as Brown In/Out, Vo UVP, VDD OVP, OTP, OLP, OCP and Output Short Circuit Protection. Without an external LDO circuit, the WT7160 can easily provide 3.3V~21V (7x volts) wide-range output voltage application to effectively reduce total BOM cost. #### 2. Features - > 600V Ultra HV Start-up Current - Ultra HV Valley Charge Mode (VCM) for Wide Output Voltage Operation (USB PD 3.0 & PPS 3.3V~21V) - Optimized for Wide Output Voltage - ◆ Adaptive OCP Compensation with Adjustable Line Compensation - ♦ Adaptive Green Mode Control - ♦ No External VDD Linear Regulator Circuit - Only One VDD Auxiliary Winding - CCM/DCM/Valley-Switching Multi-Mode Operation - DRV pin with Soft Driver to Reduce EMI Noise - Built-in X-Cap Discharge Function - Internal Soft-Start Function - Protection: - ♦ Brown In/Out Protection on HV Pin - ◆ Output Under Voltage Protection (VS\_UVP) - ♦ Output Over Voltage Protection (VS\_OVP) - ♦ VDD Over Voltage Protection (VDD\_OVP) - ◆ Open Loop Protection (OLP) when Feedback Loop Open - ◆ Over Current Protection (OCP) - ◆ External Over Temperature Protection Through a NTC (VS\_OTP) - ◆ Internal Over Temperature Protection - ◆ CS Pin Open/Short Protection - Package: 8-pin SOP # 3. Block Diagram # 4. Pin Configuration 8-pin SOP # 4.1 Pin Description | Pin Number | Din Name | December | |------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SOP8 | Pin Name | Description | | 1 | VS | This pin connects to a voltage divider between an auxiliary winding and detects the core demagnetization to have the controller operated at the valley switching for DCM. This pin provides the output over-voltage and under-voltage detection. This pin also provides external over temperature protection. | | 2 | COMP | This pin connects to a Photo-coupler collector and adjusts the peak current set point. By a resistor between VDD and COMP pin, the brown in/out detect thresholds can be changed. | | 3 | CS | The current sense pin monitors and control the primary peak current. | | 4 | GND | Ground | | 5 | DRV | This pin drives the gate of external MOSFET switch. | | 6 | VDD | This pin is connected to an external auxiliary voltage and supplies the controller. | | 7 | NC | | | 8 | HV | Connect this pin to Line/ Neutral of AC main voltage through a resistor and two diodes to provide the startup current for the controller. The HV pin also protects the converter when the input voltage lowers than the BNO level. | # 5. Function Description The WT7160 is a high performance multi-mode (CCM/Valley Switching) Flyback PWM controller. It is specifically designed to work with the USB PD controller or programmable power adapter controller, to provide a total solution. For the wide output voltage application, the WT7160 features many new innovations, including UHV valley tracking charge mode, adaptive OCP compensation and adaptive green mode control. Its major features are described as below. # 5.1 Internal High-Voltage Startup Circuit and Under Voltage Lockout (UVLO) The WT7160 is implemented with a high-voltage startup circuit for fast start-up functions and reduce power dissipations, as shown in Fig. 5.1. At startup, the high-voltage current source sinks current from AC Line and Neutral to provide startup current and charge the capacitor C1 which connected to VDD. At the startup transient, the HV current will charge VDD capacitor until this VDD voltage reaches the UVLO (ON) threshold. As VDD trips UVLO (OFF), HV pin will recharge VDD capacitor till VDD voltage rises back to UVLO (ON) again. The resistor RHV connected in series with HV pin is recommended in the range between $100\Omega$ and $510\Omega$ . Besides, recommended that the VDD capacitor C1 connected with VDD pin is in the range from $22\mu$ F to $47\mu$ F. It is important to note that it is not allowed to connect HV pin to any dc voltage. (EX: directly to bulk capacitor) Copyright© 2020 Weltrend Semiconductor, Inc. All Rights Reserved. Weltrend reserves right to modify all information contained in this document without notice. # 5.2 Brown In/Out Protection and Setting The WT7160 features brown in/out protection on HV pin. When HV pin voltage (VHV) goes above brown-in threshold (BNI) and VDD > VDD\_BNO, the controller can start immediately. Otherwise, the controller actually starts the next time VDD reaches UVLO (ON), as shown in Fig. 5.2. When VHV goes below brown out threshold (BNO) for more than a de-bounce time, the controller will stop switching. Fig. 5.2 Fig. 5.3 #### 5.3 HV Valley Charge Mode & VDD Maintain Mode For wide VOUT range application, the WT7160 provides the HV pin valley charge mode (VCM). When VDD voltage is below the VDD\_VCM (OFF) and HV voltage is below ON threshold (near the valley region), HV valley charge mode will be enabled. The HV VCM will supply current to keep the VDD voltage between VDD\_VCM (ON) and VDD\_VCM (OFF). Therefore, the WT7160 can reduce additional VDD LDO regulator circuits to have a better total BOM cost. The VDD maintain mode can also turn on and turn off the HV current to maintain the VDD voltage no matter how high the HV voltage is. However, the HV current will be limited to 4mA (Typical) to protect the HV device. #### 5.4 HV X-Cap Discharge Function In general, a discharging resistor is placed across X-capacitor to meet safety requirement. This component requires to be discharged in less than 1 second after AC line is disconnected. To eliminate the significant power loss from this discharging resistor, the IC applies the patent technology to discharge X-Cap's energy through HV current source when AC line is disconnected. By applying this technology, the system can easily pass the safety test without discharging resistor. When the X-Cap discharge function is enabled, the DRV will be off to stop the switching of power circuit. The IC will restart after the four VDD hiccup cycles. # 5.5 Multi-Mode Operation for High Efficiency The WT7160 is a high performance multi-mode (CCM/Valley Switching) Flyback PWM controller. The controller could operate in CCM and DCM with valley switching. As the load decreases, the controller enters green mode with valley switching. At zero load or very light load conditions (V<sub>COMP</sub> < Burst mode voltage), the DRV pin of the WT7160 will be disabled immediately under such condition, enhancing power saving. The WT7160 helps to improve the overall efficiency and optimize the product performance. # 5.6 Open Loop Protection (OLP) The WT7160 has an open loop protection function. An internal circuit detects the $V_{COMP}$ level, when the $V_{COMP}$ is larger than an OLP threshold level and continues over OLP delay time, the protection will be activated and then turn off the DRV output to stop the switching of power circuit. The IC will restart after two VDD hiccup cycles. # 5.7 Gate Clamp/Soft Driving Driver output is clamped by an internal 10.5V clamping circuit to prevent from undesired over-voltage gate signals to reduce the current consumption of the controller. The WT7160 also has soft driving function to minimize EMI. #### 5.8 Output OVP, UVP and External OTP on VS Pin The WT7160 provides the OVP, UVP and OTP multi-protection by using VS pin, a fast diode, a NTC and two resistors, as shown in Fig. 5.5. These multi-protection functions are realized through time-division technology. It samples the auxiliary winding voltage via the divided resistors after a blanking time when DRV off. The auxiliary winding voltage is reflected to secondary winding and therefore the voltage on the VS pin is proportional to the output voltage. In the phase S1, the current source, IOTP, is disabled. The sampling voltage level, VS1, is used for OVP and UVP. The UVP will be disabled when IC enter the burst mode operation. In the phase S2, the current source, I<sub>OTP</sub>, flows into VS pin. The sampling voltage level is VS2. The VS pin voltage is used to external OTP detection. By selecting proper Rb & RNTC resistance, external OTP level can be programmed. The VS OTP will be disabled when IC enter the burst mode operation. # 5.9 Adaptive Over Current Compensation To compensate over current protection under different input voltage, an offset voltage is added to the CS signal by an internal current source, IOCP and an external resistor, Rcs, in series between the sense resistor, RS, and the CS pin. Different values of resistors in series with the CS pin may adjust the amount of compensation. The value of IOCP depends on the clamping current, IVS, of VS pin when the MOSFET is turned on. The clamping current is proportional to the input voltage. # 5.10 Adaptive Green Mode Control By using the green-mode control, the switching frequency can be reduced under the light load condition. This feature helps to improve the efficiency at light load. The system stability is different for wide range VOUT range application. The WT7160 would adjust green mode curve automatically to ensure the system stability for different VOUT operation. #### 5.11 CS Pin Short Protection The WT7160 also provides CS pin short protection to protect system. When CS pin is short to GND or the CS signal is not detected, DRV will be turned off after a delay time and system will be shutdown. By the way, the CCM operation will be disabled in the CS short protection to reduce the voltage stress on the power MOSFET. It is recommended that the ratio of the input voltage, the current sense resistor and the transformer must be limited by the following equation: $$\frac{Vin \times RS}{Lp} > 25000$$ Where Vin is the input voltage, RS is the current sense resistor; LP is the primary magnetizing inductance of the transformer. By the way, the CCM operation will be disabled in the CS short protection to reduce the voltage stress on the power MOSFET. #### 6. Electrical Characteristics ### 6.1 Absolute Maximum Ratings | Parameter | Min. | Max. | Units | |------------------------------------------------------------------|------|----------------|------------------------| | HV Pin | -0.3 | 600 | V | | VDD to GND | -0.3 | 41 | V | | DRV to GND | -0.3 | Internal clamp | V | | VS, COMP, CS, | -0.3 | 6.5 | V | | Power Dissipation, SOP-8 at Ambient Temperature = $85^{\circ}$ C | | 0.25 | W | | Junction Temperature | | 150 | $^{\circ}\!\mathbb{C}$ | | Lead Temperature (Soldering, 10 sec.) | | 260 | $^{\circ}\!\mathbb{C}$ | | Storage Temperature Range | -65 | 150 | $^{\circ}\!\mathbb{C}$ | | MM ESD (except HV Pin) | | 300 | V | | HBD ESD (except HV Pin) | 3 | | kV | | MM ESD (HV Pin) | 300 | | V | | HBD ESD (HV Pin) | | 1 | kV | **NOTE**: Maximum ratings applied to the device are individual stress limit value. Stresses above those listed may cause permanent damage and reliability may be affected. # **6.2 Recommended Operating Parameters** | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | |--------------------------------|-------------------|-----------|------|------|------|-------| | AC Input Voltage Range | Vac | | 63 | | 264 | Vrms | | V <sub>DD</sub> Capacitor | $C_{VDD}$ | | 22 | | 47 | uF | | HV Pin Resistor | R <sub>HV</sub> | | 100 | | 510 | Ω | | COMP Pin Capacitor | C <sub>COMP</sub> | | 1 | | 10 | nF | | Operating Junction Temperature | TJ | | -40 | | 125 | °C | | Operating Ambient Temperature | T <sub>A</sub> | | -40 | | 105 | °C | #### Notes: - Not to exceed the maximum junction temperature of the IC, this relates to the operating power of the IC and the thermal resistance of the IC-package as above. - The small signal components should be placed to IC pin as possible. - It's essential to connect VDD pin with a SMD ceramic capacitor (0.1 μ F~1.0 μ F) to filter out the undesired switching noise for stable operation. This capacitor should be placed close to IC pin as possible. ### **6.3 Thermal Resistance** | Package | Parameter | | | Тур. | Max. | Units | |-----------|---------------|---------------------------------------|--|------|------|-------| | e nin SOD | $\theta_{JA}$ | Thermal Resistance (Junction to Air) | | 150 | | °C /W | | 8-pin SOP | $\theta_{JC}$ | Thermal Resistance (Junction to Case) | | 39 | | °C /W | ### 6.4 Version Table | | WT7160L | WT7160R | |-------------------------|-----------------------------|-----------------------------| | ОТР | Latch | Auto | | VDD OVP | Latch | Auto | | VS OVP | Latch | Auto | | OLP | Auto<br>(Hiccup Two Cycles) | Auto<br>(Hiccup Two Cycles) | | VS UVP | Auto<br>(Hiccup Two Cycles) | Auto<br>(Hiccup Two Cycles) | | CS Pin Short Protection | Aúto | Auto | #### **6.5 Electrical Characteristics** (VDD=15V, T<sub>A</sub>=25°C, unless otherwise specified) | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | | | | |--------------------------------|----------|------------------|------|------|------|----------|--|--|--| | High Voltage Startup (HV PIN) | | | | | | | | | | | HV Startup Current | IHV_ST_0 | HV=100V, VDD=0V | | 1 | | mA | | | | | HV Startup Current | IHV_ST_1 | HV=100V, VDD=15V | | 2.7 | | mA | | | | | HV Pin Brown IN Threshold | VHV_BNI | VCC to COMP=NC | 105 | 113 | 121 | $V_{DC}$ | | | | | HV Pin Brown OUT Threshold | VHV_BNO | VCC to COMP=NC | 95 | 102 | 109 | $V_{DC}$ | | | | | Brown OUT De-bounce Time | TBNO_OUT | (Note1) | | 64 | | ms | | | | | X-Cap Discharge De-bounce Time | THV_DIS | (Note1) | | 64 | | ms | | | | | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | | | |--------------------------|---------|-----------|------|------|------|-------|--|--| | Supply Voltage (VDD PIN) | | | | | | | | | | VDD Turn-on Threshold | VDD_ON | | 16 | 17 | 18 | V | | | | VDD Turn-off Threshold | VDD_OFF | | 7 | 7.5 | 8 | V | | | | Operating Current | IVDD_0 | COMP=0V | | 500 | | μA | | | Copyright© 2020 Weltrend Semiconductor, Inc. All Rights Reserved. Weltrend reserves right to modify all information contained in this document without notice. | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | |--------------------------|---------|--------------------------------------|------|------|------|-------| | Operating Current | IVDD_3 | DRV=1nF, COMP=3V,<br>VS=2V | | 2.0 | | mA | | VDD OVP | VDD OVP | | 37.5 | 39 | 40.5 | V | | VDD OVP De_bounce Time | | | | 4 | | cycle | | Protection Current_Auto | IPROT_A | | | | | | | Protection Current_Latch | IPROT_L | VDD OVP, VS OVP, VS<br>OTP (WT7160L) | | 320 | | μA | | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | | | | |------------------------------|------------------------|----------------|------|------|------|-------|--|--|--| | Loop Compensation (COMP PIN) | | | | | | | | | | | COMP Open Level | V <sub>COMP</sub> OPEN | | 5 | 5.3 | 5.6 | V | | | | | Open Loop Trip Threshold | VOLP | | 4.2 | 4.4 | 4.6 | V | | | | | COMP Short Current | ICOMP_0V | | 170 | 200 | 230 | μA | | | | | AV For CS/COMP | | RA/RB, (Note1) | | 3 | | | | | | | Burst ON Threshold | Burst_ON1 | VS<1.5V | | 1.1 | | V | | | | | Open Loop Delay Time | TOLP | after start-up | | 80 | | ms | | | | | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | | | |-------------------------|---------|--------------------------------|------|------|------|-------|--|--| | Internal Oscillator | | | | | | | | | | CCM Switching Frequency | FS_CCM | V <sub>COMP</sub> =3V, VS>1.1V | | 65 | | kHz | | | | CCM Jitter Range | FJITTER | V <sub>COMP</sub> =3V | | ±5.2 | | kHz | | | | Green Mode Frequency | FGREEN | | 22 | 27 | | kHz | | | | Maximum Duty | DMAX | (Note1) | | 75 | | % | | | | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | |------------------------|----------|-----------|------|------|------|-------| | Current Sense (CS PIN) | | | | | | | | CS OFF Threshold, | VCS_OFF1 | VS>1.5V | 0.64 | 0.66 | 0.68 | V | | Leading Edge Blanking | TLEB | For OCP | | 350 | | ns | | Soft Start | TSS1 | (Note1) | | 5 | | ms | | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | |-------------------------|--------|-----------------|------|------|------|-------| | MOSFET Driver (DRV PIN) | | | | | | | | DRV High Level | VOH | RL=1 k $\Omega$ | 9.5 | | VDD | V | | DRV Low Level | VOL | Io=40mA | 0 | | 1 | V | | DRV Clamp Level | VOC | | | 11 | | V | | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | |---------------------------|--------|-----------|------|-------|------|-------| | Valley Switching (VS PIN) | | | | | | | | VS_OVP Threshold | VS_OVP | | 3.36 | 3.5 | 3.64 | V | | VS_UVP Detection | VS_UVP | | 0.34 | 0.375 | 0.42 | V | | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | |------------------------------------------|--------|-----------|------|------|------|--------------------| | VS PIN Over Temperature Protection (OTP) | | | | | | | | $\triangle V_{OTP} / I_{OTP}$ | Req | | | 15 | | $\mathbf{k}\Omega$ | | OTP Delay Time | | | | 64 | | ms | | Parameter | Symbol | Condition | Min. | Тур. | Max. | Units | |------------------------------|-------------|-----------|------|------|------|------------------------| | Internal Thermal Shutdown | | | | | | | | Thermal shutdown temperature | $T_{SD\_L}$ | (Note1) | | 150 | | $^{\circ}\!\mathbb{C}$ | Note 1. Guaranteed by design. # 7. Simplified Application Circuit # 8. Ordering Information | Part Number | Package Type | Ordering Number | Tapping<br>(EA/Reel) | |-------------|--------------|-----------------|----------------------| | WT7160L | SOP-8 | WT7160L-SG08AWT | 4000 | | WT7160R | SOP-8 | WT7160R-SG08AWT | 4000 | #### **Example** Top Marking 8-pin SOP Top Marking : Date Code X: Production Tracking Code # 9. Package Information ### 9.1 Package Dimensions 8-pin SOP #### All dimensions shown in mm | SYMBOL | MIN. | MAX. | | |--------|-----------|------|--| | Α | 1 | 1.75 | | | A1 | 0.10 | 0.25 | | | A2 | 1.25 | - | | | b | 0.31 | 0.51 | | | С | 0.10 | 0.25 | | | D | 4.90 BSC | | | | E | 6.00 BSC | | | | E1 | 3.90 | BSC | | | е | 1.27 BSC | | | | L | 0.40 | 1.27 | | | h | 0.25 0.50 | | | | θ° | 0 | 8 | | #### Notes: - 1. JEDEC outline: MS-012 AA REV.F - Dimension "D" does not include mold flash, protrusions or gate burrs mold flash, protrusions and gate burrs shall not exceed 0.15mm per side. - Dimension "E1" does not include inter-lead flash, or protrusions. Inter-lead flash and protrusions shall not exceed 0.25mm per side. # 10. Revision History | Version | History | Date | | |---------|----------------------------------------------------------------------------|---------------|--| | 0.1 | Initial issue | December 2017 | | | 0.2 | Format correction | January 2018 | | | 0.3 | Contents update | April 2018 | | | 0.4 | Contents update | July 2018 | | | 0.5 | Contents update (VDD OVP) | August 2018 | | | 0.6 | Ordering Information update | November 2018 | | | 0.7 | Update "General Description", CH5.1, CH5.11, and CH7 (Application Circuit) | June 2020 | | | 0.8 | Update CH6.5 | August 2020 | |