

FEBRUARY 2007 REV. 1.0.0

## **FUNCTIONAL DESCRIPTION**

The XRK4993 is a 3.3V High-Speed Low-Voltage Programmable Skew Clock Buffer. It is intended for high-performance computer systems and offers user selectable control over system clock functions to optimize timing. Eight ouputs, arranged in four banks, can each drive  $75\Omega$  terminated transmission lines while delivering minimal and specified output skews and full-swing Low Voltage TTL logic levels.

Banks A, B, C (two outputs per bank) can be individually selected for one of nine delay or function configurations through two dedicated three-level inputs. These outputs are able to lead or lag the CLKIN input reference clock by up to 6 time units from their nominal "zero" skew position. The integrated PLL allows external load and transmission line delay effects to be canceled achieving zero delay capability. Combining the zero delay capability with the selectable output skew functions, output-to-output delays of up to ±12 time units can be created.

The XRK4993's divide functions (divide-by-two and divide-by-four) allow distribution of a low-frequency clock that can be multiplied by two or four at the clock destination. This feature facilitates clock distribution while allowing maximum system clock flexibility.

When the OE pin is held low, all the outputs are synchronously enabled. However, if OE is held high,

all the outputs except QC0 and QC1 are synchronously disabled.

When PE is held high, all the outputs are synchronized with the positive edge of the CLKIN clock input. When PE is held low, all the outputs are synchronized with the negative edge of CLKIN. The device has LVTTL outputs with 12mA balanced drive.

#### **FEATURES**

- 3 pairs of programmable skew outputs
- Low skew: 200ps same pair, 250ps all outputs
- Selectable positive or negative edge synchronization: Excellent for DSP applications
- Synchronous output enable
- Output frequency: 3.75MHz to 85MHz
- 2x, 4x, 1/2, and 1/4 output frequencies
- 3 skew grades
- 3-level inputs for skew and PLL range control
- PLL bypass mode
- External feedback, internal loop filter
- 12mA balanced drive outputs
- Available in 28 pin QSOP package
- Jitter < 200 ps peak-to-peak
- CLKIN input is 5V tolerant

FIGURE 1. BLOCK DIAGRAM OF THE XRK4993





## PRODUCT ORDERING INFORMATION

| PRODUCT NUMBER | ACCURACY | OPERATING TEMPERATURE RANGE |
|----------------|----------|-----------------------------|
| XRK4993IR-2    | 250 ps   | -40°C to +85°C              |
| XRK4993CR-2    | 250 ps   | 0°C to +70°C                |
| XRK4993IR-5    | 500 ps   | -40°C to +85°C              |
| XRK4993CR-5    | 500 ps   | 0°C to +70°C                |
| XRK4993IR-7    | 750 ps   | -40°C to +85°C              |
| XRK4993CR-7    | 750 ps   | 0°C to +70°C                |

FIGURE 2. PIN OUT OF THE XRK4993



Table 1: Frequency Range Select and  $\mathbf{t_U}$  Calculation  $^{[1]}$ 

|                              | f <sub>NOM</sub> (MHz) |     | $t_U = 1 / (f_{NOM} \times N)$ | APPROXIMATE                                     |
|------------------------------|------------------------|-----|--------------------------------|-------------------------------------------------|
| <b>FSEL</b> <sup>[2,3]</sup> | Min                    | MAX | WHERE <b>N</b> =               | FREQUENCY (MHz) AT WHICH t <sub>U</sub> = 1.0ns |
| LOW                          | 15                     | 35  | 44                             | 22.7                                            |
| MID                          | 25                     | 60  | 26                             | 38.5                                            |
| HIGH                         | 40                     | 85  | 16                             | 62.5                                            |



# **PIN DESCRIPTIONS**

| PIN NAME         | Pin#     | Түре                     | DESCRIPTION                                                                                                                                                                                            |
|------------------|----------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKIN            | 1        | Input                    | Reference Clock Input                                                                                                                                                                                  |
| FB_IN            | 14       | Input                    | Feedback Input                                                                                                                                                                                         |
| PLL_BYPASS       | 27       | Three-<br>level<br>Input | When MID or HIGH, disables PLL (see Special Functions). CLKIN goes to all outputs. Skew Selections (see Control Summary Table) remain in effect. Set LOW for normal operations.                        |
| ŌĒ               | 24       | Input                    | Synchronous Output Enable. When HIGH, it stops clock outputs (except QC[1:0]). QC[1:0] may be used as the feedback signal to maintain phase lock. Set $\overline{\text{OE}}$ LOW for normal operation. |
| PE               | 6        | Input                    | Selectable positive or negative edge control. When LOW/HIGH the outputs are synchronized with the falling/rising edge of the reference clock.                                                          |
| SELA0            | 22       | Three-                   | 3-level inputs for selecting 1 of 9 skew taps or frequency functions.                                                                                                                                  |
| SELA1            | 23       | level<br>Input           |                                                                                                                                                                                                        |
| SELB0            | 25       | Three-                   |                                                                                                                                                                                                        |
| SELB1            | 26       | level<br>Input           |                                                                                                                                                                                                        |
| SELC0            | 4        | Three-                   |                                                                                                                                                                                                        |
| SELC1            | 5        | level<br>Input           |                                                                                                                                                                                                        |
| FSEL             | 3        | Three-<br>level<br>Input | Selects appropriate oscillator circuit based on anticipated frequency range. (See PLL Programmable Skew Range.)                                                                                        |
| QA0              | 20       | Output                   | Three output banks of two outputs with programmable skew (QA[1:0], QB[1:0],                                                                                                                            |
| QA1              | 19       |                          | QC[1:0]). QD[1:0] outputs have fixed zero skew outputs.                                                                                                                                                |
| QB0              | 16       | Output                   |                                                                                                                                                                                                        |
| QB1              | 15       |                          |                                                                                                                                                                                                        |
| QC0              | 12       | Output                   |                                                                                                                                                                                                        |
| QC1              | 11       |                          |                                                                                                                                                                                                        |
| QD0              | 9        | Output                   |                                                                                                                                                                                                        |
| QD1              | 8        |                          |                                                                                                                                                                                                        |
| V <sub>CCN</sub> | 7        | PWR                      | Power supply for output buffers.                                                                                                                                                                       |
|                  | 13<br>21 |                          |                                                                                                                                                                                                        |
| V <sub>CCQ</sub> | 2        | PWR                      | Power supply for phase locked loop and other internal circuitry.                                                                                                                                       |
| GND              | 10       | PWR                      | Ground.                                                                                                                                                                                                |
|                  | 17       |                          |                                                                                                                                                                                                        |
|                  | 18       |                          |                                                                                                                                                                                                        |
|                  | 28       |                          |                                                                                                                                                                                                        |

# SKEW SELECT CONTROL

The skew select control consists of four independent sections. Each bank has two low-skew, high-fanout drivers (Qx0, Qx1), and two corresponding three-level function select (SELx0, SELx1) inputs. The nine possible output states for each bank as shown in Table 2 as determined by each bank's select inputs. All timing measurements are made with respect to the CLKIN input assuming that the output connected to the FB\_IN input configured for 0  $t_{IJ}$  operation.

TABLE 2: PROGRAMMABLE SKEW CONFIGURATIONS [1]

| FUNCTION | SELECTS | Оитрит Б         | UNCTIONS         |
|----------|---------|------------------|------------------|
| SELx1    | SELx0   | QA[1:0], QB[1:0] | QC[1:0]          |
| LOW      | LOW     | -4t <sub>U</sub> | Divide by 2      |
| LOW      | MID     | -3t <sub>U</sub> | -6t <sub>U</sub> |
| LOW      | HIGH    | -2t <sub>U</sub> | -4t <sub>U</sub> |
| MID      | LOW     | -1t <sub>U</sub> | -2t <sub>U</sub> |
| MID      | MID     | Ot <sub>U</sub>  | 0t <sub>U</sub>  |
| MID      | HIGH    | +1t <sub>U</sub> | +2t <sub>U</sub> |
| HIGH     | LOW     | +2t <sub>U</sub> | +4t <sub>U</sub> |
| HIGH     | MID     | +3t <sub>U</sub> | +6t <sub>U</sub> |
| HIGH     | HIGH    | +4t <sub>U</sub> | Divide by 4      |

#### NOTES:

- 1. For all three-level (three-state) inputs, HIGH indicates a connection to  $V_{CC}$ , LOW indicates a connection to GND, and MID indicates an open connection. Internal termination circuitry holds an unconnected input to  $V_{CC}/2$ .
- 2. The level to be set on FSEL is determined by the "normal" operating frequency (f<sub>NOM</sub>) of the PLL. Nominal frequency (f<sub>NOM</sub>) always appears at QA0 and the other outputs when they are operated in their undivided modes (see Table 2). The frequency appearing at the CLKIN and FB\_IN inputs will be f<sub>NOM</sub> when the output connected to FB\_IN is undivided. The frequency of the CLKIN and FB\_IN inputs will be f<sub>NOM</sub>/2 or f<sub>NOM</sub>/4 when the part is configured for a frequency multiplication.
- When the FSEL pin is selected HIGH, the CLKIN input must not transition upon power-up until V<sub>CC</sub> has reached 2.8V.
- 4. QD[1:0] fixed at zero skew.

#### **BYPASS MODE**

BYPASS mode allows the chip to be used in applications where the relative timing between outputs is maintained but the system clocking is interrupted or at a much lower frequency. An example might be "single-stepping" the system for diagnostics.

The PLL\_BYPASS pin is normally held at Ground (Low). To accommodate low frequency (below the PLL lock range) or infrequent pulses, the PLL\_BYPASS, in conjunction with the FSEL pin (see Table 3) can be used to by-pass the PLL and generate an output sequence for the CLKIN signal. Relative timing as set by the SEL(x)1:0 for the various banks will be maintained. The relative timing includes plus and minus n tu and divide-by (2 or 4) settings. There will be a propagation delay as shown in Table 3. A tu will be approximately 2.5nS with PLL\_BYPASS at Mid voltage and 0.4nS in the High state.

#### 3.3V PROGRAMMABLE SKEW CLOCK BUFFER

In the PLL\_BYPASS mode the PE input can be used to invert the outputs. Thus, for a 20% (High) duty cycle input, all outputs will retain the 20% high condition with PE High. For PE Low, however, they will be 80% High. PE does not effect the duty cycle of the divided outputs.

| PLL_BYPASS INPUT | FSEL INPUT | TOTAL PROPAGATION DELAY |
|------------------|------------|-------------------------|
| Mid              | Low or Mid | 52nS                    |
|                  | High       | 29nS                    |
| High             | Low or Mid | 12nS                    |
|                  | High       | 10nS                    |

TABLE 3: TYPICAL PROPAGATION DELAY WITH ZERO SKEW SETTING

#### SPECIAL FUNCTIONS

The following special functions have been implemented in the chip.

#### PE pin:

- In Normal operation, PE controls the "alignment" edge of the CLKIN and the FB-IN signals. (All other output signals are aligned to the Feedback). PE=Low, aligns the FB\_IN falling edge to the CLKIN falling edge. PE=High, aligns rising edges.
- In the "disabled output mode (see below), the disabled state is forced to the opposite state of PE. This keeps the off condition in a low-noise state.
- In PLL\_BYPASS mode, PE controls the duty cycle (inversion) of the outputs (see PLL\_BYPASS mode above).

## OE pin:

- In Normal mode, OE is used to disable all outputs except QC[1,0]. These are maintained to provide PLL Feedback to keep frequency lock. OE is kept low to enable the outputs and High to disable them. This is a synchronized operation to prevent "partial" clocks When OE goes high, the outputs will go to their disabled level at the end of the next active clock cycle. The level is determined by the state of PE. If PE is high, the output will go low at the end of the cycle and remain there until OE return to a low state. If PE is low, at the end of the next clock high state it will continue to remain high until OE returns low.
- If OE is high when PLL\_BYPASS is at the Mid level, the PLL is enabled to provide an individual bank output control. In this mode, taking both SEL(x)1 & 0 to the Low state will disable that bank's outputs.

FIGURE 3. TYPICAL OUTPUTS WITH FB IN CONNECTED TO A ZERO-SKEW OUTPUT





## **ELECTRICAL SPECIFICATIONS**

## **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature                                     | −65°C to +150°C |
|---------------------------------------------------------|-----------------|
| Ambient Temperature with Power Applied                  | −55°C to +125°C |
| Supply Voltage to Ground Potential                      | -0.5V to +7.0V  |
| DC Input Voltage                                        | -0.5V to +7.0V  |
| Output Current into Outputs (LOW)                       | 64 mA           |
| Static Discharge Voltage (per MIL-STD-883, Method 3015) | >2001V          |
| Latch-Up Current.                                       | >200 mA         |

## **OPERATING RANGE**

| RANGE      | AMBIENT TEMPERATURE | vcc              |
|------------|---------------------|------------------|
| Industrial | -40°C to +85°C      | 3.3 <u>+</u> 10% |
| Commercial | 0°C to +70°C        | 3.3 <u>+</u> 10% |

## **ELECTRICAL CHARACTERISTICS** OVER THE $3.3V \pm 10\%$ OPERATING RANGE

| SYMBOL           | DESCRIPTION                                                      | Min                  | Max                    | Unit | CONDITION                                       |
|------------------|------------------------------------------------------------------|----------------------|------------------------|------|-------------------------------------------------|
| V <sub>OH</sub>  | Output HIGH Voltage                                              | 2.4                  |                        | V    | V <sub>CC</sub> = Min., I <sub>OH</sub> = -18mA |
| V <sub>OL</sub>  | Output LOW Voltage                                               |                      | 0.45                   | V    | V <sub>CC</sub> = Min., I <sub>OL</sub> = 35mA  |
| V <sub>IH</sub>  | Input HIGH Voltage                                               | 2.0                  | V <sub>CC</sub>        | V    | CLKIN, FB_IN, PE, and OE                        |
| V <sub>IL</sub>  | Input LOW Voltage                                                | -0.5                 | 0.8                    | V    |                                                 |
| V <sub>IHH</sub> | Three-Level Input HIGH Voltage (PLL_Bypass, FSEL, SELx[1:0]) [5] | 0.87*V <sub>CC</sub> | V <sub>CC</sub>        | V    | Min. ≤ V <sub>CC</sub> ≤ Max.                   |
| V <sub>IMM</sub> | Three-Level Input MID Voltage (PLL_Bypass, FSEL, SELx[1:0]) [5]  | 0.47*V <sub>CC</sub> | 0.53 * V <sub>CC</sub> | V    | Min. ≤ V <sub>CC</sub> ≤ Max.                   |
| V <sub>ILL</sub> | Three-Level Input LOW Voltage (PLL_Bypass, FSEL, SELx[1:0]) [5]  | 0.0                  | 0.13 * V <sub>CC</sub> | V    | Min. ≤ V <sub>CC</sub> ≤ Max.                   |
| I <sub>IH</sub>  | Input HIGH Leakage Current (CLKIN and FB_IN inputs only)         |                      | 20                     | μA   | V <sub>CC</sub> = Max., V <sub>IN</sub> = Max.  |
| I <sub>IL</sub>  | Input LOW Leakage Current (CLKIN and FB_IN inputs only)          | -20                  |                        | μΑ   | $V_{CC} = Max., V_{IN} = 0.4V$                  |
| I <sub>IHH</sub> | Input HIGH Current (PLL_Bypass, FSEL, SELx[1:0])                 |                      | 400                    | μΑ   | $V_{IN} = V_{CC}$                               |
| I <sub>IMM</sub> | Input MID Current (PLL_Bypass, FSEL, SELx[1:0])                  | -200                 | 200                    | μА   | $V_{IN} = V_{CC}/2$                             |
| I <sub>ILL</sub> | Input LOW Current PLL_Bypass, FSEL, SELx[1:0]                    |                      | -400                   | μА   | V <sub>IN</sub> = GND                           |

REV. 1.0.0

## **ELECTRICAL CHARACTERISTICS** OVER THE 3.3V ± 10% OPERATING RANGE

| SYMBOL           | DESCRIPTION                        |       | Min | Max  | Unit | CONDITION                                                                           |
|------------------|------------------------------------|-------|-----|------|------|-------------------------------------------------------------------------------------|
| I <sub>OS</sub>  | Short Circuit Current [6]          |       |     | -200 | mA   | V <sub>CC</sub> = Max,<br>V <sub>OUT</sub> = GND (25°C only)                        |
| I <sub>CCQ</sub> |                                    | Com'l |     | 95   | mA   | V <sub>CCN</sub> = V <sub>CCQ</sub> = Max.,                                         |
|                  | nal Circuitry                      | Ind   |     | 100  |      | All Inputs Selects Open                                                             |
| I <sub>CCN</sub> | Output Buffer Current per Output F | Pair  |     | 19   | mA   | $V_{CCN} = V_{CCQ} = Max.,$ $I_{OUT} = 0 \text{ mA}$ Inputs Selects Open, $f_{MAX}$ |
| PD               | Power Dissipation per Output Pair  |       |     | 104  | mW   | $V_{CCN} = V_{CCQ} = Max.,$ $I_{OUT} = 0 \text{ mA}$ Input Selects Open, $f_{MAX}$  |

## CAPACITANCE<sup>[7]</sup>

| SYMBOL          | DESCRIPTION       | MAX. | Unit | CONDITION                     |
|-----------------|-------------------|------|------|-------------------------------|
| C <sub>IN</sub> | Input Capacitance | 10   | pF   | $T_A = 25^{\circ}C$ ,         |
|                 |                   |      |      | f=1MHz, V <sub>CC</sub> =3.3V |

## NOTES:

- 5. These inputs are normally wired to  $V_{CC}$ , GND or left unconnected (actual threshold voltages vary as a percentage of  $V_{CC}$ ). Internal termination resistors hold unconnected inputs at  $V_{CC}$ /2. If these inputs are switched, the function and timing of the outputs may glitch and the PLL may require an additional  $t_{LOCK}$  time before all data sheet limits are achieved.
- 6. XRK4993 should be tested one output at a time, output shorted for less than one second, less than 10% duty cycle. Room temperature only.
- 7. Applies to CLKIN and FB\_IN inputs only.



## FIGURE 4. AC TEST LOAD



## FIGURE 5. INPUT/OUTPUT TEST WAVEFORM



## **SWITCHING CHARACTERISTICS** OVER THE OPERATING RANGE [2,8]

| SYMBOL           | DESCRIPTION                      |                       | Min | Max | Unit |
|------------------|----------------------------------|-----------------------|-----|-----|------|
| f <sub>NOM</sub> | Operating Clock Frequency in MHz | FSEL = LOW [1, 2]     | 15  | 35  | MHz  |
|                  |                                  | FSEL = MID [1, 2]     | 25  | 60  |      |
|                  |                                  | FSEL = HIGH [1, 2, 3] | 40  | 85  |      |



# **SWITCHING CHARACTERISTICS** OVER THE 3.3V $\pm$ 10% OPERATING RANGE [2,8]

| SYMBOL              | DESCRIPTION                                                          |                      | XR    | K4993 | 3-2  | XF   | XRK4993-5 |        |      | XRK4993-7 |      |      |
|---------------------|----------------------------------------------------------------------|----------------------|-------|-------|------|------|-----------|--------|------|-----------|------|------|
| STWIBOL             | DESCRIPTION                                                          | Л                    | MIN   | Түр   | Max  | MIN  | Түр       | Max    | MIN  | Түр       | Max  | Unit |
| t <sub>RPWH</sub>   | CLKIN Pulse Width HIG                                                | Н                    | 4     |       |      | 4    |           |        | 4    |           |      | ns   |
| t <sub>RPWL</sub>   | CLKIN Pulse Width LOV                                                | V                    | 4     |       |      | 4    |           |        | 4    |           |      | ns   |
| t <sub>u</sub>      | Programmable Skew Ur                                                 | nit                  |       | ı     | ı    | ı    | See Ta    | able 1 | ı    | l         |      | ı    |
| t <sub>SKEWPR</sub> | Zero Output Matched-Pair Skew (Qx[1:0]) [10, 11]                     |                      |       | 0.05  | 0.2  |      | 0.1       | 0.25   |      | 0.1       | 0.25 | ns   |
| t <sub>SKEW0</sub>  | Zero Output Skew (All C                                              | Outputs) [10, 12]    |       | 0.1   | 0.25 |      | 0.25      | 0.5    |      | 0.3       | 0.75 | ns   |
| t <sub>SKEW1</sub>  | Output Skew (Rise-Rise Same Class Outputs)[10]                       |                      |       | 0.25  | 0.5  |      | 0.6       | 0.7    |      | 0.6       | 1    | ns   |
| t <sub>SKEW2</sub>  | Output Skew (Rise-Fall)                                              | [10, 13]             |       | 0.3   | 1    |      | 0.5       | 1      |      | 1         | 1.5  | ns   |
| t <sub>SKEW3</sub>  | Output Skew (Rise-Rise, Fall-Fall, Different Class Outputs) [10, 13] |                      |       | 0.25  | 0.5  |      | 0.5       | 0.7    |      | 0.7       | 1.2  | ns   |
| t <sub>SKEW4</sub>  | Output Skew (Nominal-Divided) [10, 13]                               |                      |       | 0.5   | 0.9  |      | 0.5       | 1      |      | 1.2       | 1.7  | ns   |
| t <sub>DEV</sub>    | Device-to-Device Skew                                                | [9, 14]              |       |       | 0.75 |      |           | 1.25   |      |           | 1.65 | ns   |
| t <sub>PD</sub>     | Propagation Delay, CLK FB_IN Rise                                    | IN Rise to           | -0.25 | 0     | 0.25 | -0.5 | 0         | 0.5    | -0.7 | 0         | 0.7  | ns   |
| t <sub>ODCV</sub>   | Output Duty Cycle Varia                                              | tion <sup>[15]</sup> | -1    | 0     | 1    | -1   | 0         | 1      | -1.2 | 0         | 1.2  | ns   |
| t <sub>PWH</sub>    | Output HIGH Time Devia                                               | ation from 50%       |       |       | 2    |      |           | 2.5    |      |           | 3    | ns   |
| t <sub>PWL</sub>    | Output LOW Time Devia                                                | ation from 50%       |       |       | 1.5  |      |           | 3      |      |           | 3.5  | ns   |
| t <sub>ORISE</sub>  | Output Rise Time [16, 17]                                            |                      | 0.15  | 1     | 1.2  | 0.15 | 1         | 1.5    | 0.15 | 1.5       | 2.5  | ns   |
| t <sub>OFALL</sub>  | Output Fall Time [16, 17]                                            |                      | 0.15  | 1     | 1.2  | 0.15 | 1         | 1.5    | 0.15 | 1.5       | 2.5  | ns   |
| tLOCK               | PLL Lock Time <sup>[18]</sup>                                        |                      |       |       | 0.5  |      |           | 0.5    |      |           | 0.5  | ms   |
| t <sub>JR</sub>     | Cycle-to-Cycle Output Jitter                                         | RMS <sup>[9]</sup>   |       |       | 25   |      |           | 25     |      |           | 25   | ps   |
|                     | Jillei                                                               | Peak-to-Peak         |       |       | 200  |      |           | 200    |      |           | 200  |      |

#### NOTES:

- 8. Test measurement levels for the XRK4993 are TTL levels (1.5V to 1.5V). Test conditions assume signal transition times of 2 ns or less and output loading as shown in the AC Test Loads and Waveforms unless otherwise specified.
- 9. Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect these parameters.
- 10. SKEW is defined as the time between the earliest and the latest output transition among all outputs for which the same  $t_U$  delay has been selected when all are loaded with 20pF and terminated with 75 $\Omega$  to  $V_{CC}$ /2 (XRK4993).

### 3.3V PROGRAMMABLE SKEW CLOCK BUFFER

- t<sub>SKEWPR</sub> is defined as the skew between a pair of outputs (Qx0 and Qx1) when all eight outputs are selected for 0t<sub>U</sub>.
- t<sub>SKEW0</sub> is defined as the skew between outputs when they are selected for 0t<sub>U</sub>. Other outputs are divided, but not 12. shifted.
- There are two classes of outputs: Nominal (multiple of  $t_U$  delay) and Divided (QC[1:0] or Divide-by-4 mode). 13.
- t<sub>DEV</sub> is the output-to-output skew between any two devices operating under the same conditions (V<sub>CC</sub> ambient temperature, air flow, etc.)
- 15. t<sub>ODCV</sub> is the deviation of the output from a 50% duty cycle. Output pulse width variations are included in t<sub>SKFW2</sub> and t<sub>SKEW4</sub> specifications.
- 16. Specified with outputs loaded with 20pF for the XRK4993 devices. Devices are terminated through 75Ω to V<sub>CC</sub>/2. t<sub>PWH</sub> is measured at 2.0V. t<sub>PWL</sub> is measured at 0.8V.
- 17.  $t_{ORISE}$  and  $t_{OFALL}$  measured between 0.8V and 2.0V.
- 18. t<sub>I OCK</sub> is the time that is required before synchronization is achieved. This specification is valid only after V<sub>CC</sub> is stable and within normal operating limits. This parameter is measured from the application of a new signal or frequency at CLKIN or FB\_IN until t<sub>PD</sub> is within specified limits

## FIGURE 6. AC TIMING DIAGRAM (SHOWN WITH PE=HIGH)



### FIGURE 7. TIMING DIAGRAM PE=LOW



### PE = Low TIMING:

All output changes occur on the falling edge of the Clkin reference signal. Programmable skews are made relative to this edge.

FIGURE 8. TIMING DIAGRAM PE=HIGH



#### PE=HIGH TIMING:

When the PE pin is High, all changes begin relative to the rising edge of the Clkin reference signal. This includes not only the "zero tu" signals but also the divided output signals. The divided-by-two outputs will change on each rising edge. As QD can only be 0tu, QC is the only "divide by" output providing either divide-by-two or divide-by-four, not both.



## **PACKAGE DIMENSIONS**



Note: The control dimension is the millimeter column

8°

 $\alpha$ 

0°

0°

8°



#### **REVISION HISTORY**

| REVISION # | DATE          | DESCRIPTION      |
|------------|---------------|------------------|
| 1.0.0      | February 2007 | Initial release. |
|            |               |                  |
|            |               |                  |
|            |               |                  |
|            |               |                  |
|            |               |                  |
|            |               |                  |
|            |               |                  |
|            |               |                  |

## **NOTICE**

EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies.

EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.

Copyright 2007 EXAR Corporation

Datasheet February 2007.

Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.