



**PROTOTYPE** 





# **FEATURES**

- Supply voltage up to 35V.
- Operational beyond the -60°C to +230°C temperature range.
- Monolithic BUCK.
- Under voltage lockout (ULVO).
- Input voltage feed-forward.
- Selectable asynchronous and pulse-skip modes.
- Programmable integrated oscillator with synchronizing capability.
- Resistor-programmable soft-start period.
- Programmable over-current protection level.
- Programmable polarity of over-current protection.
- Programmable minimum duty-ratio in pulse-skip mode.
- Voltage tracking capabilities.
- Shut-down mode.
- Latch-up free.
- Ruggedized SMT and thru-hole packages.
- Also available as bare die.

# **APPLICATIONS**

- Reliability-critical, Automotive, Aeronautics & Aerospace, Downhole.
- DC/DC converters, point-of-load power converters, switching power supplies.

## **DESCRIPTION**

XTR30020 is a family of small footprint BUCK designed for extreme reliability and temperature applications such as DC/DC converters and PWM control. Being able to operate from input voltages as high as 35V, XTR30020 PWM controllers can run at frequencies as high as 800kHz, allowing the use of small footprint and low-cost external passive components.

Functionality features include internal oscillator and voltage reference, programmable soft-start, voltage tracking, synchronization capability, over-current protection and power-good flag.

Especial design techniques were used allowing the XTR30020 parts to offer a precise, robust and reliable operation in critical applications. Full functionality is guaranteed from -60°C to +230°C, though operation well below and above this temperature range is achieved.

Parts from the XTR30020 family have all functional features to operate in buck modes.

Standard packaging options offer the possibility to operate in buck (XTR30021).

XTR30020 family parts have been designed to reduce system cost and ease adoption by reducing the learning curve and providing smart and easy to use features.

Parts from the XTR30020 family are available in ruggedized SMT and thru-hole packages. Parts are also available as bare dies.

# **PRODUCT HIGHLIGHT**

# Step-down (Buck) DC-DC Converter





# ORDERING INFORMATION



| Product Reference | Temperature Range | Package        | Pin Count | Marking  |
|-------------------|-------------------|----------------|-----------|----------|
| XTR30021-LJ       | -60°C to +230°C   | Ceramic LJCC52 | 52        | XTR30021 |

Other packages and packaging configurations possible upon request.





#### **AVAILABLE FUNCTIONALITIES FOR EACH PACKAGING FAMILY**

#### Packaging Configurations

| Franklinaliku                                                                                   | Pac              | kaging Optio | n |
|-------------------------------------------------------------------------------------------------|------------------|--------------|---|
| Functionality                                                                                   |                  |              |   |
| Tunable clock with external R or C or possible synchronization on an external clock             | Yes              |              |   |
| Internal saw-tooth resistor                                                                     | Yes              |              |   |
| Adjustable saw-tooth slope                                                                      | Yes              |              |   |
| Available PGood output flag                                                                     | Yes <sup>1</sup> |              |   |
| Possible automatic synchronous/asynchronous mode transition (with or without pulse skipping)    | Yes              |              |   |
| Possible "synchronous only" mode (except during startup)                                        | Yes              |              |   |
| Possible pulse skipping in steady state (i.e. after startup period)                             | Yes              |              |   |
| Adjustable pulse skipping threshold                                                             | Yes              |              |   |
| Low power mode (VDD=4V) availability with possible bypass of the internal LDO by an external 5V | Yes              |              |   |
| Chip enable/disable                                                                             | Yes              |              |   |
| Adjustable soft-start slope or possible tracking                                                | Yes              |              |   |
| Possible over current protection using the OCS pin <sup>2</sup>                                 | Yes              |              |   |
| Possible adjustable limitation of the max duty cycle <sup>3,4</sup>                             | Yes              |              |   |
| Separate GND and PGND pins                                                                      | Yes              |              |   |
| Separate VDD and PVDD pins                                                                      | Yes              |              |   |
| Compact packaging (number of pins)                                                              | 24               |              |   |

<sup>&</sup>lt;sup>1</sup> See "Saw-tooth signal generation" and "PWM signal generation" in section "Theory of Operation".

<sup>&</sup>lt;sup>2</sup> This is the main overcurrent protection, based on a sense resistor from the low-side switch (or asynchronous rectifier) to PGND. A second short circuit protection associated to the DCLimit terminal is also present. The short-circuit protection related to DCLImit is based in detecting if the error amplifier is always working on its linear regime. This second protection is only efficient for strong short-circuit conditions. For weak over current values, it will not trig or very lately, so that the power part could be damaged if the main short circuit protection is not active.

<sup>&</sup>lt;sup>3</sup> Internally, DCLimit is set to 2/5VDD. Depending on the clock period and the saw-tooth slope, the maximum duty cycle can be limited intrinsically. The range is however quite limited. Also, the saw-tooth slope and frequency are usually set by loop gain and stability constraints. Therefore, we consider here only the possibility of an independent control of the maximum duty-cycle, based on the availability of the DCLimit pin.

<sup>&</sup>lt;sup>4</sup> DCLimit functionality is also used as a short-circuit protection. See "Over-current protection" in the "Theory of Operation" section.



# **ABSOLUTE MAXIMUM RATINGS**

| Voltage on VIN, SWT, OCS, SW or ENABLE to ground | -0.5V to 40V        |  |
|--------------------------------------------------|---------------------|--|
| Voltage on any pin to ground                     | -0.5V to 6.0V       |  |
| Storage temperature range                        | -70°C to +230°C     |  |
| Operating junction temperature range             | -70°C to +230°C     |  |
| ESD classification                               | 1kV HBM MIL-STD-883 |  |

**Caution:** Stresses beyond those listed in "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. These are stress ratings only and functionality of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to "ABSOLUTE MAXIMUM RATINGS" conditions for extended periods may permanently affect device reliability.

# **PACKAGING**





# **BLOCK DIAGRAM**

Die-level block diagram showing all available functionalities and bond-pads. Different functionalities are available depending upon packaging configuration. Carefully read sections "Available Functionalities for Each Packaging Family" and "Theory of Operation" in order to select the packaging option that best fits your needs.





# PIN DESCRIPTION

| Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |      |          | Pin Numb | er |   |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|----------|----|---|
|             | ·                                                                                                                                                                                                                                                                                                                                                                                                                                  | XTR: | 30021    |          |    |   |
| PGood       | Power good flag. Pulled-down when FB is outside a given range or in an overcurrent event and pulled-up to VDD (internal 600k® resistor) after soft-start sequence has successfully finished. Pull-up can be reinforced by connecting an external resistor between PGood and VDD.                                                                                                                                                   | 1    | <b>^</b> |          |    |   |
| FB          | Feedback pin of the control loop. Inverting input of error amplifier.                                                                                                                                                                                                                                                                                                                                                              | 2    |          |          |    |   |
| SS/TR       | Soft-start and track input. An external resistor from this node to ground can be used to increase the soft-start period. When driven by an external analog voltage lower than Vref, voltage tracking mode can be used.                                                                                                                                                                                                             | 3    | SS/TR    |          |    |   |
| PSkipTh     | Pulse-skipping threshold. Sets the minimum error amplifier output that makes the controller enter in pulse-skipping mode (PSkipEnbl=1).                                                                                                                                                                                                                                                                                            | 4    |          |          |    |   |
| COMP        | Output of error amplifier. This node should not see any resistive load with a DC path.                                                                                                                                                                                                                                                                                                                                             | 5    |          |          |    |   |
| PSkipEnbl   | Enables operation in pulse-skipping mode when driven HIGH.                                                                                                                                                                                                                                                                                                                                                                         | 6    | <b>^</b> |          |    |   |
| CKOUT       | Output of internal oscillator. It can be used to synchronize cascaded controllers.                                                                                                                                                                                                                                                                                                                                                 | 7    |          |          |    |   |
| RT/SYNC     | Sets the switching frequency. When driven by an external square signal, synchronizes the internal oscillator to this signal. Any external parasitic capacitance on this node decreases the nominal frequency.                                                                                                                                                                                                                      | 8    |          |          |    |   |
| OCPMode     | Sets the polarity of the over-current protection threshold. Negative when driven HIGH (buck) and positive when driven LOW (boost, flyback, push-pull).                                                                                                                                                                                                                                                                             | 9    | <b>^</b> |          |    |   |
| FREQ        | Sets the operating frequency range of the internal oscillator. FREQ=0 => lower range; FREQ=1 => upper range. Only available at bare die level or in packaging upon request.                                                                                                                                                                                                                                                        | 10   | •        |          |    |   |
| GND         | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                            | 11   |          |          |    |   |
| ocs         | Sensing input of the over-current protection, referred to PGND. Parasitic capacitance between this node and noisy nodes must be minimized at PCB level.  In buck (step-down) mode (OCPMode=1), connect OCS to VDD if not used.                                                                                                                                                                                                     | 12   |          |          |    |   |
| PGND        | In boost, flyback, push-pull modes (OCPMode=0), connect OCS to GND if not used.  Power ground used by the output drivers. Set to same potential than GND through a star-                                                                                                                                                                                                                                                           | 14   |          |          |    | + |
| SW          | like connection of the respective planes.  Feedback from switching node for operation in asynchronous mode, if enabled. It is also used for current sense sampling in buck mode (OCPMode=1). Connect to VIN or VDD or keep floating if not used. Read a more detailed description of the functionality of this pin in the "Internal Blocks and Functional Features" section of this datasheet.                                     | 42   |          |          |    |   |
| PVDD        | Power supply of the output buffers. A minimum capacitor of $0.1\mu F$ must be connected from this node to ground.                                                                                                                                                                                                                                                                                                                  | 43   |          |          |    |   |
| VDD         | Output of the internal linear regulator. This pin supplies the internal circuitry and can supply PVDD if externally connected. A minimum capacitor of $0.1\mu F$ must be connected from this node to ground.                                                                                                                                                                                                                       | 44   |          |          |    |   |
| ENABLE      | Enables PWM controller operation when driven HIGH. When driven low, the part remains in shutdown mode.                                                                                                                                                                                                                                                                                                                             | 46   |          |          |    |   |
| SWT         | Saw-tooth slope programming terminal. Connect to a positive supply directly or through an external resistor. Connection to VIN provides supply feed forward compensation. To connect SWT to VIN, use a minimum $100\Omega$ resistor.                                                                                                                                                                                               | 51   |          |          |    |   |
| SWT_bis     | Direct access to the saw-tooth slope programming capacitor allowing current mode control. Connect to a positive supply through a current generator or an external resistor.                                                                                                                                                                                                                                                        | -    |          |          |    |   |
| VIN         | Supply voltage. A minimum capacitor of $0.1\mu F$ must be connected from this node to ground. This pin supplies the internal voltage reference and linear regulator.                                                                                                                                                                                                                                                               | 52   |          |          |    |   |
| /LPMode     | Operation in low-power mode when driven LOW.                                                                                                                                                                                                                                                                                                                                                                                       | _    | ₩1       |          |    |   |
| IntrlvMode  | Operation in interleaved mode when driven HIGH.                                                                                                                                                                                                                                                                                                                                                                                    | _    | Ψ.       |          |    |   |
| DrvPOL      | Sets the operating polarity of the output drivers. When driven HIGH, HDrv is HIGH when active. When driven LOW, HDrv is LOW when active. Only available at bare die level or in packaging upon request.                                                                                                                                                                                                                            | _    | •        |          |    |   |
| DCLimit     | PWM duty-cycle limiting function. It fixes the upper limit of the error amplifier output "COMP". If COMP exceeds this limit, the input of the error amplifier will be internally clamped to the voltage present on DCLIM. Clamping level can be adjusted with an external resistor to GND. Internally set to 2/5 of VDD across a 100k resistor. Leave it floating for default mode or connect to VDD to disable its functionality. | _    | VDD      |          |    |   |
| AsyncEnbl   | When OCPMode=1, AsyncEnbl allows operation in asynchronous mode when driven HIGH. When driven LOW, the controller operates only in synchronous mode except if pulse-skipping mode is active. AsyncEnbl also interacts with OCPMode in order to control activity of LDrv. Read a more detailed description of the functionality of this pin in the "Internal Blocks and Functional Features" section of this datasheet.             | _    | <b>^</b> |          |    |   |
| LDrv / ADrv | Output for the synchronous rectifier transistor driver. In interleaved mode, ADrv is the output having the first activity.                                                                                                                                                                                                                                                                                                         | _    |          |          |    |   |
| HDrv / BDrv | Output for the main switch transistor driver. In interleaved mode, BDrv is the output having the second activity.                                                                                                                                                                                                                                                                                                                  | _    |          |          |    |   |
| VOUT        | Auxiliary input to bypass the internal linear regulator in low-power mode whenever an external 5V supply exists. Connect to VDD or leave floating if not used.                                                                                                                                                                                                                                                                     | _    |          |          |    |   |
| 1           | nin numbers indicate if the nin is internally nulled up or down for the given packaging option                                                                                                                                                                                                                                                                                                                                     |      |          |          |    |   |

<sup>&</sup>lt;sup>1</sup> Arrows aside pin numbers indicate if the pin is internally pulled up or down for the given packaging option.



# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                                                                          | Min                     | Тур        | Max                             | Units |
|----------------------------------------------------------------------------------------------------|-------------------------|------------|---------------------------------|-------|
| Supply voltage<br><b>V</b> in                                                                      | 61                      |            | 35                              | V     |
| Voltage on SWT, ENABLE, SW <sup>2</sup> , OCS <sup>2</sup>                                         | 0                       |            | Vin                             | V     |
| Voltage on digital inputs to GND.  /LPMode, PSkipEnbl, AsyncEnbl, IntrlMode, OCPMode, DrvPOL, FREQ | 0                       |            | $V_{DD}$                        | V     |
| Voltage on VOUT input to GND.                                                                      | 4.5                     | 5          | 5.5                             | V     |
| Voltage on DCLimit                                                                                 | 0.5                     |            | 2 <sup>3</sup> (internally set) | V     |
| Voltage on PSkipTh⁴                                                                                | 0.2<br>(internally set) |            | DCLimit - 0.3                   | V     |
| Operating Frequency                                                                                |                         |            |                                 |       |
| F <sub>0</sub>                                                                                     |                         |            |                                 |       |
| FREQ=1<br>FREQ=0                                                                                   | 50 <sup>5</sup>         | 520<br>180 | 10005                           | kHz   |
| Case Temperature <sup>6</sup> T <sub>c</sub>                                                       | -60                     |            | 230                             | °C    |

<sup>&</sup>lt;sup>1</sup> Operation with input voltage 5V possible with bypassing of the internal linear regulator (VIN shorted to VDD).

<sup>&</sup>lt;sup>2</sup> During transient operation, SW and OCS can reach values under OV and above VIN. Extreme values are limited by internal clamping diodes to GND and to VIN

<sup>&</sup>lt;sup>3</sup> Theoretically, DCLimit can be set to any voltage from 0.5V (internal threshold) to VDD. DCLimit above 2V has no effect on the maximum duty cycle limitation. The default threshold if DCLimit leave floating is 2/5VDD. DClimit can be connected to VDD to deactivate its functionality (deactivation of the volt-second clamp).

<sup>&</sup>lt;sup>4</sup> PSkipTh must be at least 300mV below DCLimit. PSkipTh has an internally set value of 200mV.

<sup>&</sup>lt;sup>5</sup> The frequency of the internal clock generator can be changed by the external addition of a capacitors or a resistor.

<sup>&</sup>lt;sup>6</sup> Operation beyond the specified temperature range is achieved. The -60°C to +230°C range for the case temperature is considered for the case where no current is externally drawn from pin VDD, other than to supply the XTR30020 part.



# **ELECTRICAL SPECIFICATIONS**

Unless otherwise stated, specification applies for V  $_{IN}\!=\!6V$  to 35V, V  $_{DD}\!=\!5V$  , -60°C<T  $_{c}\!<\!230^{\circ}C$  .

| Parameter                           | Condition                                                                                    | Min   | Тур   | Max   | Units   |
|-------------------------------------|----------------------------------------------------------------------------------------------|-------|-------|-------|---------|
| Reference Voltage                   |                                                                                              |       |       |       |         |
| Internal Feedback                   |                                                                                              |       |       |       |         |
| Reference Voltage                   | V <sub>IN</sub> =10V, T <sub>c</sub> =85°C.                                                  | 1.186 | 1.210 | 1.234 | V       |
| $V_{ref}$                           |                                                                                              |       |       |       |         |
| Drift with Temperature              | V <sub>IN</sub> =10V, ΔT from -60°C to +230°C                                                | 20    | 60    | 100   | ppm/°C  |
| $(\Delta V_{REF}/V_{REF})/\Delta T$ | $\Delta V_{REF} = V_{REF\_Max}(\Delta T) - V_{REF\_min}(\Delta T)$                           | 20    | 00    | 100   | ррпі, с |
|                                     | V <sub>IN</sub> sweep (ΔV <sub>IN</sub> ) from 6V to 35V                                     |       |       |       |         |
| Line regulation                     | $\Delta V_{REF} = V_{REF\_Max}(\Delta V_{IN}) - V_{REF\_min}(\Delta V_{IN})$                 |       |       |       |         |
| $\Delta V_{REF}$                    | T <sub>c</sub> =85°C                                                                         |       | 6.7   | 13    | mV      |
|                                     | T <sub>c</sub> =230°C                                                                        |       | 10.7  | 17    | 1110    |
| Supply Current                      |                                                                                              |       |       |       |         |
| Stand-by Supply Current             | ENABLE=0V. VIN=35V (worst case)                                                              |       |       |       |         |
|                                     | T <sub>c</sub> =85°C                                                                         |       | 25    | 40    |         |
| IVINSB                              | T <sub>c</sub> =230°C                                                                        |       | 52    | 70    | μΑ      |
| Dynamic Supply Current              | F <sub>0</sub> =520kHz. C <sub>load</sub> =50pF on HDrv and LDrv,                            |       | 2.7   | 2.2   | 4       |
| Ivind                               | synchronous mode. T <sub>c</sub> =230°C and VIN=35V (worst case)                             |       | 2.7   | 3.2   | mA      |
| Supply Current Low-Power            | \\ 4\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                                       |       |       |       |         |
| Mode                                | V <sub>DD</sub> =4V (/LPMode=0), F <sub>O</sub> =520kHz. C <sub>load</sub> =50pF on HDrv and |       | 2.3   | 2.8   | mA      |
| IVINLP                              | LDrv, synchronous mode, VIN=35V (worst case).                                                |       |       |       |         |
| Supply Current Low-Power            | 5V supplied by external source through pin V <sub>OUT</sub> and                              |       |       |       |         |
| Mode with External Supply           | /LPMode=0, F <sub>0</sub> =520kHz. C <sub>load</sub> =50pF on HDrv and LDrv,                 |       | 0.58  | 0.75  | mA      |
| lvines                              | synchronous mode, VIN=35V (worst case).                                                      |       |       |       |         |



# **ELECTRICAL SPECIFICATIONS (CONTINUED)**

Unless otherwise stated, specification applies for  $V_{IN}$ =6V to 35V,  $V_{DD}$ =5V, -60°C<T<sub>c</sub><230°C.

| Parameter                                                  | Condition                                                                                   | Min   | Тур  | Max   | Units                                 |
|------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------|------|-------|---------------------------------------|
| Voltage Regulator                                          |                                                                                             |       | ı    | 1     |                                       |
| Output Voltage                                             | V <sub>IN</sub> =10V, I <sub>LOAD</sub> =1mA, T <sub>c</sub> =85°C                          |       |      |       |                                       |
| V <sub>DD</sub>                                            | /LPMode=0 (default) <sup>1</sup>                                                            | 3.9   | 4    | 4.1   | V                                     |
| Drift with Temperature                                     | /LPMode=1                                                                                   | 4.875 | 5    | 5.125 |                                       |
| ·                                                          | $V_{IN}=10V$ , $I_{LOAD}=1mA$ $\Delta V_{DD}=V_{DD \ Max}(\Delta T)-V_{DD \ min}(\Delta T)$ | 20    | 60   | 100   | ppm/°C                                |
| (ΔV <sub>DD</sub> /V <sub>DD</sub> )/ΔT<br>Line regulation | $V_{IN}$ sweep ( $\Delta V$ ) from 6V to 35V, $V_{DD}$ =4V or 5V,                           |       |      |       |                                       |
| ΔV <sub>DD</sub> /V <sub>DD</sub>                          | $I_{LOAD}=1$ mA, $T_c=230$ °C (worst case).                                                 |       | 0.73 | 1.30  | %                                     |
|                                                            | V <sub>IN</sub> =10V, I <sub>LOAD</sub> =1mA to 20mA                                        |       |      |       |                                       |
| Load regulation                                            | T <sub>c</sub> =-60°C                                                                       | -1.8  | -1.3 |       |                                       |
| $\Delta V_{DD}/\Delta I_{VDD}$                             | T <sub>c</sub> =230°C                                                                       | -3.5  | -2.6 |       | mV/mA                                 |
|                                                            | V <sub>IN</sub> =10V, V <sub>DD</sub> =5V (/LPMode=1). See Figure 7.                        |       |      |       |                                       |
|                                                            | T <sub>c</sub> =85°C                                                                        | 35    | 45   |       |                                       |
| Maximum Output Current                                     | T <sub>c</sub> =230°C                                                                       | 20    | 25   |       | mA                                    |
| IVDDMAX                                                    | V <sub>IN</sub> =10V, V <sub>DD</sub> =4V (/LPMode=0). See Figure 8.                        |       |      |       |                                       |
|                                                            | T <sub>c</sub> =85°C                                                                        | 40    | 55   |       | - A                                   |
|                                                            | T <sub>c</sub> =230°C                                                                       | 25    | 35   |       | mA                                    |
| PWM Enable Voltage                                         | ENABLE going up. Worst case at T <sub>c</sub> =-60°C                                        |       | 1.8  | 2.2   | V                                     |
| V <sub>ENON</sub>                                          | LIVADEL BOING UP. WOIST CASE AT 10=-00 C                                                    |       | 1.0  | 2.2   | v                                     |
| PWM Disable Voltage                                        | ENABLE going down. Worst case at T <sub>c</sub> =230°C                                      | 0.6   | 0.9  |       | V                                     |
| V <sub>ENOFF</sub>                                         | ENABLE Boiling down. Worst case at 16-250 C                                                 | 0.0   | 0.5  |       | ľ                                     |
| ENABLE Hysteresis <sup>2</sup>                             | ENABLE going up then down                                                                   | 0.2   | 0.4  |       | V                                     |
| V <sub>ENH</sub>                                           |                                                                                             |       | 0.1  |       | , , , , , , , , , , , , , , , , , , , |
| ENABLE Current                                             | V <sub>EN</sub> =0V                                                                         | -6    |      | 0     | μΑ                                    |
| IEN                                                        | V <sub>EN</sub> =5V                                                                         | -5    |      | 1     | F                                     |
| Load Capacitance <sup>2,3</sup>                            | Allowed value.                                                                              | 0.3   | 1    | 10    | μF                                    |
| CVDD                                                       |                                                                                             |       |      |       | 1 '                                   |
| Under Voltage Lockout                                      |                                                                                             |       |      | 1     | 1                                     |
| V <sub>DD</sub> Start Voltage                              | VIN going up.                                                                               | 3.8   | 4    | 4.2   | V                                     |
| V <sub>UVLOR</sub> V <sub>DD</sub> Stop Voltage            |                                                                                             |       |      |       |                                       |
| Vuvlor                                                     | VIN going down.                                                                             | 3.4   | 3.7  | 3.9   | V                                     |
| V <sub>DD</sub> Start-stop Hysteresis <sup>2</sup>         |                                                                                             |       |      |       |                                       |
| Vuvloh                                                     | VIN going up then down.                                                                     | 0.25  | 0.40 | 0.55  | V                                     |
| Soft Start / Tracking                                      |                                                                                             |       | l    | 1     | 1                                     |
|                                                            | T <sub>c</sub> =-60°C                                                                       |       | 145  |       |                                       |
| Equivalent Resistance <sup>2</sup>                         | T <sub>c</sub> =85°C                                                                        |       | 113  |       | k?                                    |
| R <sub>SS</sub>                                            | T <sub>c</sub> =230°C                                                                       |       | 96   |       |                                       |
| Tracking Voltage Range <sup>4</sup>                        |                                                                                             |       |      |       |                                       |
| V <sub>SS/TR</sub>                                         | V <sub>SS/TR</sub> must remain below the internal Vref (1.2V).                              | 0.25  |      | 1.0   | V                                     |
|                                                            | V <sub>SS/TR</sub> =0.5V                                                                    |       |      |       |                                       |
| Tracking Offset on FB <sup>2</sup>                         | T <sub>c</sub> =-60°C                                                                       | -20   | -30  | -40   | >/                                    |
| $V_{FB-SS} = V_{FB} - V_{SS/TR}$                           | T <sub>c</sub> =230°C                                                                       | -60   | -75  | -90   | mV                                    |
| Oscillator                                                 |                                                                                             | •     |      |       |                                       |
| Free Running Frequency                                     | $T_c$ =85°C. No capacitor connected to RT/SYNC.                                             |       |      |       |                                       |
| Fo                                                         | XTR30021 (FREQ=1)                                                                           | 450   | 510  | 570   | kHz                                   |
| го                                                         | XTR30021 (FREQ=0)                                                                           | 140   | 175  | 210   | KIIZ                                  |
| Oscillator accuracy                                        | Oscillator running from internal components.                                                |       | ±6   |       | %                                     |
|                                                            |                                                                                             |       |      |       |                                       |
| Adjustable Range <sup>2</sup>                              | With external components.                                                                   | 50    |      | 1000  | kHz                                   |
| Recommended Duty Cycles                                    | E-E30kH-                                                                                    | 1.5   |      | 0.5   | 0/                                    |
| of External Clock                                          | F=520kHz                                                                                    | 15    |      | 85    | %                                     |
|                                                            | V <sub>DD</sub> =5V (/LPMode=1).                                                            |       |      |       |                                       |
| Minimum Aphi                                               | T <sub>c</sub> =-60°C                                                                       |       | 220  |       | nc                                    |
| Minimum Achievable Off-time <sup>2</sup>                   | T <sub>c</sub> =230°C                                                                       |       | 160  |       | ns                                    |
|                                                            | V <sub>DD</sub> =4V (/LPMode=0).                                                            |       |      |       |                                       |
| toff_Min                                                   | T <sub>c</sub> =-60°C                                                                       |       | 240  |       | nc                                    |
|                                                            | T <sub>c</sub> =230°C                                                                       |       | 180  |       | ns                                    |
| CKOUT Output Strength <sup>2</sup>                         |                                                                                             |       |      |       | m A                                   |
| Іскоит                                                     | V <sub>DD</sub> =5V (/LPMode=1), T <sub>c</sub> =230°C                                      |       | 4    |       | mA                                    |

 $<sup>^{1}</sup>$  XTR30020 parts start-up with  $V_{DD}$ =5V even if low-power mode is enabled (/LPMode=0 or floating). Transition from  $V_{DD}$ =5V to  $V_{DD}$ =4V occurs when PGood is asserted.

<sup>&</sup>lt;sup>2</sup> Guaranteed by design and characterization data only. Not tested in production.

<sup>&</sup>lt;sup>3</sup> VDD must be externally connected to PVDD. The actual load capacitance is the total capacitance connected to VDD and PVDD.

 $<sup>^4</sup>$  In tracking mode the PWM controller operates in asynchronous mode, except if interleaved mode is active (IntrlvMode=1).



# **ELECTRICAL SPECIFICATIONS (CONTINUED)**

Unless otherwise stated, specification applies for  $V_{IN}$ =6V to 35V,  $V_{DD}$ =5V, -60°C<T<sub>c</sub><230°C.

| Parameter                                | Condition                                                       | Min              | Тур       | Max                 | Units |
|------------------------------------------|-----------------------------------------------------------------|------------------|-----------|---------------------|-------|
| Saw-tooth Slope Generator                |                                                                 | '                | , , , , , | '                   |       |
| Internal Saw-tooth Resistor <sup>4</sup> |                                                                 |                  |           |                     |       |
| R <sub>SWT</sub>                         | XTR30021                                                        |                  | 150       |                     | kΩ    |
| Internal Saw-tooth                       |                                                                 |                  |           |                     |       |
| Capacitor <sup>4</sup>                   |                                                                 |                  | 80        |                     | pF    |
| CswT                                     |                                                                 |                  |           |                     |       |
| Allowed saw-tooth voltages               |                                                                 | 4) /             |           | .,                  |       |
| Vswt                                     |                                                                 | 4V               |           | V <sub>IN</sub>     |       |
| Allowed current through                  |                                                                 |                  | 200       |                     |       |
| SWT_bis terminal <sup>1</sup>            |                                                                 |                  | 200       |                     | μΑ    |
| Pulse-skipping                           | ·                                                               |                  |           |                     |       |
| PSkipTh Pull-up Current <sup>2</sup>     | T <sub>c</sub> =-60°C                                           |                  | 11.5      |                     |       |
| I <sub>PSTh</sub>                        | T <sub>c</sub> =230°C                                           |                  | 13.1      |                     | μΑ    |
| PSkipTh Internal                         |                                                                 |                  |           |                     |       |
| Resistance to GND <sup>2</sup>           |                                                                 | 17               | 20        | 23                  | kΩ    |
| R <sub>PSTh</sub>                        |                                                                 |                  |           |                     |       |
| Recommended Range on                     |                                                                 |                  |           |                     |       |
| PSkipTh Terminal <sup>3</sup>            |                                                                 | 0.2              |           | 1                   | V     |
| V <sub>PSTh</sub>                        |                                                                 |                  |           |                     |       |
| Internal PSkipTh Offset <sup>4,5</sup>   |                                                                 | 50               | 160       | 250                 | mV    |
| V <sub>PSOff</sub>                       |                                                                 | 30               | 100       | 230                 | IIIV  |
| Minimum Recommended                      |                                                                 |                  |           |                     |       |
| On-time                                  | PSkipEnbl=1.                                                    |                  | 50        |                     | ns    |
| tonps                                    |                                                                 |                  |           |                     |       |
| Duty-cycle limit (DCLimit)               |                                                                 |                  |           |                     |       |
| Internal DCLImit                         | T <sub>c</sub> =-60°C                                           | 130              | 145       | 160                 |       |
| Resistance to VDD <sup>4</sup>           | T <sub>c</sub> =230°C                                           | 81               | 90        | 99                  | kΩ    |
| RDCLimit                                 |                                                                 |                  |           |                     |       |
|                                          | Default value when left floating.                               | -2%              | 0.4VDD    | +2%                 |       |
| Internal DCLimit Threshold               |                                                                 |                  |           |                     | V     |
| V <sub>DCLimit</sub>                     | Recommended operational range using an external                 | 0.5 <sup>6</sup> |           | 0.4VDD <sup>7</sup> |       |
|                                          | resistor to ground.                                             |                  |           |                     |       |
| Overcurrent Protection                   |                                                                 | 1                |           |                     |       |
|                                          | V <sub>DD</sub> =5V (/LPMode=1).                                |                  | 27        |                     |       |
|                                          | T <sub>c</sub> =-60°C                                           |                  | 37        |                     |       |
| 066.6                                    | T <sub>c</sub> =85°C                                            |                  | 48        |                     | μΑ    |
| OCS Current                              | T <sub>c</sub> =230°C                                           |                  | 56        |                     |       |
| locs                                     | $V_{DD}$ =4V (/LPMode=0).<br>$T_c$ =-60°C                       |                  | 20        |                     |       |
|                                          |                                                                 |                  | 30        |                     |       |
|                                          | T <sub>c</sub> =85°C<br>T <sub>c</sub> =230°C                   |                  | 39<br>45  |                     | μΑ    |
|                                          | V <sub>DD</sub> =5V (/LPMode=1).                                |                  | 45        |                     |       |
|                                          | OCPMode = HIGH (Buck)                                           |                  | 15        |                     |       |
| OCS Threshold Voltage                    | OCPMode = HIGH (Buck) OCPMode = LOW (Boost, Flyback, Push-pull) |                  | 370       |                     | mV    |
|                                          |                                                                 |                  | 370       |                     |       |
| V <sub>THOCS</sub>                       | V <sub>DD</sub> =4V (/LPMode=0).  OCPMode = HIGH (Buck)         |                  | 1 5       |                     |       |
|                                          | OCPMode = HIGH (Buck) OCPMode = LOW (Boost, Flyback, Push-pull) |                  | 15<br>290 |                     | mV    |
|                                          | OCTIVIOUE - LOW (DOOSE, FLYDACK, PUSTI-PUII)                    | <u> </u>         | <u> </u>  | 1                   | 1     |

<sup>&</sup>lt;sup>1</sup> The reason for this current limit is to guarantee that the SWT\_bis node is completely discharged at the end of the saw-tooth signal.

<sup>&</sup>lt;sup>2</sup> In production, only the voltage on PSkipTh (product  $R_{PSTh} \times I_{PSTh}$ ) is verified.

 $<sup>^3</sup>$  It shall always be lower than the voltage on DCLimit by at least 300mV. Note that internally,  $V_{PSOff}$  (150mV approx.) is removed from this voltage before comparison with the saw-tooth. The crossing defines the minimum  $t_{on}$  in pulse skipping mode.

<sup>&</sup>lt;sup>4</sup> Guaranteed by design and characterization data only. Not tested in production.

<sup>&</sup>lt;sup>5</sup> The internal effective voltage for pulse skipping operation is the voltage on the PSkipTh terminal minus V<sub>PSOff</sub>.

<sup>&</sup>lt;sup>6</sup> It shall always be higher than the voltage on PSkipTh pin by at least 300mV.

<sup>&</sup>lt;sup>7</sup> DCLimit can be connected to VDD in order to inhibit this functionality.



# **ELECTRICAL SPECIFICATIONS (CONTINUED)**

Unless otherwise stated, specification applies for  $V_{IN}=6V$  to 35V,  $V_{DD}=5V$ ,  $-60^{\circ}C < T_c < 230^{\circ}C$ .

| Parameter                                        | Condition                                                                            | Min | Тур  | Max   | Units                                 |
|--------------------------------------------------|--------------------------------------------------------------------------------------|-----|------|-------|---------------------------------------|
| Error Amplifier                                  |                                                                                      |     |      |       |                                       |
| Input Bias Current <sup>1</sup>                  | T 220%C V 25V/                                                                       |     |      | 150   | - 4                                   |
| I <sub>B</sub>                                   | $T_c$ =230°C, $V_{IN}$ =35V (worst case).                                            |     | 50   | 150   | nA                                    |
|                                                  | T <sub>c</sub> =-60°C                                                                |     | 65   |       |                                       |
| Sinking Output Current <sup>1</sup>              | T <sub>c</sub> =85°C                                                                 |     | 115  |       | μΑ                                    |
| losnk                                            | T <sub>c</sub> =230°C                                                                |     | 170  |       |                                       |
|                                                  | V <sub>IN</sub> =6V (worst case)                                                     |     |      |       |                                       |
| Sourcing Output Current <sup>1</sup>             | T <sub>c</sub> =-60°C                                                                |     | 25   |       |                                       |
| losrc                                            | T <sub>c</sub> =85°C                                                                 |     | 19   |       | mA                                    |
|                                                  | T <sub>c</sub> =230°C                                                                |     | 14   |       |                                       |
| DC Gain <sup>2,1</sup>                           |                                                                                      |     |      |       |                                       |
| Ao                                               | R <sub>L</sub> =∞                                                                    |     | 105  |       | dB                                    |
| Gain Bandwidth Product <sup>1</sup>              |                                                                                      |     |      |       |                                       |
| GBW                                              | $C_L=90pF$                                                                           | 1.1 | 2    |       | MHz                                   |
|                                                  | pEnbl, AsyncEnbl, DrvPOL, IntrlMode, OCPMode)                                        |     |      |       |                                       |
| HIGH Level Input Voltage                         | V <sub>DD</sub> =5V (/LPMode=1).                                                     | 2.6 | 3.1  | 3.6   |                                       |
| V <sub>T+</sub>                                  | V <sub>DD</sub> =4V (/LPMode=0).                                                     | 2.1 | 2.5  | 3.0   | V                                     |
| LOW Level Input Voltage                          | V <sub>DD</sub> =5V (/LPMode=1).                                                     | 1.3 | 1.9  | 2.5   |                                       |
| V <sub>T</sub> -                                 | V <sub>DD</sub> =4V (/LPMode=0).                                                     | 0.9 | 1.4  | 1.9   | V                                     |
| Hysteresis Voltage                               | ,                                                                                    | 0.5 | 1.7  | 1.5   |                                       |
| (V <sub>T+</sub> -V <sub>T-</sub> ) <sup>1</sup> | V <sub>DD</sub> =5V (/LPMode=1).                                                     | 0.7 | 1.1  | 1.5   | V                                     |
| V <sub>Hys</sub>                                 | V <sub>DD</sub> =4V (/LPMode=0).                                                     | 0.7 | 1.1  | 1.5   | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| ·                                                | Pulled-down inputs forced to VDD. V <sub>DD</sub> =5V.                               |     |      |       |                                       |
| Pull-down Strength¹                              | T <sub>c</sub> =-60°C                                                                |     | 60   | 90    |                                       |
| I <sub>PD</sub>                                  | T <sub>c</sub> =230°C                                                                |     | 23   | 45    | μΑ                                    |
|                                                  | Pulled-up inputs forced to GND. V <sub>DD</sub> =5V.                                 |     | 23   | 43    |                                       |
| Pull-up Strength¹                                | T <sub>c</sub> =-60°C                                                                |     | -75  | -100  |                                       |
| l <sub>PU</sub>                                  | T <sub>c</sub> =230°C                                                                |     | -36  | -55   | μΑ                                    |
| Output Drivers                                   | 16-230 C                                                                             | l   | -30  | -55   | 1                                     |
| Output Drivers                                   | Output sourcing 10mA. Worst case for V <sub>IN</sub> =35V and                        |     | I    | T     | T                                     |
|                                                  | $T_c$ =230°C. See Figure 16.                                                         |     | 78   | 95    | 2                                     |
| Pull-up Output                                   | V <sub>DD</sub> =5V (/LPMode=1).                                                     |     | /8   | 33    |                                       |
| Resistance <sup>1</sup>                          | Output sourcing 10mA. Worst case for $V_{IN}$ =35V and                               |     |      |       |                                       |
| Ronh                                             | $T_c$ =230°C. See Figure 15.                                                         |     | 83   | 100   | 2                                     |
|                                                  | V <sub>DD</sub> =4V (/LPMode=0).                                                     |     | 65   | 100   |                                       |
|                                                  | Output sinking 10mA. V <sub>IN</sub> =6V to 35V, T <sub>c</sub> =230°C (worst case). |     |      |       |                                       |
|                                                  | See Figure 18.                                                                       |     | 29   | 45    | 2                                     |
| Pull-down Output                                 | $V_{DD}=5V$ (/LPMode=1).                                                             |     | 29   | 45    |                                       |
| Resistance <sup>1</sup>                          | Output sinking 10mA. V <sub>IN</sub> =6V to 35V, T <sub>c</sub> =230°C (worst case). |     |      |       |                                       |
| Ronl                                             | See Figure 17.                                                                       |     | 33   | 50    | 2                                     |
|                                                  | V <sub>DD</sub> =5V (/LPMode=1).                                                     |     | ] 33 | 30    |                                       |
|                                                  | $V_{DD}=5V$ (/LPMode=1). $T_c=230^{\circ}$ C (worst case).                           |     |      |       |                                       |
| Peak Sinking Output                              | See Figure 20.                                                                       | 35  | 45   |       | mA                                    |
| Current <sup>1</sup>                             | $V_{DD}=4V$ (/LPMode=0). $T_c=230^{\circ}$ C (worst case).                           |     |      |       |                                       |
| I <sub>pDrv_sink</sub>                           | See Figure 19.                                                                       | 25  | 35   |       | mA                                    |
|                                                  | $V_{DD}=5V$ (/LPMode=1). Worst case for $V_{IN}=35V$ and $T_c=230$ °C.               |     |      |       |                                       |
| Peak Sourcing Output                             | See Figure 22.                                                                       | 35  | 45   |       | mA                                    |
| Current <sup>1</sup>                             | $V_{DD}=4V$ (/LPMode=0). Worst case for $V_{IN}=35V$ and $T_c=230$ °C.               |     |      |       |                                       |
| I <sub>pDrv_source</sub>                         | See Figure 21.                                                                       | 25  | 35   |       | mA                                    |
|                                                  |                                                                                      |     |      | +     | +                                     |
|                                                  | Time from HDrv / LDrv going down to LDrv / Hdrv going up.                            |     |      |       |                                       |
|                                                  | V <sub>DD</sub> =5V (/LPMode=1).                                                     |     |      |       |                                       |
|                                                  | $T_c$ =-60°C                                                                         | 30  | 40   | 60    |                                       |
| Non-overlap Time <sup>2,3</sup>                  | T <sub>c</sub> =230°C                                                                | 45  | 60   | 90    | ns                                    |
| t <sub>no</sub>                                  |                                                                                      | 40  | 00   | 30    | +                                     |
| LIIO                                             | Time from HDrv / LDrv going down to LDrv / Hdrv going up.                            |     |      |       |                                       |
|                                                  | V <sub>DD</sub> =4V (/LPMode=0).                                                     |     |      |       |                                       |
|                                                  | $T_c=-60$ °C                                                                         | 35  | 50   | 75    |                                       |
|                                                  | T <sub>c</sub> =230°C                                                                | 55  | 75   | 110   | ns                                    |
|                                                  |                                                                                      | ا ا | 1 /3 | 1 110 | 1                                     |

Guaranteed by design and characterization data only. Not tested in production.
 The error amplifier is of type Miller OTA. Avoid connecting any resistive load with a DC path.
 External drivers must have on-off and off-on delays mismatch lower than t<sub>no</sub> to avoid any shoot-through on the output transistors.





Figure 1. Buck (step-down) test configuration: demo board XTDB30001-2DR.



#### TYPICAL PERFORMANCE (CONTINUED)



Figure 2. Comparison of full synchronous (dashed lines) and optimized mode with asynchronous mode and pulse-skipping mode enabled (plain lines) for several ambient temperatures.  $V_{IN}$ =7V. See Figure 1.



Figure 4. Efficiency vs load current for input voltages for T<sub>amb</sub>=-60°C. Buck (step-down) configuration with operation in asynchronous mode and pulse-skipping mode enabled. See Figure 1.



Figure 3. Comparison of full synchronous (dashed lines) and optimized mode with asynchronous mode and pulse-skipping mode enabled (plain lines) for several ambient temperatures,  $V_{IN}$ =30V. See Figure 1.



Figure 5. Efficiency vs load current for input voltages for T<sub>amb</sub>=230°C. Buck (step-down) configuration with operation in asynchronous mode and pulse-skipping mode enabled. See Figure 1.



#### THEORY OF OPERATION

#### Introduction

The XTR30020 is a family of step-down (buck) DC-DC converters able to operate from -60°C to +230°C, with supply voltages from 6V to 35V

Integrated features include internal voltage reference and linear regulator, under-voltage lockout, synchronizing and externally tunable on-chip oscillator, programmable soft-start period with tracking capabilities, level and polarity programmable hiccup-mode over-current protection, anti-shoot-through, selection of the operating polarity of output drivers, programmable duty cycle limitation, possible interleave mode, low-power mode, asynchronous mode and pulse skipping mode with adjustable threshold.

# Operation Modes

#### Low-power mode

Low-power mode operation (/LPMode=0) allows a 5V output voltage from the DC-DC converter to be supplied to the PWM controller through the VOUT terminal. This voltage bypasses the internal linear regulator greatly reducing the current drawn from VIN and hence improving efficiency. Even without an external 5V, the low power mode can be forced. In this case, the PWM will operate under a 4V supply voltage generated by the internal LDO after the startup period. During the startup period, the internal LDO provides a 5V supply to the PWM. Once the PGood flag of the circuit is asserted, the LDO provides a 4V level.

#### Automatic transition to asynchronous mode

This mode is only available for Buck like converters. This mode is defined when OCPMode=1 (default mode thanks to the internal pullup). For buck-like converters, automatic transition to asynchronous mode is allowed by setting AsyncEnbl=1 (or floating) or PSkipEnbl=1. In such a case, inversion of the inductor current in buck mode is detected by sensing the voltage on the switching node SW.

When the inductor current inverts during one cycle, conduction of the synchronous rectifier is disabled on the next cycle. When it is detected that the rectifier current does not inverts during one cycle, conduction of the synchronous rectifier is allowed in the next cycle. The controller toggles then automatically between synchronous and asynchronous modes depending on output current. This feature allows improving the DCDC efficiency at moderate and low current load.



When OCPMode=0 (i.e. not a Buck-like converter), the AsyncEnbl input, when grounded, turns-off the LDrv output, except in the interleaved mode (IntrlvMode=1) where AsyncEnbl has no effect on the ADrv output.

#### Pulse-skipping mode (case OCPMode=1)

When pulse-skipping mode is enabled (PSkipEnbl=1), automatic transition from synchronous to asynchronous modes is also forced, even if AsyncEnbl=0. Once the PWM duty-cycle becomes too low (threshold defined by the voltage on PSkipTh), the PWM controller will skip some clock periods. This occurs only at light load currents, where the load capacitance is able to supply the load during several clock periods without receiving energy. As long as the load current is low enough, the PWM will only provide some pulses with a fixed ontime a s to keep the average output current. Output pulses are anyway synchronous with the internal clock. Once the load current starts increasing again, the system will skip less and less pulses before going back to asynchronous mode. If the load current further increases, the system will automatically switch to synchronous mode, depending on the voltage polarity on the SW node at the end of each clock period.

With OCPMode=1, the controller is always forced to go in asynchronous mode (i.e. LDrv output off) before entering into pulse skipping mode (i.e. LDrv still off and HDrv off for some clock periods). In all cases, as long as the FB voltage is below 90% of the internal 1.2V reference, the LDrv output is off and the pulse skipping mode is authorized, whatever the PSkipEnbl level.

#### Pulse-skipping mode (case OCPMode=0)

With OCPMode=0, there is no asynchronous mode detector. The SW input is no longer monitored. If SW is available at the package level, it is recommended to leave SW floating (do not connect SW to VDD or VIN). In this mode HDrv and LDrv outputs work in complementary way (unless interleave mode is enabled) and the pulse skipping functionality still exists. As long as FB is below 90% of the internal 1.2V reference, the pulse skipping mode is forced, whatever the state of PSkipEnbl. Above this threshold, if PSkipEnbl=1, the LDrv is always the complementary of the HDrv as there is no asynchronous detector for this mode of operation. When OCPMode=0, it is possible to block the LDrv output by setting the AsyncEnbl input to ground. This reduces the dynamic consumption of the controller if the LDrv output is not required.

## HDrv and LDrv operating mode

Outputs HDrv and LDrv behave differently depending on the programmable features used. In all cases, both outputs are never ON at the same time.

When in interleaved mode, the internal PWM signal is dispatched alternatively through the ADrv (Ldrv) and BDrv (HDrv) outputs at every clock period<sup>1</sup>. This feature can be used in push-pull converters. In this case, OCPMode should be LOW.

When not in interleaved mode:

- Whenever ENABLE goes low or an under voltage occurs on VDD, both HDrv and LDrv outputs are OFF.
- During start-up or under any loss of regulation, the activity of HDry and LDry depends upon the status of control signals.
- In synchronous mode, both HDrv and LDrv are complementary (non-overlapped outputs).
- In asynchronous mode, LDrv is allowed to be OFF depending on the switching span of SW terminal, while only the HDrv is a copy of the internal PWM<sup>2</sup>.
- It is also possible in some cases to turn off permanently the LDrv output in order to reduce the dynamic power consumption if LDrv not needed.<sup>3</sup>

| Condition                                                   | HDrv / BDrv | LDrv / ADrv |
|-------------------------------------------------------------|-------------|-------------|
| ENABLE=0                                                    | Off         | Off         |
| FB < 90% of V <sub>REF</sub> (start-up, loss of regulation) |             |             |
| IntrlvMode=0                                                | Active      | Off         |
| IntrlvMode=1                                                | Active      | Active      |
| FB > 120% of V <sub>REF</sub> (loss of regulation)          |             |             |
| IntrlvMode=0                                                | Off         | Active      |
| IntrlvMode=1                                                | 011         | Off         |
| Synchronous mode (AsyncEnbl=0, PSkipEnbl=0)                 | Active      | Active      |
| OCPMode=0 and AsyncEnbl=0                                   | Active      | Off         |





- <sup>1</sup> At turn on, once VDD goes above the UVLO threshold, the first active output of the interleave mode is ADrv (LDrv).
- $^{2}$  Depending on the DrvPOL pad status, HDrv can be active by HIGH state (default) or by a LOW state.

<sup>&</sup>lt;sup>3</sup> OCPMode=0, AsyncEnbl=0

Input DrvPOL changes the polarity of HDrv and LDrv. DrvPOL HIGH means that HDrv and LDrv are active when in HIGH state. Conversely, DrvPOL LOW makes HDrv and LDrv to be active when LOW. This feature allows parts of the XTR30020 family to be used with non-inverting or inverting drivers as well as N-type or P-type transistors. This feature is only available at die level or in a custom packaging configuration.





# Internal Blocks and Functional Features Supply voltage generation

The power supply block is composed by a voltage reference, a linear voltage regulator and a supply monitoring block.

An auxiliary input VOUT is used in case where the user de-sires to feed back the DC-DC output voltage to supply the controller. In such a case the DC-DC output voltage must be set to  $5V (\pm 10\%)^4$  only. This operating mode must be enabled by setting /LPMode=0.

The low-power mode can also be used without feeding back a voltage on VOUT. Indeed, in this case when /PGood is asserted, the internal regulator supplies all blocks (including external power drivers if desired) with a lower voltage (4V).

#### Voltage reference

The voltage reference is of type band-gap and has a fixed output of 1.2V. This reference is used within the internal linear regulator as well as in the control loop as input of the error amplifier.

#### Linear voltage regulator

The linear voltage regulator supplies the internal circuitry as well as any external block connected to node VDD. The nominal output voltage is 5V, but it provides 4V when in low-power mode (/LPMode=0) after PGood flag is asserted. The internal regulator is able to source up to 25mA for both output voltages. When ENABLE is pulled LOW, the internal LDO shuts down its output to GND.

The linear regulator output VDD must be externally connected to PVDD (eventually through some low-pass filtering) in order to supply the controller output buffers of HDrv & LDrv. A total load capacitance (on VDD & PVDD) between 300nF and 10uF is recommended for stability reasons. For proper operation, an input capacitor on VIN is also required (100nF or more).

#### Enable

When the ENABLE input goes under  $V_{\text{ENOFF}}$  threshold, XTR30020 parts enter into shutdown mode, with the internal linear regulator and drivers' outputs turned off. Output VDD is internally pulled down with a strength of about 1mA to prevent any unwanted behavior. The VDD terminal of the XTR30020 cannot be forced to any voltage while ENABLE is LOW, otherwise malfunction or damage may occur. In case one of the outputs of the DC-DC converter (5V only) is connected to the VOUT terminal, this output voltage will discharge with a current of 1 mA. Additionally, PGood terminal is pulled down. When ENABLE is pulled above  $V_{\text{ENON}}$ , the PWM controller initiates a soft-start cycle.

ENABLE must not be connected to VDD (or PVDD) as this well prevent the internal regulator to start up. If not used, connect ENABLE to VIN.

# Under-voltage lockout (UVLO)

The UVLO block monitors the supply voltage on VDD, ensuring that the internal oscillator and output drivers remain in the off state and by resetting the internal voltage of the SS/TR input to GND whenever VDD is below an internally set threshold. Notice that SS/TR can still be forced to a positive voltage, in case a voltage source is connected to implement the tracking functionality. Normal operation is achieved whenever VDD voltage goes above 4V. The UVLO block activates again whenever VDD drops below 3.5V. When VDD goes above 4V, the XTR30020 initiates a soft-start sequence.

#### Oscillator

The internal oscillator generates a square clock signal (duty-cycle=50%) CkRC based on internal  $R_{ck}$  and  $C_{ck}$ . External resistor (decrease) and capacitor (increase) can be used in parallel with the internal ones through node RT/SYNC and CKOUT in order to change the oscillating frequency.

The oscillation frequency is given by the following relation (not taken into account the  $1.5 k\Omega$  ESD resistor):

$$Freq = \frac{1}{T_{CK}} = \frac{1}{0.45 \cdot R_{Eff} \cdot C_{Eff} + 350ns}$$

 $R_{Eff}=R_{Ext}//R_{ck}$  and  $C_{Eff}=C_{Ext}+C_{par}+C_{ck}$ 



The following figure shows the evolution of signals on RT/SYNC, CKOUT, the internal PWM clock Ck<sub>PWM</sub> and HDrv.



The signal on RT/SYNC is the charge and discharge of series resistor and capacitor between two thresholds equally spaced from  $V_{DD}/2$ . This leads to a CKOUT signal with a duty ratio close to 50%. When CKOUT goes up, an internal monostable is triggered ensuring a minimum off-time of the signal on HDrv. This minimum off-time of about 100ns sets the limit of the maximum possible output duty ratio. The internal PWM (HDrv) signal is triggered ON at the rising edge of the internal CKPWM signal.

Synchronization of a PWM controller to an external clock, provided by another PWM controller or independent clock, is possible by directly driving the RT/SYNC terminal of the slave controller by the desired clock signal. The source providing the synchronizing clock must have an output impedance smaller than 6k<sup>®</sup>.

The following figure shows a CLK signal fed to the RT/SYNC terminal of a slave controller. Notice that there is a phase inversion between the voltage on RT/SYNC and CKOUT of the slave device.

<sup>&</sup>lt;sup>4</sup> WARNING: if the voltage applied on VOUT is higher than 5.5V, the part may be permanently damaged. See "Recommended Operating Conditions" section



#### Saw-tooth signal generation

The saw-tooth signal is generated by the charge of an internal capacitor  $C_{SWT}$  (80pF) through an internal resistor  $R_{SWT}$  (150k $\overline{2}$ ). Packaging versions XTR30021 and XTR30024 allow the addition of an optional external resistor in series with the internal  $R_{SWT}$  (150k $\overline{2}$ ), placed between node SWT and a positive supply voltage. The parasitic capacitance on pin SWT must be minimized (10pF or lower if possible).

In Buck-like converters, using VIN as positive supply for the external saw-tooth resistor allows implementing the voltage feed-forward in order to have a loop gain independent of the supply voltage.

In packaging options where SWT is not available (XTR30025, XTR30026), SWT is internally connected to VIN, which fixes the range of reachable duty-cycles depending on the value of VIN. The corresponding RC time constant should preferably be much larger than the maximum expected ON time of the PWM in order to have a quasi linear saw-tooth (i.e. approximately constant PWM loop gain).

In a more general case, an external resistor  $R_{SWT\_Ext}$  can be added to the internal  $R_{SWT}$  and a voltage different from  $V_{IN}$  can be used for saw-tooth signal generation. In such a case the total effective resistance  $R_{SWT\_Tot} = R_{SWT} + R_{SWT\_Ext}$  must be considered.



The slope of the internal saw-tooth signal used for PWM generation is given by

$$Slope_{SWT} = \frac{V_{SWT}}{R_{SWT\_Tot} \cdot C_{SWT}}$$

The minimum allowed  $V_{\text{SWT}}$  voltage is 4V.

If  $V_{\text{IN}}$  and only the internal R-C components are used for saw-tooth generation, the slope value is

$$\mathit{Slope}_{\mathit{SWT}} = \frac{V_{IN}}{R_{\mathit{SWT}} \cdot C_{\mathit{SWT}}} = \frac{V_{IN}}{150 \mathrm{k} \Omega \cdot 80 pF} = \frac{V_{IN}}{12 \mu \mathrm{sec}}$$

For loop gain determination, what matters is the "theoretical" peak saw-tooth voltage obtained from the following equation

$$V_{Peak} = \frac{V_{SWT}}{R_{SWT\_Tot} \cdot C_{SWT} \cdot Freq} = \frac{V_{SWT}}{R_{SWT\_Tot} \cdot C_{SWT}} \cdot T_{CK}$$

Freq= $1/T_{CK}$  is the oscillation frequency of the PWM clock.

Note that  $V_{Peak}$  is the theoretical value that the internal saw-tooth signal would reach at the end of the clock period. Even if the theoretical  $V_{Peak}$  can be of several volts, what is really relevant is that the intersection between the saw-tooth signal and COMP happens under 2V. Otherwise said, the value of COMP in steady state should be 2V maximum. The intersection between the saw-tooth signal and COMP determines the maximum duty cycle that the PWM controller can reach in the target application.

In part numbers XTR30027, XTR30028 and at die level, tem SWT\_bis is available (already connected to SWT for XTR30027 and XTR30028). This node allows bypassing the internal saw-tooth generation resistor R<sub>SWT</sub>, directly accessing to the internal capacitor terminal. The SWT\_bis terminal can be used to implement current-mode control by adding some external components. To ensure a correct reset of the saw-tooth signal, the injected current through SWT\_bis should not be higher than 200µA.



#### Soft-start and tracking functionality

The soft-start feature of the XTR30020 controls the output voltage rise speed, limiting the inrush current during start-up. External resistor and capacitor can be added from the SS/TR node to GND in order to increase the soft-start period. The soft-start period is determined by the equation (Freq is the clock frequency):

$$t_{SS} = \frac{1.2V \cdot 2^{14}}{Freq \cdot V_{DD}} \cdot \frac{R_{SSExt} + 127k}{R_{SSExt}} \text{ with } R_{SSExt} > 40 \text{k?}$$

If no external resistor is used:

$$t_{SS} = \frac{1.2V \cdot 2^{14}}{Freq \cdot V_{DD}}$$

When the SS/TR input is driven by an external source below Vref, the output voltage tracks the voltage applied on SS/TR. Notice that there is a systematic offset between SS/TR and FB during operation (see Electrical Specifications section). For any mode other than the Interleaves mode of operation, output LDrv/ADrv is inactive whenever the voltage on SS/TR is below 90% of Vref.

#### Power-good flag

PGood is an active-HIGH output flag indicating that the DC-DC output is within a given range of values and that no overcurrent event is present.

Output voltage sensing is performed on node FB. Whenever FB goes outside the range 90-120% of Vref (1.2V), PGood is immediately pulled down. In case of an overvoltage on FB (>120%Vref), the highside output driver (HDrv) is turned off until FB reaches 90% of Vref, in which case the controller enters again into normal operation. Once that FB goes back above 90% of Vref, the PGood flag remains low for a period of about 256 clock cycles. When the HDrv driver is active again the output of the error amplifier COMP may be at an elevated value, depending on the loop filter speed. If COMP remains below DCLimit, the value of COMP will determine the output duty-cycle. If COMP is slightly above DCLimit, the output duty-cycle is determined by DCLimit. If COMP goes above DCLimit + 1.5V, the controller understands this situation as a critical error and self-resets, giving rise to a full soft-start cycle. If DCLimit is externally forced above 2V, when the HDrv starts operating again, as COMP could be quite high, the output duty-cycle could be close to 100%. Depending on components used for the output LC filter and loop filter, this operation at high duty-cycle may give rise to an output overshoot, setting FB again above 120% and starting over a new recovery cycle. For this reason, it is strongly recommended to limit the duty-cycle by setting DCLimit to an adequate value.

In an overcurrent (or short-circuit) event, PGood is immediately set LOW and an overcurrent recovery cycle starts followed by a soft-start cycle.

PGood is also pulled down in case of UVLO conditions and whenever FNABLE is LOW

PGood output is softly pulled up to VDD through an internal 600k resistor. Pull-up strength can be reinforced by connecting an external resistor between PGood and VDD. It is not allowed to pull PGood higher than VDD.



#### Error amplifier

The XTR30020 error amplifier is of Miller-type OTA. The amplifier is capable of using Type II or Type III compensation filters, though in all cases the filter feedback must not have any DC path (capacitive feedback only) in order to keep a large DC gain.

In open loop, the error amplifier presents a GBW above 1.1MHz and a phase margin better than 40° for load capacitances up to 90pF. At PCB level, the FB and COMP nodes should be protected from any noisy signal.

#### PWM signal generation

XTR30020 parts can operate in standard or pulse-skipping PWM generation modes.

In standard PWM mode, the internal saw-tooth signal is compared against the minimum of COMP (output of the error amplifier) or DCLimit (duty-cycle limitation).

The DCLimit analog input allows clamping of the maximum PWM duty-cycle (volt-second clamping). When the saw-tooth reaches Min[COMP, DCLimit], a reset is asserted to the PWM logic, which in turn resets HDry to the off state.

In a buck architecture, this duty-cycle limitation allows limiting the inductor current increase during the high side turn-on period (where the short-circuit protection is not active) in case of short-circuit. As soon, as the ON period finishes, the short-circuit protection senses the inductor current and immediately turns the PWM off if required. In a flyback, forward or push-pull architecture, the volt-second clamping functionality provided by DCLimit can be used to prevent transformer saturation.

The DCLimit voltage is set by default to 40% of the VDD voltage (i.e. 2V for VDD=5V) with an internal  $120k\Omega$  resistor. The DCLimit threshold can be lowered if needed using an external resistor to ground (RDCLimit) or an external voltage source. It is not recommended to set DCLimit above 2V. However, if the DCLimit functionality is not desired, DCLimit can be directly connected to VDD, but in this case there is no volt-second clamping.

The volt-second clamping is given by

$$V_{SWT} \cdot t_{ON} = V_{DCLimit} \cdot R_{SWT \text{ Tot}} \cdot C_{SWT}$$

The default volt-second clamping value is 24V. $\mu$ sec ( $V_{DCLimit}$ =2V,  $R_{SWT}$ =150k $\boxed{2}$ ,  $C_{SWT}$ =80pF).

From the equation above, the maximum ON time that can be achieved with the internal  $R_{SWT}$  and  $C_{SWT}$  for given  $V_{IN}$  and  $V_{DCLimit}$  is

$$t_{ON\_Max} = \frac{V_{DCLimit}}{Slope_{SWT}} = \frac{V_{DCLimit} \cdot R_{SWT\_Tot} \cdot C_{SWT}}{V_{IN}}$$

Knowing ton\_Max, the maximum achievable duty-cycle is

$$D_{\text{Max}} = t_{ON\_Max} \cdot \text{Freq} = \frac{t_{ON\_Max}}{T_{\text{CK}}}$$

Notice that for the XTR30025 and XTR30026  $R_{SWT}$ ,  $C_{SWT}$  and  $V_{DCLimit}$  are internally set and cannot be externally changed. This gives a maximum ON time determined by  $V_{IN}$  as follows

$$t_{ON\_Max} = \frac{2V \cdot 150 \text{k}\Omega \cdot 80 pF}{\text{V}_{\text{IN}}} = \frac{24V \cdot \mu sec}{\text{V}_{\text{IN}}}$$

If COMP goes above DCLimit + 1.5V, the PWM controller interprets this as an "unusual" event (rapid overload or loss of control loop) and it enters into a short-circuit recovery cycle. See section "Over-current protection" below.



For improved efficiency at low load currents, pulse-skipping mode can be used by ensuring PSkipEnbl=1. When pulse-skipping is enabled, the equivalent circuit of the PWM generator can be depicted as in the figure below.

During start-up, pulse-skipping mode is forced to ensure that settling to the final output voltage is achieved smoothly even for operation under very low duty ratios. An analog input PSkipTh is used to set minimum allowed on-time which must be adapted for given Vin-Vout-Freq parameters. For Buck converters (OCPMode=1), pulse-skipping mode takes place when operating in asynchronous mode only. In pulse-skipping mode, the output of the error amplifier is also compared against the saw-tooth signal, but in this case if COMP is under a given threshold, the controller keeps a minimum  $t_{\text{ON}}$  given by:

$$t_{ON} = \frac{V_{PSTh} - V_{PSOff}}{S_{SWT}}$$

$$V_{PSTh} = \left(\frac{V_{DD}}{R_{PSExt}} + I_{PSTh}\right) \cdot (R_{PSExt} / / 20k)$$

 $V_{PSOff} \! = \! 150 mV, \, S_{SWT} \! = \! V_{IN} / (R_{SWTEff} C_{SWT}), \, I_{PSTh} \! = \! 12 \mu A$ 

In the previous equation it is supposed that an external  $R_{PSExt}$  is used between VDD and PSKipTh. If no  $R_{PSExt}$  is used,  $V_{PSTh}$ =250mV. When COMP is below PSkipTh, a dedicated block masks the clock setting pulses. The system enters into fixed  $t_{ON}$  mode which leads to a variable effective output frequency, but still synchronized by the internal clock which runs at a fixed frequency.

In a general case for a Buck converter where a voltage  $V_{\text{SWT}}$  is used to generate the saw-tooth signal, the output current at which pulse-skipping starts can be approximately determined by

$$I_{OutPS} = \frac{Freq \cdot \left[R_{SWT\_Tot} \cdot C_{SWT} \cdot (V_{PSTh} - V_{PSOff})\right]^2}{2 \cdot L} \cdot \frac{V_{IN} - V_{OUT}}{V_{SWT}^2 \cdot V_{OUT}} \cdot V_{IN}$$

In case input voltage feed forward is used ( $V_{SWT}$ = $V_{IN}$ ) the equation for  $I_{OutPS}$  becomes

$$I_{OutPS} = \frac{Freq \cdot \left[R_{SWT\_Tot} \cdot C_{SWT} \cdot (V_{PSTh} - V_{PSOff})\right]^2}{2 \cdot L} \cdot \frac{V_{IN} - V_{OUT}}{V_{IN} \cdot V_{OUT}}$$

If  $R_{SWT\_Tot}{=}150k\Omega$ ,  $C_{SWT}{=}80pF$ , L=10µH, V<sub>IN</sub>=30V, V<sub>OUT</sub>=5V and V<sub>PSTh</sub>=0.5V, Freq=520kHz, then I<sub>OutPS</sub>=76mA.

#### Over-current protection

Over-current protection is achieved by sensing the voltage on a resistor in series with the source of the low-side transistor or directly on the switching node SW (assuming that the  $R_{\text{ON}}$  of the synchronous rectifier transistor is known).



Control input OCPMode sets the sensing polarity on OCS node. For a Buck converter, the voltage sensed is negative (OCPMode=1). For boost, buck-boost, flyback or push-pull converters, the voltage sensed is positive (OCPMode=0).

An external resistor together with an internal current source locs are used to set the over-current detection threshold. When an overcurrent state is detected, a recovery cycle starts immediately turning off the output drivers for a period of about 16100 clock cycles. After this period a new soft-start sequence is reinitiated. In this mode, hiccup current limiting is achieved.

The overcurrent threshold is determined by:

$$I_{OCP} = \frac{R_{OCS}}{R_{Sense}} \cdot I_{OCS} \qquad \text{for OCPMode=1}$$

$$I_{OCP} = \frac{V_{THOCS} - I_{OCS}.R_{OCS}}{R_{sense}} \quad \text{ for OCPMode=0}$$

For the second case (OCPMode=0),  $R_{OCS}$  should preferably be smaller than 3-4k $\Omega$ , as larger values would give a poor precision on the short circuit protection threshold. Due to the fast-transient response of the node used for current sensing, any parasitic capacitance on node OCS makes a low-pass filter with  $R_{OCS}$  resistor. To compensate for this effect, an external capacitor can be placed in parallel with  $R_{OCS}$ . This capacitor should be at least one order of magnitude larger than the expected parasitic capacitance on the OCS pin.

As mentioned in the previous PWM section, the short-circuit protection through the OCS sensing operates just after PWM signal goes low if OCPMode=1 and just before the end of the ON time of the PWM if OCPMode=0.

With OCPMode=1, terminal SW is used as a trigger to enable the OCS detection. This means that SW shall go below OV to enable OCS detection on the current conduction cycle. This triggering mechanism is not present, nor needed, when OCPMode=0.

If the current increase through the inductor during the ON time of the PWM can be larger than the expected short-circuit current protection threshold, it is highly recommended to limit the maximum duty cycle using the DCLimit analog input pin.

Indeed, a second short circuit protection is also integrated by means of the DCLimit pin. This protection triggers a short-circuit recovery cycle whenever the error amplifier goes outside its linear regime (COMP above DCLimit + 1.5V). For a strong short-circuit event (i.e. very low load impedances), COMP can rise quickly towards VDD (speed depends on the external RC filter of the error amplifier). In such a case, the XTR30020 will consider a short-circuit event happened, even if the current sense is still in the blind period. On the other side, in case of an overcurrent (i.e. not strong short circuit), the COMP output rising can be much slower, so that the overcurrent event could be detected quite late. In such case, the over current will be first detected by the short circuit protection through the OCS terminal

It is important to notice that second short circuit protection based on DCLimit is always active, even if the OCS pin is not used. Nevertheless, it is possible to inhibit this second protection by connecting DCLimit to VDD in the packages that have available DCLimit. In such a case it is no longer possible to limit the maximum duty cycle of the PWM controller.

#### Output drivers & drivers' control

The output drivers are able to source and sink at least 50mA at 230°C. By default, the HDrv and LDrv outputs are considered ON when they are at HIGH level. However, at die level, there is a pad

DrvPOL which, when grounded, allows to reverse the logic (LOW level). Both the LDrv and HDrv outputs are referenced to PGND and are able to provide a signal up to 5V (PVDD) of amplitude.

The drivers control block has anti-shoot through capabilities. Prevention of cross conduction is achieved by feeding back HDrv and LDrv nodes to the drivers control block for whatever the DrvPOL state. However, it is important that the used external drivers (high side and low side) present a delay mismatch smaller than the non-overlap period of the XTR30020 controller defined earlier in the electrical specification.

System start-up is carried out in pulse-skipping mode forced internally until FB goes above 90% of the internal 1.2V reference.

In case an overcurrent event is detected, both the HDrv and LDrv outputs are set OFF for an internally timed recovery period. After this recovery period, a soft-start cycle is initiated.

When an overvoltage event is detected (FB going above 120% of 1.2V), the HDrv is set off, while and LDrv remains active, until FB recovers to 90% of Vref (1.2V).

For Buck converters only (OCPMode=1), a special feature, called "Forced bootstrap capacitor pre-charge" has been introduced in order to force the switching node SW to ground at some moments thus making sure the bootstrap capacitor charges. This is critical for the external high-side driver in order to guarantee a minimum charging of the associated bootstrap capacitor when the driver has no integrated charge pump circuitry. In normal operation (except pulse skipping), the SW node of a Buck converter is supposed to go to a slightly negative voltage at each clock period. At that moment, the bootstrap capacitor can be pre-charged. The high side driver will then operate as expected. If for any reason, the bootstrap capacitor is not pre-charged enough, the high side switching device cannot be turned on correctly anymore. The result is that the SW node will not be pulled down any more below ground by the output inductor. This can be an incorrect stable state from which the DC-DC cannot recover from itself. In order to avoid such condition, the XTR30020 controller (when OCPMode=1) continuously checks if the SW node goes bellow about +1V at each clock period. If during 16 consecutive clock periods, the SW node never goes below this threshold, the PWM logic will force the LDrv output ON the next clock period as soon as the HDrv output is OFF. In practice, the duration of the LDrv pulse is very short (100ns range). As soon as SW goes below +1V, the LDrv turns OFF. Even during this short pulse, the system guarantees that HDry and LDry are never ON together.

In normal operation, the short LDrv pulse that occurs whenever SW remains positive over 16 clock periods can be observed at very low load current condition, when the system goes in deep pulse skipping (i.e. the PWM remains OFF for more than 16 clock periods) due to low load currents. The effect of this brief pulse on the output voltage ripple is nearly not visible. Without this short pulse, the bootstrap capacitor could discharge during asynchronous or pulse skipping operation and block the system. In case this "Forced bootstrap capacitor pre-charge" feature is not desired; it is possible to deactivate it by setting AsyncEnbl=0 and PSkipEnbl=1. This feature is not available for non-Buck converters (OCPMode=0).

#### System design guidelines

- FB, COMP and OCS terminals are sensitive to system noise. Layout these terminals with minimum parasitic capacitance and avoid any possible coupling with SW, HDrv, LDrv, CKOUT and PGOOD signals.
- Noise on RT/SYNC could cause erratic behavior of the internal clock generator. Avoid any possible coupling with SW, HDrv, LDrv, CKOUT and PGOOD signals. In case a capacitor is connected to RT/SYNC to slow down the clock, connect the capacitor to a noiseless GND. Do not connect this capacitor to PGND under any condition.
- Notice that terminal OCS is relative to PGND (not GND).
- Connect a capacitor of at least 1nF on terminals determining operational thresholds (PSKipTh and DCLimit) to avoid any possible noise. For PSkipTh connect this capacitor to GND and for DCLimit connect the capacitor to VDD.
- When using "input voltage feedforward", connect SWT to VIN through a resistor of at least 100Ω.



# Summary of Operating Modes

| Desired Functionality OCPMode PSkipEnbl                          |   | AsyncEnbl | IntlvMode |   |
|------------------------------------------------------------------|---|-----------|-----------|---|
| Buck mode with asynchronous and pulse skipping enabled.          | 1 | 1         | 1         | _ |
| "Forced bootstrap capacitor pre-charge" active.                  | 1 | 1         |           | " |
| Buck mode with asynchronous and pulse skipping enabled.          | 4 | 1         | 0         |   |
| "Forced bootstrap capacitor pre-charge" inactive.                | 1 | 1         | 0         | 0 |
| Buck mode with asynchronous enabled and pulse skipping disabled. | 4 | _         | 4         | _ |
| "Forced bootstrap capacitor pre-charge" active.                  | 1 | 0         | 1         | U |
| Buck mode with fixed synchronous mode (after startup).           | 1 | 0         |           | _ |
| "Forced bootstrap capacitor pre-charge" active.                  | 1 | 0         | 0         | 0 |





# **PACKAGE OUTLINES**



|                 | Part Marking Convention                                                        |  |  |
|-----------------|--------------------------------------------------------------------------------|--|--|
| Part Reference: | XTRPPPPP                                                                       |  |  |
| XTR             | X-REL Semiconductor, high-temperature, high-reliability product (XTRM Series). |  |  |
| PPPPP           | Part number (0-9, A-Z).                                                        |  |  |
| Unique Lot Asse | embly Code: YYWWANN                                                            |  |  |
| YY              | Two last digits of assembly year (e.g. 11 = 2011).                             |  |  |
| ww              | Assembly week (01 to 52).                                                      |  |  |
| Α               | A Assembly location code.                                                      |  |  |
| NN              | Assembly lot code (01 to 99).                                                  |  |  |



#### **IMPORTANT NOTICE & DISCLAIMER**

Information in this document supersedes and replaces all information previously supplied. Information in this document is provided solely in connection with EASii IC products from the X-REL business unit.

The information contained herein is believed to be reliable. EASii IC makes no warranties regarding the information contain herein. EASii IC assumes no responsibility or liability whatsoever for any of the information contained herein. EASii IC assumes no responsibility or liability whatsoever for the use of the information contained herein. The information contained herein is provided "AS IS, WHERE IS" and with all faults, and the entire risk associated with such information is entirely with the user. EASii IC reserves the right to make changes, corrections, modifications or improvements, to this document and the information herein without notice. Customers should obtain and verify the latest relevant information before placing orders for EASii IC products. The information contained herein or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information.

Unless expressly approved in writing by an authorized representative of EASii IC, EASii IC products are not designed, authorized or warranted for use in military, aircraft, space, lifesaving, or life sustaining applications, nor in products or systems where failure or malfunction may result in personal injury, death, or property or environmental damage.

General Sales Terms & Conditions apply.



For product information and a complete list of distributors, please go to our web site: www.x-relsemi.com



90, Avenue Leon Blum 38100 Grenoble -- France

① : +33 456 580 580

EASii IC, X-REL Semiconductor, and the logo are trademarks of EASii IC in France and other countries. Data subject to change. Copyright © 2002-2021 EASii IC. All rights reserved.