

### **D-4N**

#### STEREO 2.1W Non-Clip DIGITAL AUDIO POWER AMPLIFIER

#### Overview

YDA144 (D-4N) is a digital audio power amplifier IC with maximum output of 2.1W ( $R_L$ =4 $\Omega$ )×2ch.

YDA144 has a "Pure Pulse Direct Speaker Drive Circuit" which directly drives speakers while reducing distortion of pulse output signal and reducing noise on the signal, and realizes the highest standard low distortion rate characteristics and low noise characteristics among digital amplifier ICs for mobile use.

In addition, circuit design with fewer external parts can be made depend on the condition of use because corresponds to filter less.

The YDA144 features Yamaha original non-clip output control function which detects output signal clip due to the over level input signal and suppress the output signal clip automatically. Also the non-clip output control function can adapt the output clip caused by power supply voltage down with battery. This is the difference from the traditional AGC (Auto Gain Control) or ALC (Auto Level Control) circuit. Attack time and release time can be freely set by external resistances or capacitances.

The independent power-down function for L channel and R channel minimizes consumption current at standby. As for protection function, overcurrent protection function for speaker output terminal, overtemperatue protection function for inside of the device, and low supply voltage malfunction preventing function are prepared.

#### **Features**

```
    Maximum output
```

2.1 W×2ch ( $V_{DDP}=V_{DDA}=5.0V$ ,  $R_L=4\Omega$ , THD+N=10%) 0.75 W×2ch ( $V_{DDP}=V_{DDA}=3.6V$ ,  $R_L=8\Omega$ , THD+N=10%)

•Distortion Rate (THD+N)

 $0.03 \% (V_{DDP}=V_{DDA}=3.6V, R_{L}=8\Omega, Po=0.4W, 1kHz)$ 

• Residual Noise

 $40\mu\text{Vrms}$  (V<sub>DDP</sub>=V<sub>DDA</sub>=3.6V, Av=12dB)

Efficiency

84 %  $(V_{DDP}=V_{DDA}=3.6V, R_L=8\Omega, Po=600mW)$ 

78 %  $(V_{DDP}=V_{DDA}=3.6V, R_L=8\Omega, Po=100mW)$ 

·S/N Ratio

95dB  $(V_{DDP}=V_{DDA}=3.6V, Av=12dB)$ 

Channel separation

95dB  $(V_{DDP}=V_{DDA}=3.6V, R_{L}=8\Omega, Av=18dB, 1kHz)$ 

- Over-current Protection function
- Thermal Protection function
- ·Low voltage Malfunction Prevention function
- •2ch independent power-down control function
- ·Power-down High speed Recovery function
- · Package

Lead-free 16-ball WLCSP (YDA144-WZ) Lead-free 20-pin QFN (YDA144-QZ)

YAMAHA CORPORATION

YDA144 CATALOG CATALOG No.:LSI-4DA144A30

2006.11





#### ■Terminal configuration







#### ■Terminal function

#### •WLCSP16

|     |       |       |                                | 1                                             |
|-----|-------|-------|--------------------------------|-----------------------------------------------|
| No. | Name  | I/O   | Protection circuit composition | Function                                      |
| A1  | INL+  | A     | PN                             | Positive input terminal (differential +) Lch  |
| A2  | PVDD  | Power | 1                              | Power supply for output                       |
| A3  | OUTL+ | О     | -                              | Positive output terminal (differential +) Lch |
| A4  | OUTL- | О     | 1                              | Negative output terminal (differential -) Lch |
| B1  | INL-  | A     | PN                             | Negative input terminal (differential -) Lch  |
| B2  | NCRC  | I/O   | PN                             | Non-Clip control terminal                     |
| В3  | /SDR  | I     | N                              | Shut-down terminal for Rch                    |
| B4  | /SDL  | I     | N                              | Shut-down terminal for Lch                    |
| C1  | INR-  | A     | PN                             | Negative input terminal (differential -) Rch  |
| C2  | G0    | I     | N                              | Gain setting terminal                         |
| C3  | AGND  | GND   | -                              | GND for analog circuits                       |
| C4  | PGND  | GND   | -                              | GND for output                                |
| D1  | INR+  | A     | PN                             | Positive input terminal (differential +) Rch  |
| D2  | AVDD  | Power | -                              | Power supply for analog circuits              |
| D3  | OUTR+ | О     | -                              | Positive output terminal (differential +) Rch |
| D4  | OUTR- | О     | -<br>-                         | Negative output terminal (differential -) Rch |

(Note) I: Input terminal O: Output terminal A: Analog terminal

When a voltage that is bigger than the AVDD potential is impressed to the terminal of PN (protection circuit is composed of PMOS and NMOS), the leakage current flows through the protection circuit of PMOS.

#### •QFN20

|          | No.       | Name  | I/O   | Protection circuit composition | Function                                      |
|----------|-----------|-------|-------|--------------------------------|-----------------------------------------------|
|          | 1         | NCRC  | I/O   | PN                             | Non-Clip control terminal                     |
|          | 2         | OUTL+ | О     | -                              | Positive output terminal (differential +) Lch |
|          | 3         | PVDD  | Power | 1                              | Power supply for output                       |
|          | 4         | PGND  | GND   | -                              | GND for output                                |
|          | 5         | OUTL- | О     | -                              | Negative output terminal (differential -) Lch |
|          | 6         | NC    | -     | -                              | Non connection or connect to AGND             |
|          | 7         | /SDL  | I     | N                              | Shut-down terminal for Lch                    |
| www.Data | Sneeg4U.c | /SDR  | I     | N                              | Shut-down terminal for Rch                    |
|          | 9         | AVDD  | Power | 1                              | Power supply for analog circuits              |
|          | 10        | NC    | -     | -                              | Non connection or connect to AGND             |
|          | 11        | OUTR- | О     | -                              | Negative output terminal (differential -) Rch |
|          | 12        | PGND  | GND   | 1                              | GND for output                                |
|          | 13        | PVDD  | Power | -                              | Power supply for output                       |
|          | 14        | OUTR+ | О     | -                              | Positive output terminal (differential +) Rch |
|          | 15        | G0    | I     | N                              | Gain setting terminal                         |
|          | 16        | INR+  | A     | PN                             | Positive input terminal (differential +) Rch  |
|          | 17        | INR-  | A     | PN                             | Negative output terminal (differential -) Rch |
|          | 18        | AGND  | GND   | -                              | GND for analog circuits                       |
|          | 19        | INL-  | A     | PN                             | Negative input terminal (differential -) Lch  |
| Ï        | 20        | INL+  | A     | PN                             | Positive input terminal (differential +) Lch  |

(Note) I: Input terminal O: Output terminal A: Analog terminal

When a voltage that is bigger than the AVDD potential is impressed to the terminal of PN (protection circuit is composed of PMOS and NMOS), the leakage current flows through the protection circuit of PMOS.



#### ■Block diagram





#### Description of operating functions

#### Digital Amplifier Function

YDA144 has digital amplifiers with analog and digital input, PWM pulse output, Maximum output of  $2.1W(R_L=4\Omega)\times 2ch$ . Distortion of PWM pulse output signal and noise of the signal is reduced by adopting "Pure Pulse Direct Speaker Drive Circuit"

In addition, YDA144 has been designed so that high-efficiency can be maintained within an average power range (100mW or so) that is used for mobile terminal.

#### First Stage Amplifier Gain Setting Function

G0 terminal can set the Gain of YDA144. When Non-Clip function is disabled, the relation between G0 terminal setting and Gain is as follows.

Digital Amplifier Gain Setting

| G0 | Gain | Input Impedance(Z <sub>IN</sub> ) |
|----|------|-----------------------------------|
| L  | 12dB | 44kΩ                              |
| Н  | 18dB | 28kΩ                              |

Note) H and L indicates logic High and logic Low, respectively.

Input Lch differential input signals to INL+ terminal and INL- terminal through DC-cut capacitors ( $C_{IN}$ ). For single ended operation, input the signal to INL+ pin through the DC-cut capacitor ( $C_{IN}$ ). At this time, INL- pin must be connected to AVSS pin through a capacitor ( $C_{REF}$ : same value as  $C_{IN}$ ). As with Lch, connect input signals to Rch.



In addition, positive (+) and negative (-) sides of differential input pins (INL+ and INL-, or INR+ and INR-), input pins of the unused channel side, should be connected to each other and connected to AVSS through a capacitor.

Use a capacitor with the same capacitance  $(0.1\mu\text{F})$  as that of a DC-cut capacitor in the channel side being used.



<Input terminal processing of unused channel side>

The lower cut-off frequency (fc) can be found from DC-cut capacitor ( $C_{IN}$ ) and input impedance ( $Z_{IN}$ ) as shown below.

$$fc=1/(2*\pi*Z_{IN}*C_{IN})$$

In order to reduce pop-noise, impedance in the differential input signal source is arranged. And, DC-cut capacitor ( $C_{IN}$ ) should be  $0.1\mu F$  or less.

#### ●Non-Clip control Function

This is the function to control the output in order to obtain a maximum output level without distortion when an excessive input which causes clipping at the differential signal output is applied. That is, with the Non-Clip function, YDA144 lowers the Gain of the digital amplifier to an appropriate value so as not to cause the clipping at the differential signal output. And, YDA144 follows also to the clip of the output wave form due to the decrease in the power-supply voltage.



<Operation outline of Non-Clip control function>

www.DataSheet4U.com

Connecting a resistor (Rex) and a capacitor (Cex) to NCRC terminal can set Attack Time and Release Time of the Non-Clip control. A temperature compensation type ceramic capacitor is recommended as capacitor (Cex).



The Attack time is a time interval until gain falls to target attenuation gain -3dB with a big signal input enough. And, the Release Time is a time from target attenuation gain to not working of Non-Clip. With the target attenuation gain of 10dB, the Attack Time and Release Time is as can above Table.



#### Resistor(Rex), Capacitor(Cex) and Attack Time, Release Time

| Rex(MΩ)         | 1   | 4.7 | 1    | 1   |
|-----------------|-----|-----|------|-----|
| Cex(µF)         | 1   | 1   | 0.47 | 4.7 |
| Attack Time(ms) | 10  | 10  | 4.7  | 47  |
| Release Time(s) | 0.8 | 3.8 | 0.38 | 3.8 |

Non-Clip control function can be invalidated by the NCRC terminal assumption H level fixation (AVDD potential) or L level fixation (GND). In that case, the following differences exist by the state of the NCRC terminal.

Difference of operation by state of NCRC terminal when Non-Clip control function is OFF.

| NCRC terminal            | Current increase | Start up wait time | Non-Clip function ON/OFF change |  |  |
|--------------------------|------------------|--------------------|---------------------------------|--|--|
|                          | [mA]             | [sec]              | in state of signal input.       |  |  |
| L level (GND)            | 0.2 (Maximum)    | 0                  | Change is possible.             |  |  |
| H level (AVDD potential) | 0                | 3*Rex*Cex          | Change is prohibited.           |  |  |

Start up wait time: It means time until the signal input is permitted from Non-Clip function ON.

#### Protection Function

YDA144 has the following protection functions for the digital amplifier: Over-current Protection function, Thermal Protection function, and Low voltage Malfunction Prevention function.

#### Over-current Protection function

This is the function to establish the over-current protection mode when detecting a short circuit between YDA144 differential output pin and VSS, VDD, or another differential output. The function works independently for Lch and Rch. In the over current protection mode, the differential output pin becomes a high impedance state.

Setting /SDR pin to a logic Low state can cancel the Rch over current protection mode. Likewise, when setting /SDL pin to a logic Low level, the over current protection mode applied to Lch can be cancelled. In addition, turning on the power again can cancel the over current protection mode applied to Lch and Rch.

#### **Thermal Protection function**

This is the function to establish the thermal protection mode when detecting excessive high temperature of YDA144 itself.

In the thermal protection mode, the differential output pin becomes Weak Low state (a state grounded through high resistivity). And, when YDA144 gets out of such condition, the protection mode is cancelled.

#### Low voltage Malfunction Prevention function

This is the function to establish the low voltage protection mode when AVDD pin voltage becomes lower than the detection voltage  $(V_{UVLL})$  for the low voltage malfunction prevention and to cancel the protection mode when AVDD pin voltage becomes higher than the threshold voltage  $(V_{UVLH})$  for its deactivation. In the low voltage protection mode, the differential output pin becomes Weak Low state (a state grounded through high resistivity). YDA144 will start up within the start-up time  $(T_{STUP})$  when the low voltage protection mode is cancelled.

#### Power-down Function

This is the function to turn Rch into the power-down mode when setting /SDR terminal to a logic Low level and to turn Lch into the power-down mode when setting /SDL terminal to a logic Low level. The power-down mode stops all the functions and minimizes current consumption. At this time, the differential output signal becomes Weak Low state (a state grounded through high resistivity).

YDA144 will start up within the start-up time (Tstup) when setting /SDR and /SDL terminals to a logic High state.

#### Caution:

When using a device while Non-Clip function is ON, power down state of both channels is released and used.

Please do not adjust the AVDD power supply voltage to less than 2V, when set to power down with the voltage impressed to the PVDD power supply terminal.

- •Power up the PVDD supply voltage in conjunction with the AVDD regulation circuit when AVDD is generated by regulating PVDD.
- •AVDD voltage should be within the range of  $2V \le AVDD \le PVDD$  as shown in the following figure when the AVDD regulation circuit needs to be stopped by power supply management.



<Example of measures for AVDD regulation circuit stop option>

#### Notes in example of the above-mentioned measures

•When a voltage is supplied to PVDD pin, decide a value of Rx so that the voltage at AVDD pin becomes a value within the range of  $2V \le AVDD \le PVDD$ .

A value of Rx is about  $100k\Omega$  to  $500k\Omega$ , because the power-down leakage current (AVDD current) of YDA144 is  $0.1\mu\text{A}$  typ. ( $2\mu\text{A}$  max.@125°C).

And, when an LSI other than YDA144 is connected to the same regulator, decide a value of Rx in consideration of all leakage currents.

- •The regulator output may increase up to the supply voltage level (=PVDD voltage) such as a battery when load current is zero. Please carefully check if any problem such as LSI's withstand voltage would occur when an LSI other than YDA144 is connected to the same regulator.
- •This measure is effective only when a regulator whose output during a stop state becomes the high impedance state is used.

#### Pop noise reduction function

The Pop Noise Reduction Function works in the cases of Power-on, Power-off, Power-down on, and Power-down off. And, the pop-noise can be suppressed according to control the power down by the following procedure.

- •/SDR and /SDL terminal are assumed to be H, after power-on.
- ·/SDR and /SDL terminal are assumed to be L, before Power-off.



#### Snubber Circuit and schottky barrier diode

It is necessary to connect the snubber circuit and schottky barrier diode with the output terminal to prevent IC destruction by the output short-circuit when using it on the following conditions. The constant and the circuit are as follows.

| Power supply voltage range                                                                                                                                                  | Load conditions                | Snubber Circuit         | Schottky barrier diode |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------|------------------------|
| 2.7V≦PVDD≦4.5V                                                                                                                                                              | $R_L=8\Omega$                  | Between OUT*+ and OUT*- | Need less              |
|                                                                                                                                                                             | Wiring inductance>4µH          | Rs=1.5Ω, Cs=330pF       |                        |
| 4.5V <pvdd≦5.25v< td=""><td><math>R_L</math>=4<math>\Omega</math> or <math>8\Omega</math></td><td>Between OUT*+ and OUT*-</td><td>Between OUT** and PVDD</td></pvdd≦5.25v<> | $R_L$ =4 $\Omega$ or $8\Omega$ | Between OUT*+ and OUT*- | Between OUT** and PVDD |
|                                                                                                                                                                             |                                | Rs=1.5Ω, Cs=680pF       |                        |

#### Recommended parts

Schottky barrier diode: ROHM, RB161VA-20

Forward current surge peak = 5A or more, Average forward current = 1A or more,

Forward voltage  $(I_F=1A) = 0.38V$  or less



<Snubber circuit and Schottky barrier diode>



#### ■Application circuit examples

#### ●WLCSP16

•Snubber circuit and schottky barrier diode are unnecessary (2.7V≦PVDD≦4.5V)



•Snubber circuit and schottky barrier diode are necessary (4.5V < PVDD)



When the IC is used at more than 4.5V power supply, use it with an additional capacitor of  $10\mu F$  or over between PVDD and GND. Place a bypass capacitor as close as possible to each power supply pin of the IC.



#### ●QFN20

•Snubber circuit and schottky barrier diode are unnecessary (2.7V≦PVDD≦4.5V)



• Snubber circuit and schottky barrier diode are necessary (4.5V < PVDD)



When the IC is used at more than 4.5V power supply, use it with an additional capacitor of  $10\mu F$  or over between PVDD and GND. Place a bypass capacitor as close as possible to each power supply pin of the IC.



#### ■ Cautions for Safety

Please observe the following restrictions to use YDA144 safely.

- The snubber circuit should be laid out within 3mm from the IC on the component side.
- The schottky barrier diode should be laid out within 3mm from the IC.
- Place a bypass capacitor, which is connected between PVDD and GND, together with a schottky barrier diode. And, when no schottky barrier diode is required, place it within 3mm from the IC.
- •When a LC filter is used, consider the following.
  - With a system of which an input signal in excess of a resonance frequency of a LC filter could be input, be sure to place a snubber circuit (insert  $13\Omega+330$ ns at the LC filter output) after the LC filter to prevent an over-current condition. The purpose is to prevent an over-current from flowing because an impedance of the speaker increases at the resonance frequency.
- With a system of which a voltage at an input pin might exceed a supply voltage of  $V_{DDA}/GND$ , use an external diode etc. to assure that the voltage does not exceed the absolute maximum rating.



#### ■ Electrical Characteristic

#### Absolute Maximum Ratings

| Item                                                                          | Symbol            | Min.                 | Max.                  | Unit |
|-------------------------------------------------------------------------------|-------------------|----------------------|-----------------------|------|
| Power supply terminal (PVDD) Voltage Range                                    | $V_{DDP}$         | -0.3                 | 6.0                   | V    |
| Power supply terminal (AVDD) Voltage Range                                    | $V_{DDP}$         | -0.3                 | 6.0                   | V    |
| Input terminal Voltage Range<br>(Analog input terminals: INL+,INL-,INR+,INR-) | V <sub>IN</sub>   | V <sub>SS</sub> -0.6 | V <sub>DDA</sub> +0.6 | V    |
| Input terminal Voltage Range (Input terminals except the above-mentioned)     | V <sub>IN</sub>   | V <sub>SS</sub> -0.3 | V <sub>DDA</sub> +0.3 | V    |
| Allowable dissipation (16WLCSP,Ta=25°C)                                       | P <sub>D25</sub>  |                      | 2.0                   | W    |
| Allowable dissipation (16WLCSP,Ta=85°C)                                       | P <sub>D85</sub>  |                      | 0.80                  | W    |
| Allowable dissipation (20QFN,Ta=25°C)                                         | P <sub>D25</sub>  |                      | 1.56                  | W    |
| Allowable dissipation (20QFN,Ta=85°C)                                         | P <sub>D85</sub>  |                      | 0.62                  | W    |
| Allowable dissipation (20QFN,Ta=25°C)                                         | P <sub>D25</sub>  |                      | 3.63                  | W    |
| Allowable dissipation (20QFN,Ta=85°C)                                         | P <sub>D85</sub>  |                      | 1.45                  | W    |
| Junction Temperature                                                          | T <sub>JMAX</sub> |                      | 125                   | °C   |
| Storage Temperature                                                           | T <sub>STG</sub>  | -50                  | 125                   | °C   |

Note) Absolute Maximum Ratings is values which must not be exceeded to guarantee device reliability and life, and when using a device in excess even a moment, it may immediately cause damage to device or may significantly deteriorate its reliability. With a system of which a voltage at an input pin might exceed a supply voltage of V<sub>DDA</sub>/GND, use an external diode to assure that the voltage does not exceed the absolute maximum rating.

- \*1: 0ja=50.0°C/W, conditions: YDA144 evaluation board (4 layers), dead calm
- \*2: θja=64.0°C/W, conditions: YDA144 evaluation board (2 layers, without through-hole), dead calm
- \*3: θja=27.5°C/W, conditions: 4 layers, through-hole, copper foil 65μm, dead calm

#### Recommended Operating Condition

| Item                                             | Symbol    | Min. | Тур. | Max. | Unit |
|--------------------------------------------------|-----------|------|------|------|------|
| Power Supply Voltage(PVDD)                       | $V_{DDP}$ | 2.7  | 3.6  | 5.25 | V    |
| Power Supply Voltage(AVDD)                       | $V_{DDA}$ | 2.7  | 3.6  | 5.25 | V    |
| Operating Ambient Temperature                    | Ta        | -40  | 25   | 85   | °C   |
| Speaker Impedance (4.5V < PVDD)                  | $R_L$     | 4    |      |      | Ω    |
| Speaker Impedance (2.7V $\leq$ PVDD $\leq$ 4.5V) | $R_L$     | 8    |      |      | Ω    |

Note) Do not use under a condition other than the recommended operating conditions.

PVDD AVDD (contain power supply start up) must be met.

www.DataSherial lising time of PVDD and AVDD should be more than 1μs.

#### ●DC Characteristics (V<sub>SS</sub>=0V, V<sub>DDP</sub>= V<sub>DDA</sub> =2.7V to 5.25V, Ta=-40°C to 85°C, unless otherwise specified)

| Item                                               | Symbol            | Conditions                                       | Min. | Тур. | Max. | Unit     |
|----------------------------------------------------|-------------------|--------------------------------------------------|------|------|------|----------|
| AVDD power supply start-up threshold voltage       | V <sub>UVLH</sub> |                                                  |      | 2.2  |      | ٧        |
| AVDD power supply shut-down threshold voltage      | $V_{\text{UVLL}}$ |                                                  |      | 2.0  |      | >        |
| /SDL, /SDR, G0 terminal H level input voltage      | V <sub>IH</sub>   |                                                  | 1.35 |      |      | V        |
| /SDL, /SDR, G0 terminal L level input voltage      | $V_{IL}$          |                                                  |      |      | 0.35 | <b>V</b> |
| AVDD consumption current                           | I <sub>DD</sub>   | V <sub>DDA</sub> =3.6V, no load                  |      | 6.0  |      | mA       |
| PVDD consumption current                           | I <sub>DD</sub>   | V <sub>DDP</sub> =3.6V, no load, no signal input |      | 2.0  |      | mA       |
| Consumption current in power-down mode AVDD + PVDD | I <sub>PD</sub>   | /SDL=/SDR=V <sub>ss</sub> ,<br>Ta=25°C           |      | 0.1  |      | μA       |

●AC characteristics (V<sub>SS</sub>=0V, V<sub>DDP</sub>= V<sub>DDA</sub> =2.7V to 5.25V, Ta=-40°C to 85°C, unless otherwise specified)

| <del></del>             | 7 - 001           | TODA TO CI-CI, TO TO CIC CO                             |      |      |      | ,    |
|-------------------------|-------------------|---------------------------------------------------------|------|------|------|------|
| Item                    | Symbol            | Conditions                                              | Min. | Тур. | Max. | Unit |
| Start-up time           | T <sub>STUP</sub> |                                                         |      | 3.5  |      | ms   |
| Input cut-off frequency | fc                | C <sub>IN</sub> =0.1µF, Av=18dB                         |      | 57   |      | Hz   |
| Attack time             | T <sub>AT</sub>   | $V_{DDA}$ =3.6V, g=10dB, Cex=1 $\mu$ F, Rex=1M $\Omega$ |      | 10   |      | ms   |
| Release time            | $T_RL$            | $V_{DDA}$ =3.6V, g=10dB, Cex=1 $\mu$ F, Rex=1M $\Omega$ |      | 0.8  |      | s    |
| Carrier clock frequency | $f_{PWM}$         |                                                         |      | 1.0  |      | MHz  |



#### Analog Characteristics

 $(V_{SS}=0V, V_{DDP}=V_{DDA}=3.6V, R_L=8\Omega, Ta=25^{\circ}C, Non-Clip function=OFF, no snubber circuit, no schottky barrier diode, unless otherwise specified)$ 

| Item                                       | Symbol           | Conditions                                                         | Min. | Тур.       | Max. | Unit  |
|--------------------------------------------|------------------|--------------------------------------------------------------------|------|------------|------|-------|
| Maximum output                             | Po               | $R_L$ =4 $\Omega$ , f=1kHz,THD+N=10%, $V_{DDP}$ = $V_{DDA}$ =5 $V$ |      | 2.1        |      | W     |
| Maximum output                             | F <sub>0</sub>   | $R_L=8\Omega$ , f=1kHz,THD+N=10%                                   |      | 0.75       |      | W     |
| Voltage Cain                               |                  | G0=L                                                               |      | 12         |      | dB    |
| Voltage Gain                               | A <sub>V</sub>   | G0=H                                                               |      | 18         |      | dB    |
| Total Harmonic Distortion Rate (BW:20kHz)  | THD+N            | $R_L=8\Omega$ , $P_0=0.4W$ , $f=1kHz$                              |      | 0.03       |      | %     |
| Residual Noise (A-Filter)                  | N                | Av=12dB                                                            |      | 40         |      | μVrms |
| Signal /Noise Ratio<br>(BW:20kHz A-Filter) | SNR              | Av=12dB                                                            |      | 95         |      | dB    |
| Channel Separation Ratio                   | CS               | 1kHz                                                               |      | 95         |      | dB    |
| Power supply rejection ratio               | PSRR             | 217Hz (to PVDD)                                                    |      | <b>-85</b> |      | dB    |
| Maximum Efficiency                         |                  | $R_L=8\Omega$ , $P_o=600$ mW                                       |      | 84         |      | %     |
| Maximum Efficiency                         | η                | $R_L=8\Omega$ , $P_o=100$ mW                                       |      | 78         |      | %     |
| Output offset voltage                      | Vo               |                                                                    |      | ±20        |      | mV    |
| Frequency characteristics                  | f <sub>RES</sub> | C <sub>IN</sub> =0.1µF, f=100Hz to 20kHz                           | -3   | Ī          | 1    | dB    |
| Non-Clip maximum attenuation gain          | Aa               |                                                                    |      | -10        |      | dB    |

Note) All the values of analog characteristics were obtained by using our evaluation circumstance.

Depending upon parts and pattern layout to use, characteristics may be changed.

 $8\Omega$  or  $4\Omega$  resistor and  $30\mu H$  coil are used as an output load in order to obtain various digital amplifier characteristics.



#### Typical characteristics examples

 $V_{DDA}$ = $V_{DDP}$ =5V: Gain=18dB, Snubber circuit and schottky barrier diode are added.  $V_{DDA}$ = $V_{DDP}$ =3.6V: Gain=12dB, no Snubber circuit, no schottky barrier diode. (VSS=0V, Ta=25°C, Non-Clip=OFF, unless otherwise specified)

















































































































#### ■ Package Outline

C-PK16WP-1







www.DataSheet4U.com

カッコ内の寸法値は参考値です。 モールド外形寸法はバリを含みます。

単位: mm

The figure in the parentheses () should be used as a reference.

The dimensions include burr.

UNIT: mm

注) 表面実装LSIは、保管条件、及び半田付けについての特別な配慮が必要です。 詳しくはヤマハ代理店までお問い合わせください。

Note: The storage and soldering of LSIs for surface mounting need special consideration. For detailed information, please contact your local Yamaha agent.



### C-PK20QP-5





端子厚さ/Lead Thickness:0.22

カッコ内の寸法値は参考値です。 モールド外形寸法はバリを含みません。

単位: mm

The figure in the parentheses ( ) should be used as a reference.

Plastic body dimensions do not include resin burr.

UNIT: mm

注) 表面実装LSIは、保管条件、及び半田付けについての特別な配慮が必要です。 詳しくはヤマハ代理店までお問い合わせください。

Note: The storage and soldering of LSIs for surface mounting need special consideration. For detailed information, please contact your local Yamaha agent.



MEMO



#### IMPORTANT NOTICE

- YAMAHA RESERVES THE RIGHT TO MAKE CHANGES TO ITS PRODUCTS AND TO THIS DOCUMENT WITHOUT
  NOTICE. THE INFORMATION CONTAINED IN THIS DOCUMENT HAS BEEN CAREFULLY CHECKED AND IS
  BELIEVED. HOWEVER, YAMAHA SHALL ASSUME NO RESPONSIBILITIES FOR INACCURACIES AND MAKE NO
  COMMITMENT TO UPDATE OR TO KEEP CURRENT THE INFORMATION CONTAINED IN THIS DOCUMENT.
- 2. THESE YAMAHA PRODUCTS ARE DESIGNED ONLY FOR COMMERCIAL AND NORMAL INDUSTRIAL APPLICATIONS, AND ARE NOT SUITABLE FOR OTHER USES, SUCH AS MEDICAL LIFE SUPPORT EQUIPMENT, NUCLEAR FACILITIES, CRITICAL CARE EQUIPMENT OR ANY OTHER APPLICATION THE FAILURE OF WHICH COULD LEAD TO DEATH, PERSONAL INJURY OR ENVIRONMENTAL OR PROPERTY DAMAGE. USE OF THE PRODUCTS IN ANY SUCH APPLICATION IS AT THE CUISTOMER'S OWN RISK AND EXPENSE.
- YAMAHA SHALL ASSUME NO LIABILITY FOR INCIDENTAL, CONSEQUENTIAL OR SPECIAL DAMAGES OR INJURY THAT MAY RESULT FROM MISAPPLICATION OR IMPROPER USE OR OPERATION OF THE PRODUCT.
- 4. YAMAHA MAKES NO WARRANTY OR REPRESENTATION THAT THE PRODUCTS ARE SUBJECT TO INTELLECTUAL PROPERTY LICENSE FROM YAMAHA OR ANY THIRD PARTY, AND YAMAHA MAKES NO WARRANTY OR REPRESENTATION OF NON-INFRINGEMENT WITH RESPECT TO THE PRODUCTS. YAMAHA SPECIFICALLY EXCLUDES ANY LIABILITY TO THE CUSTOMER OR ANY THIRD PARTY ARISING FROM OR RELATED TO THE PRODUCTS INFRINGEMENT OF ANY THIRD PARTY'S INTELLECTUAL PROPERTY RIGHTS, INCLUDING THE PATENT, COPYRIGHT, TRADEMARK OR TRADE SECRET RIGHTS OF ANY THIRD PARTY.
- 5. EXAMPLES OF USE DESCRIBED HEREIN ARE MERELY TO INDICATE THE CHARACTERISTICS AND PERFORMANCE OF PRODUCTS. YAMAHA SHALL ASSUME NO RESPONSIBILITY FOR ANY INTELLECTUAL PROPERTY CLAIMES OR OTHER PROBLEMS THAT MAY RESULT FROM APPLICATIONS BASED ON THE EXAMPLES DESCRIBED HEREIN. YAMAHA MAKES NO WARRANTY WITH RESPECT TO THE PRODUCTS, EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR USE AND TITLE.
- 6. YAMAHA MAKES EVERY EFFORT TO IMPROVE THE QUALITY AND RELIABILITY OF ITS PRODUCTS. HOWEVER, ALL SEMICONDUCTOR PRODUCTS FAIL WITH SOME PROBABILITY. THEREFORE, YAMAHA REQUIRES THAT SUFFICIENT CARE BE GIVEN TO ENSURING SAFE DESIGN IN CUSTOMER PRODUCTS SUCH AS REDUNDANT DESIGN, ANTI-CONFLAGRATION DESIGN, AND DESIGN FOR PREVENTING MALFUNCTION IN ORDER TO PREVENT ACCIDENTS RESULTING IN INJURY OR DEATH, FIRE OR OTHER SOCIAL DAMAGE FROM OCCURRING AS A RESULT OF PRODUCT FAILURE.
- 7. INFORMATION DESCRIBED IN THIS DOCUMENT: APPLICATION CIRCUITS AND ITS CONSTANTS AND CALCULATION FORMULAS, PROGRAMS AND CONTROL PROCEDURES ARE PROVIDED FOR THE PURPOSE OF EXPLAINING TYPICAL OPERATION AND USAGE. THEREFORE, PLEASE EVALUATE THE DESIGN SUFFICIENTLY AS WHOLE SYSTEM UNDER THE CONSIDERATION OF VARIOUS EXTERNAL OR ENVIRONMENTAL CONDITIONS AND DETERMINE THEIR APPLICATION AT THE CUSTOMER'S OWN RISK. YAMAHA SHALL ASSUME NO RESPONSIBILITY FOR CLAIMS, DAMAGES, COSTS AND EXPENSES CAUSED BY THE CUSTOMER OR ANY THIRD PARTY, OWING TO THE USE OF THE ABOVE INFORMATION.

www.DataSheet4U.com

The specifications of this product are subject to improvement changes without prior notice.

| AGENT |
|-------|
|       |
|       |
|       |
|       |
|       |

#### - YAMAHA CORPORATION -

Address inquiries to: Semiconductor Sales & I

Semiconductor Sales & Marketing Department

■ Head Office 203, Matsunokijima, Iwata,

Shizuoka, 438-0192, Japan

Tel. +81-539-62-4918 Fax. +81-539-62-5054

■ Tokyo Office 2-17-11, Takanawa, Minato-ku,

Tokyo, 108-8568, Japan Tel. +81-3-5488-5431 Fax. +81-3-5488-5088

■ Osaka Office 3-12-12, Minami Senba, Chuo-ku, Osaka City, Osaka, 542-0081, Japan

Tel. +81-6-6252-6221 Fax. +81-6-6252-6229