

Data Sheet

October 2004

Features

- · Current-controlled Output Current source
- · Output Current per Channel to 250 mA
- · Total Output Current to 300 mA
- Rise Time 1.0 ns, Fall Time 1.1 ns
- On-chip RF Oscillator
- External Resistor Control of Oscillator Swing and Frequency
- · 200 to 500 MHz Oscillator Range
- 100 mA Maximum Oscillator Swing
- Single +5 V Power Supply (±10%)
- · Low-power Consumption
- · Common Enable, Disable Input
- TTL/CMOS control signals
- Small SS016 Package

#### **Ordering Information**

ZL40518LDG SSO16 Tape and Reel

0°C to +70°C

### **Applications**

- DVD R/RW
- CD R/RW



Figure 1 - Functional Block Diagram



Figure 2 - Pinout of 16 Pin SSO16 Package (Top View)

#### Description

The ZL40518 is a laser diode driver for high speed operation of a grounded laser diode. The driver consists of 3 controllable channels: a switchable, low noise, read channel and two switchable write channels. Write current pulses are enabled with the application of a low signal on the /EN pins. A summed output of all channels is available at the IOUT pin. Each channel can contribute up to 250 mA to the total output current of up to 300 mA. A total read channel gain of 100 and write channels 2 and 3 with a gain of 250 and 150 respectively are provided between each reference current input and output.

Laser mode hopping noise during read mode can be reduced by the use of an on-chip RF oscillator. The oscillator frequency and swing can be set by two external resistors. The oscillator is enabled by a high signal on the OSCEN pin and the entire device can be switched off by the application of a low signal on the PWR\_UP pin.

## **Application Notes**

#### **Read and Write Channel Operation**

The read channel is activated by applying a 'High' signal to the PWR\_UP pin and applying a 'low' signal to /ENR. In this mode, the fast write channels can be enabled by applying a 'Low signal to the respective pair of write enable pins (/EN2) or (/EN3). The output currents of the three channels are summed together and output as a composite signal at IOUT.

Voltage control of the channel reference inputs (INR, IN2 and IN3) can be achieved quite easily using an external resistor  $R_{ref}$  in series with the reference channel input to convert a given reference potential  $V_{ref}$  to an input current,  $I_{in}$ :

$$I_{in} = \frac{V_{ref}}{R_{ref} + R_{in}} \ ,$$

where R<sub>in</sub> is the input impedance of the respective reference channel.

#### **On-Chip RF Oscillator**

An on-chip RF oscillator is enabled if OSCEN = 'High', and its output signal is added to the current output. The oscillator amplitude is set by an external resistor from RS to GND. Its frequency is set by an external resistor RF to GND. The oscillator signal is summed with the programmed Write and Read levels before amplification to the output. The oscillator signal has zero DC level and +I\_pk to -I\_pk signal swing. Consequently, if the programmed DC level from the Write and Read Channels is less than the PK level programmed for the Oscillator, the combined

signal will be clipped on the negative cycle of the signal. This will increase the harmonic content of the output signal and reduce the pk to pk amplitude output.

#### **Thermal Considerations**

Package thermal resistance is 40° C/W under the EIA/JESD51-3 compliant PCB test board condition. Users should ensure that the junction temperature does not exceed 150°C. Thermal resistance from junction to case and to ambient is very much dependent on how the IC is mounted onto the board, on the PCB layout and on any heat extraction arrangements. Power consumption and system ambient operating temperature limits should be noted and careful thermal gradient calculations undertaken to ensure that the junction temperature never exceeds 150°C.

#### **Electrical and Optical Pulse Response**



Figure 3 - Pulse Response Model

Figure 3 illustrates a simplified model of the typical ZL40518 and the application. The ZL40518 consist of an ideal switched current source and an equivalent model of the ZL40518 output stage. The Electrical Model for the Laser Diode is a Voltage source Vd (V\_on) in series with the On Resistance Rd all in parallel with the Junction Capacitance Cd. This simplified model approximately represents the Laser Diode Electrical load when operated beyond the Laser Threshold. To a first approximation, the Optical output is proportional to the current flow in the Resistor Rd.

The Laser Diode and the ZL40518 are connected together by interconnect tracks with the return current passing through the supply decoupling bypass capacitor between ground and output Vcc. The ZL40518 will typically switch the programmed output current in 400 ps and can be approximated to an ideal switch with a propagation delay of lout\_on (1.2 nS). The electrical pulse response parameters, Trise, Tfall, Overshoot and Undershoot are determined by the combined electrical network as illustrated in Figure 3.

For example, the Rise Time and Fall time for large current steps can be slew rate limited by the combined interconnect and fixed interconnect inductance. The Fixed Inductance represents that associated with packaging and minimum interconnect distance . The Interconnect Inductance is that associated with the additional tracking between Laser Diode and the ZL40518 to accommodate application physical limitations.

For example, if a pulse of 260 mA amplitude (40 mA to 300 mA) is to be switched in a time of 1 ns with the Vd = 1.6 V, then the maximum volt drop across the interconnect inductance is approximately 3.5 V (maximum Vpin for 300 mA output) - 1.6 V (Vdiode) = 1.9 V. Consequently, L\*di/dt < 1.9 V. Hence, L < 1.9 V (0.26A/1ns)

= 7.3 nH.

Small current step size Rise and Fall time will be determined by the Bandwidth of the combined network. This is dominated by the Interconnect Inductance and the output Capacitance. Similarly, the overshoot and undershoot will be determined by the Q of the network. This is a function of the Source Impedance from the ZL40518, the Interconnect inductance and the Load impedance of the Laser Diode. Figure 3 includes example simplified estimates of the Q and BW of the combined Laser Diode, ZL40518 and interconnect network for two different interconnect inductance values (5 nH & 7 nH) and two different Diode On resistance (3 Ohm & 7 Ohm). This simple analysis illustrates the change in BW and Q of the network depending on these parameters. This in Turn effects the Rise Time and Fall time and the Overshoot and Undershoot performance achieved in the application.

#### Specified Electrical Performance with 15 mm Interconnect and Zarlink ZLE40518 Evaluation Board

The specified performance in the table are results based on the electrical measurements and simulations across full process corners using the Zarlink Evaluation Board using a 6.8 Ohm resistive load to ground. The track interconnect between ZL40518 and the 6.8 Ohm Resistor is 15 mm long and uses a 2 mm wide track on single sided FR4 board. The return path is via two 2 mm wide tracks spaced 0.25 mm either side of the track between output and the 6.8 ohm resistor. The combined forward and return path forms a co planar transmission line with a characteristic impedance of approximately 120 ohms. The tight coupled return paths carrying the return current reduce the effective series inductance (Leff) which can be approximated to:-

$$L_{\text{eff}} = 2 * \text{Lint} * (1 - \text{K}) + 2 * \text{Lfix} * (1 - \text{K}).$$

The ZLE40518 board has two positions for the Laser Diode at two different distances. (15 and 30 mm).

The measured value of L<sub>eff</sub> is 7 nH.

The estimated value of  $L_{eff} = 2 * 8 (1 - 0.5) = 8 \text{ nH}.$ 

The actual pulse response achieved in an application is thus dependent on the application.

#### **Application Layer Guide Lines**

Minimize Interconnect Inductance by:-

- a. Using Short Interconnect Distance
- b. Use wide interconnect tracks
- c. Keep the return path tightly coupled to the forward path

#### **ZLE40518 Interconnect**



Figure 4 - ZLE40518 Application Board Electrical Interconnect

# **Application Diagram**



Figure 5 - Evaluation Board Circuit

# Pin List

| Pin No. | Pin name | Туре    | Function                                                |
|---------|----------|---------|---------------------------------------------------------|
| 1       | INR      | Analog  | Read Channel Input Current                              |
| 2       | IN2      | Analog  | Channel 2 Input Current                                 |
| 3       | GND      | Supply  | Ground                                                  |
| 4       | RF       | Analog  | External Resistor to ground to set Oscillator Frequency |
| 5       | IN3      | Analog  | Channel 3 Input Current                                 |
| 6       | /ENR     | Digital | Digital control of Read Channel (active low)            |
| 7       | /EN2     | Digital | Digital control of Channel 2 (active low)               |
| 8       | /EN3     | Digital | Digital control of Channel 3 (active low)               |
| 9       | VCC      | Supply  | +5 V supply                                             |
| 10      | OSCEN    | Digital | Enables RF oscillator (active high)                     |
| 11      | PWR_UP   | Digital | Device Power Up (active high)                           |
| 12      | RS       | Analog  | External Resistor to ground to set Oscillator Amplitude |
| 13      | GND      | Supply  | Ground                                                  |
| 14      | IOUT     | Analog  | Output current for laser diode                          |
| 15      | VCC      | Supply  | +5 V supply                                             |
| 16      | VCC_IN   | Supply  | +5 V supply                                             |

**Absolute Maximum Ratings**Permanent damage may occur to any device stressed beyond the "Absolute Maximum Ratings". Operation at or beyond this stress rating is not implied for this or following sections of this specification. Device reliability can be affected by prolonged exposure to absolute maximum ratings.

| Parameters                                       | Symbol           | Value                              | Unit |
|--------------------------------------------------|------------------|------------------------------------|------|
| Supply voltage                                   | V <sub>cc</sub>  | -0.5 to +6.0                       | V    |
| Input voltage at INR, IN2, IN3                   | V <sub>IN1</sub> | -0.5 to +2.0                       | V    |
| Input voltage at PWR_UP, /ENR, /EN2, /EN3, OSCEN | V <sub>IN2</sub> | -0.5 to V <sub>cc</sub> + 0.5      | V    |
| Output voltage                                   | V <sub>OUT</sub> | -0.5 to V <sub>cc</sub> - 1        | V    |
| Power dissipation                                | P <sub>Max</sub> | 0.7 <sup>1</sup> to 1 <sup>2</sup> | W    |
| Junction temperature                             | T <sub>J</sub>   | 150                                | С    |
| Storage temperature range                        | T <sub>Stg</sub> | -65 to +125                        | С    |

Note 1:  $R_{thJA} \le 115$ °C/W,  $T_{amb} = 70$  C Note 2:  $R_{thJA} \le 115$ °C/W,  $T_{amb} = 25$ °C

#### **Operating Range**

| Characteristic                                       | Symbol                                                   | Units                | Unit |
|------------------------------------------------------|----------------------------------------------------------|----------------------|------|
| Supply voltage range                                 | V <sub>cc</sub>                                          | 4.5 to 5.5           | V    |
| Input current                                        | I <sub>INR</sub><br>I <sub>IN2</sub><br>I <sub>IN3</sub> | <2.5<br><1.0<br><1.7 | mA   |
| External resistor to GND to set oscillator frequency | RF                                                       | >3                   | kΩ   |
| External resistor to GND to set oscillator swing     | RS                                                       | >2                   | kΩ   |
| Operating temperature range                          | T <sub>amb</sub>                                         | 0 to +70             | С    |

#### **Package Thermal Resistance**

| Parameters       | Symbol            | Value            | Unit |  |
|------------------|-------------------|------------------|------|--|
| Junction ambient | R <sub>thJA</sub> | 115 <sup>1</sup> | K/W  |  |

Note 1: Measured with a multilayer test board (JEDEC standard).

**Electrical Characteristics** - Vcc = 5 V,  $T_{amb} = 25 °C$ ,  $PWR\_UP = High$ , Ch2 and Ch3 disabled (/EN2 = /EN3 = high), Read enabled (/ENR = low), OSCEN = Low, unless otherwise specified.

| Parameters                                     | Test<br>Conditions                                                                                               | Pin.         | Symbol             | Min. | Тур. | Max. | Unit | Type* |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------|--------------------|------|------|------|------|-------|
| Power Supply                                   |                                                                                                                  |              | <u>I</u>           |      |      | I    |      |       |
| Supply current, power down                     | PWR_UP =<br>Low, /EN2 =<br>/EN3 = Low                                                                            | 9, 15,<br>16 | ICC <sub>PD2</sub> |      | 0.4  |      | mA   | А     |
| Supply current, read mode, oscillator disabled | I <sub>INR</sub> =500 μA,<br>I <sub>IN2</sub> = 200 μA,<br>I <sub>IN3</sub> = 333 μA                             | 9, 15,<br>16 | ICC <sub>R1</sub>  |      | 86   |      | mA   | A     |
| Supply current, read mode, oscillator enabled  | $I_{INR}$ =500 μA,<br>$I_{IN2}$ = 200 μA,<br>$I_{IN3}$ = 333 μA,<br>OSCEN = High,<br>RS = 7.5 kΩ,<br>RF = 7.5 kΩ | 9, 15,<br>16 | ICC <sub>R2</sub>  |      | 90   |      | mA   | A     |
| Supply current, write mode                     | I <sub>INR</sub> =500 μA,<br>I <sub>IN2</sub> = 200 μA,<br>I <sub>IN3</sub> = 333 μA,<br>/EN2 = /EN3 =<br>Low    | 9, 15,<br>16 | ICC <sub>W</sub>   |      | 180  |      | mA   | A     |
| Supply current, input off                      | I <sub>INR</sub> = I <sub>IN2</sub> = I <sub>IN3</sub><br>= 0 μA                                                 | 9, 15,<br>16 | ICC <sub>off</sub> |      | 15   |      | mA   | Α     |
| Digital Inputs                                 | •                                                                                                                |              |                    |      |      | •    |      |       |
| /ENR, /EN2, /EN3 low voltage                   |                                                                                                                  | 6, 7, 8      | VNE <sub>LO</sub>  |      |      | 1.2  | V    | Α     |
| /ENR, /EN2, /EN3 high voltage                  |                                                                                                                  | 6, 7, 8      | VNE <sub>HI</sub>  | 1.9  |      |      | V    | Α     |
| PWR_UP Low Voltage                             |                                                                                                                  | 11           | VEN <sub>LO</sub>  |      |      | 0.5  | V    | Α     |
| PWR_UP High Voltage                            |                                                                                                                  | 11           | VEN <sub>HI</sub>  | 2.7  |      |      | V    | Α     |
| OSCEN low voltage                              |                                                                                                                  | 10           | VEO <sub>LO</sub>  |      |      | 0.5  | V    | Α     |
| OSCEN high voltage                             |                                                                                                                  | 10           | VEO <sub>HI</sub>  | 3.0  |      |      | V    | Α     |
| <b>Current at Digital Inputs</b>               | •                                                                                                                |              | •                  |      |      |      |      |       |
| /ENR, /EN2, /EN3 low current                   | /EN = 0 V                                                                                                        | 6, 7, 8      | INE <sub>LO</sub>  | -300 |      |      | μА   | С     |
| /ENR, /EN2, /EN3 high current                  | /EN = 5 V                                                                                                        | 6, 7, 8      | INE <sub>HI</sub>  |      |      | 800  | μА   | С     |
| PWR_UP Low Current                             | PWR_UP = 0 V                                                                                                     | 11           | IEN <sub>LO</sub>  | -150 |      |      | μΑ   | С     |
| PWR_UP High Current                            | PWR_UP = 5 V                                                                                                     | 11           | IEN <sub>HI</sub>  |      |      | 100  | μА   | С     |
| OSCEN low current                              | OSCEN = 0 V                                                                                                      | 10           | IEO <sub>LO</sub>  | -100 |      |      | μΑ   | С     |
| OSCEN high current                             | OSCEN = 5 V                                                                                                      | 10           | IEO <sub>HI</sub>  |      |      | 800  | μΑ   | С     |

 $<sup>^{\</sup>star}$  A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

**Electrical Characteristics** - Vcc = 5 V, Tamb = 25°C, PWR\_UP = High, unless otherwise specified.

| Parameters                                      | Test Conditions                                                                                         | Pin     | Symbol              | Min. | Тур. | Max. | Unit         | Type* |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------|---------------------|------|------|------|--------------|-------|
| Output IOUT                                     |                                                                                                         | l.      | L                   |      |      |      |              |       |
| Total output current                            | Output is sourcing                                                                                      | 14      | I <sub>OUT</sub>    |      | 350  |      | mA           | Α     |
| Output current per channel                      | Output is sourcing                                                                                      | 14      | I <sub>OUTR</sub>   | 250  |      |      | mA           | Α     |
| I <sub>OUT</sub> series resistance              | Total R <sub>OUT</sub> to V <sub>CC</sub> rail                                                          | 14      | R <sub>OUT</sub>    |      | 2    |      | Ω            | С     |
| Best fit current gain INR                       | Channel R <sup>1</sup>                                                                                  | 14      | GAINR               | 90   | 100  | 130  | mA/<br>mA    | Α     |
| Best fit current gain IN2                       | Channel 2 <sup>1</sup>                                                                                  | 14      | GAIN2               | 225  | 250  | 325  | mA/<br>mA    | А     |
| Best fit current gain IN3                       | Channel 3 <sup>1</sup>                                                                                  | 14      | GAIN3               | 135  | 150  | 195  | mA/<br>mA    | Α     |
| Best fit current offset                         | Any channel <sup>1</sup>                                                                                | 14      | IOS                 |      | 2.6  |      | mA           | Α     |
| Output current linearity                        | Any channel <sup>1</sup>                                                                                | 14      | ILIN                | -3   |      | +3   | %            | Α     |
| I <sub>IN</sub> input impedance                 | R <sub>IN,INR</sub> is to GND                                                                           | 1       | R <sub>IN,INR</sub> |      | 500  |      | Ω            | С     |
| I <sub>IN</sub> input impedance                 | R <sub>IN,IN2</sub> is to GND                                                                           | 2       | R <sub>IN,IN2</sub> |      | 1250 |      | Ω            | С     |
| I <sub>IN</sub> input impedance                 | R <sub>IN,IN3</sub> is to GND                                                                           | 5       | R <sub>IN,IN3</sub> |      | 750  |      | Ω            | С     |
| EN threshold                                    | Temperature stabilised                                                                                  | 6, 7, 8 | VTH                 |      | 1.6  |      | V            | С     |
| Output off current 1                            | PWR_UP = Low                                                                                            | 14      | IOFF <sub>1</sub>   |      |      | 1    | mA           | С     |
| Output off current 2                            | /EN2 = /EN3 = High,<br>I <sub>INR</sub> = 0,<br>I <sub>IN2</sub> = 200 μA,<br>I <sub>IN3</sub> = 333 μA | 14      | IOFF <sub>2</sub>   |      |      | 1    | mA           | С     |
| Output off current 3                            | /EN2 = /EN3 = Low,<br>I <sub>INR</sub> = I <sub>IN2</sub> = I <sub>IN3</sub> =<br>0 μA                  | 14      | IOFF <sub>3</sub>   |      |      | 5    | mA           | С     |
| I <sub>OUT</sub> supply sensitivity, write mode | IOUT = 80 mA,<br>40 mA read + 40 mA<br>write, VCC = 5 V +/-<br>10%                                      | 14      | VSE <sub>W</sub>    |      | 6    |      | %/V          | С     |
| I <sub>OUT</sub> current output noise           | IOUT = 40 mA,<br>OSCEN = Low                                                                            | 14      | INO <sub>O</sub>    |      | 3    |      | nA/rt-<br>Hz | С     |

<sup>\*</sup>A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Note 1: Linearity of the amplifier is calculated using a best fit method at three operating points of  $I_{OUT}$  at 20 mA, 40 mA, and 60 mA.  $I_{OUT} = (I_{IN} \times GAIN) + I_{OS}$ 

**Electrical Characteristics: AC Performance** - Vcc = 5 V, lout = 40 mA DC with 40 mA pulse, Tamb = 25°C, unless otherwise specified.

| Parameters                             | Test Conditions                                                     | Pin. | Symbol            | Min. | Тур. | Max. | Unit      | Type* |
|----------------------------------------|---------------------------------------------------------------------|------|-------------------|------|------|------|-----------|-------|
| Output AC Performance                  |                                                                     |      |                   |      |      |      | l .       |       |
| Write rise time                        | I <sub>OUT</sub> = 40 mA (read) +<br>40 mA (10 to 90%) <sup>1</sup> | 14   | t <sub>RISE</sub> |      | 1.0  |      | ns        | С     |
| Write fall time                        | I <sub>OUT</sub> = 40 mA (read) +<br>40 mA (10 to 90%) <sup>1</sup> | 14   | t <sub>FALL</sub> |      | 1.1  |      | ns        | С     |
| Output current overshoot               | I <sub>OUT</sub> = 40 mA (read) + 40 mA <sup>1</sup>                | 14   | OS                |      | 5    |      | %         | С     |
| I <sub>OUT</sub> ON propagation delay  | /EN 50% High-Low to I <sub>OUT</sub> at 50% of final value          | 14   | t <sub>ON</sub>   |      | 2.2  |      | ns        | С     |
| I <sub>OUT</sub> OFF propagation delay | /EN 50% Low-High to I <sub>OUT</sub> at 50% of final value          | 14   | t <sub>OFF</sub>  |      | 2.0  |      | ns        | С     |
| Disable time                           | PWR_UP 50% High-Low<br>to lout at 50% of final<br>value             | 14   | t <sub>DIS</sub>  |      | 20   |      | ns        | С     |
| Enable time                            | PWR_UP 50% Low-High<br>to lout at 50% of final<br>value             | 14   | t <sub>EN</sub>   |      | 23   |      | ns        | С     |
| Amplifier bandwidth                    | I <sub>OUT</sub> = 50 mA, all<br>channels, -3 dB value              | 14   | BW <sub>LCA</sub> |      | 28   |      | MHz       | С     |
| Oscillator                             |                                                                     | •    |                   | •    | •    |      | •         |       |
| Oscillator frequency                   | RF = 7.5 kΩ                                                         | 14   | Fosc              | 288  | 322  | 352  | MHz       | Α     |
| Osc. Temperature coefficient           | RF = 7.5 kΩ                                                         | 14   | TC <sub>OSC</sub> |      | +150 |      | ppm/<br>C | С     |
| Disable time oscillator                | OSCEN 50% High-Low to I <sub>OUT</sub> at 50% of final value        | 14   | T <sub>DISO</sub> |      | 4    |      | ns        | С     |
| Enable time oscillator                 | OSCEN 50% Low-High to I <sub>OUT</sub> at 50% of final value        | 14   | T <sub>ENO</sub>  |      | 2    |      | ns        | С     |

 $<sup>\</sup>star$  A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Note 1: Load resistor at I<sub>OUT</sub> 6.8 ohms, measurement with 50 ohm oscilloscope and 39 ohm series resistor.

# **Characteristic Curves**



Figure 6 - Oscillator Frequency vs RF (RS=7.5  $k\Omega$ )

 $Vcc = 5 V, Temp = 25^{\circ}C$ 



Figure 7 - Oscillator Swing vs RS (RF=7.5  $\Omega$ )

Vcc = 5 V, Temp = 25°C



Figure 8 - Oscillator Frequency Dependency of Swing

Vcc = 5 V, Temp = 25°C



Figure 9 - Transfer Characteristic of Channel 2

(Gain = 278, Load Resistor at IOUT = 6.8  $\Omega$ )



Figure 10 - Voltage Compliance R (IOUT to VCC) = 2.0  $\Omega$ 



Figure 11 - Step Response, Read Channel: 50 mA, Channel 2: 50mApp



Figure 12 - Step Response, Read Channel: 50 mA, Channel 2: 250mApp

# **Timing Waveforms**



Figure 13 - Output Waveform Showing Addition of Read and Write Levels



This drawing supersedes 418/ED/51617/001 (Swindon/Plymouth)

Altern. Dimensions

in millimetres

MAX

1.75

0.25

1.50

5.00

0.25

8°

0.50

MIN

1.35

0.10

4.80

0.23

5.79

3.81

0.41

0.20

0.18

0.

0.64 BSC

MAX

8.

Pin features 16

#### Notes:

- 1. The chamfer on the body is optional. If it is not present, a visual index feature, e.g. a dot, must be located within the cross-hatched area.
- 2. Controlling dimensions are in inches.
- 3. Dimension D do not include mould flash, protrusion or gate burrs. These shall not exceed 0.006" per side.
- 4. Dimension E1 do not include inter-lead flash or protrusion. These shall not exceed 0.010" per side.
- 5. Dimension b does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.004" total in excess of b dimension.

| © Zarlink | Semiconducto | r 2002 All right | s reserved. |                       |                        | Package Code                |
|-----------|--------------|------------------|-------------|-----------------------|------------------------|-----------------------------|
| ISSUE     | 1            | 2                | 3           |                       | Previous package codes | Package Outline for 16 lead |
| ACN       | 201928       | 207313           | 212474      | ZARLINK SEMICONDUCTOR | QP / Q                 | QSOP (0.150" Body Width)    |
| DATE      | 27Feb97      | 24Aug99          | 3Apr02      | SEMICONDUCTOR         |                        |                             |
| APPRD.    |              |                  |             |                       |                        | GPD00290                    |



# For more information about all Zarlink products visit our Web Site at www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE