# Low cost 8-bit monolithic D-A converter ZN429E-8 ZN429J-8 ZN429D #### **FEATURES** - ZN429E-8 and ZN429D (SO-14) Commercial temperature range O to 70°C - ZN429J-8 Military temperature range 55 to + 125°C - Linearity error ± ½ LSB - Single +5V supply - Low power consumption : 25mW typ. - Settling time : 1μs typ. - TTL and 5V CMOS compatible - Designed for low-cost applications #### DESCRIPTION The ZN429 is a monolithic 8-bit D-A converter, containing an R-2R ladder network of diffused resistors with precision bipolar switches. The recent introduction of the miniature SO-14 package allows a combination of reduced size and surface mountability which enables smaller and simpler P.C.B's. to be constructed. #### INTRODUCTION The ZN429 is an 8-bit D-A converter. It contains an advanced design of R-2R ladder network and an array of precision bipolar switches on a single monolithic chip. The special design of ladder network results in full 8-bit accuracy using normal diffused resistors. The converter is of the voltage switching type and uses an R-2R resistor ladder network as shown in Fig. 2. Each 2R element is connected either to 0V or $V_{REF}$ by transistor switches specially designed for low offset voltage (typically 1mV). Binary weighted voltages are produced at the output of the R-2R ladder, the value depending on the digital number applied to the bit inputs. An external fixed or varying reference is required which should have a slope resistance less than $2\Omega. \label{eq:optimize}$ Suggested external reference sources are the ZN404 or one of the ZN458 range. Each ZN404 is capable of supplying up to five ZN429 circuits and this is increased to ten for the ZN458 range. #### **ORDERING INFORMATION** | Device type | Operating temperature | Package | |-------------|-----------------------|----------------| | ZN429E-8 | 0 to +70°C | Plastic D.I.L. | | ZN429J-8 | -55 to +125°C | Ceramic D.I.L. | | ZN429D | 0 to +70°C | Plastic SO-14 | #### **ABSOLUTE MAXIMUM RATINGS** | Supply voltage, V <sub>CC</sub> | <br> | <br>+ 7V | |-------------------------------------------------|------|-------------------| | Max. voltage, logic and V <sub>REF</sub> inputs | <br> | <br>+ 5.5V | | Storage temperature range | <br> | <br>-55 to +125°C | **ELECTRICAL CHARACTERISTICS** (at $T_{amb} = 25$ °C and $V_{CC} = +5V$ unless otherwise specified). | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | |------------------------------------------------|-----------------|-------|------------|------------|--------------------------|----------------------------------------------------------| | Converter<br>Resolution | | 8 | _ | _ | Bits | | | Accuracy | | 8 | _ | _ | Bits | | | Non-linearity | | _ | _ | ±0.5 | LSB | Note 1 | | Differential non-linearity | | - | ±0.5 | _ | LSB | Note 2 | | Settling time to 0.5LSB | | _ | 1.0 | _ | μs | 1 LSB step | | Settling time to 0.5LSB | | - | 2.0 | - | μs | All bits ON to OFF or<br>OFF to ON | | Offset voltage<br>ZN429J-8<br>ZN429E-8, ZN429D | v <sub>os</sub> | _ | 5.0<br>3.0 | 8.0<br>5.0 | mV<br>mV | All bits OFF note 1 | | V <sub>OS</sub> temperature co-efficient | | - | 5 | _ | μV/°C | : | | Full-scale output | | 2.545 | 2.550 | 2.555 | v | All bits ON<br>Ext. V <sub>REF</sub> = 2.56V | | Full-scale temperature coefficient | | - | 3 | - | ppm/°C | Ext. V <sub>REF</sub> = 2.560V | | Non-linearity temp.<br>co-efficient | | | 7.5 | - | ppm/°C | Relative to F.S.R. | | Analogue output resistance | R <sub>O</sub> | _ | 10 | - | kΩ | | | External reference voltage | | 0 | - | 3.0 | V | | | Supply voltage | v <sub>cc</sub> | 4.5 | _ | 5.5 | v | | | Supply current | Is | _ | 5 | 9 | mA | | | High level input voltage | V <sub>IH</sub> | 2.0 | _ | - | V | | | Low level input voltage | V <sub>IL</sub> | - | - | 0.7 | V | | | High level input current | I <sub>IH</sub> | - | _ | 10<br>100 | μ <b>Α</b><br>μ <b>Α</b> | $V_{CC} = max, V_1 = 2.4V$<br>$V_{CC} = max, V_1 = 5.5V$ | | Low level input current | I <sub>IL</sub> | | | -0.18 | mA | $V_{CC} = max, V_1 = 0.3V$ | #### Notes: - 1. The ZN429J-8 differs from the ZN429E-8 and the ZN429D in the following respects: - (a) For the ZN429J-8, the maximum linearity error may increase to $\pm 0.4\%$ FSR i.e. $\pm 1$ LSB over the temperature ranges -55 to 0°C and +70 to +125°C. - (b) Offset voltage. The difference is due to package lead resistance. This offset will normally be removed by the setting up procedure, and because the offset temperature coefficient is low, the specified accuracy will be maintained. - 2. Monotonic over full temperature range. #### **APPLICATIONS** #### (1) Unipolar D-A converter The nominal output range of the ZN429 is 0 to $V_{REF\,IN}$ through a 10k $\Omega$ resistance. Other output ranges can readily be obtained using an external amplifier. The resulting full-scale range is given by $$V_{OUT FS} = \left(1 + \frac{R1}{R2}\right) V_{REF IN} = G. V_{REF IN}$$ The impedance at the inverting input is R1//R2 and for low drift with temperature this parallel combination should be equal to the ladder resistance ( $10k\Omega$ ). The required nominal values of R1 and R2 are given by $$R1 = 10Gk\Omega$$ and $R2 = 10G/(G-1) k\Omega$ Using these relationships a table of nominal resistance values for R1 and R2 can be constructed for $V_{REF\ IN}=2.5V.$ | Output range | G | R1 | R2 | |--------------|---|------|---------| | + 5V | 2 | 20kΩ | 20kΩ | | + 10V | 4 | 40kΩ | 13.33kΩ | For gain setting R1 is adjusted about its nominal value. Practical circuit realisations (including amplifier stabilising components) for +5 and + 10V output ranges are given in Fig. 4. Settling time for a major transition is $2.5\mu s$ typical. #### UNIPOLAR ADJUSTMENT PROCEDURE - (i) Set all bits to OFF (LOW) and adjust zero until $V_{OUT} = 0.0000V$ - (ii) Set all bits ON (HIGH) and adjust gain until $V_{OUT} = FS 1LSB$ . #### **UNIPOLAR SETTING UP POINTS** | Output range, +FS | LSB | FS - 1LSB | |-------------------|--------|-----------| | + 5V | 19.5mV | 4.9805V | | + 10V | 39.1mV | 9.9609∨ | $1LSB = \frac{FS}{256}$ #### UNIPOLAR LOGIC CODING | Input code<br>(Binary) | Analogue output<br>(Nominal value) | |------------------------|------------------------------------| | 11111111 | FS - 1LSB | | 11111110 | FS - 2LSB | | 11000000 | %FS | | 10000001 | ½FS + 1LSB | | 10000000 | ½FS | | 01111111 | ½FS - 1LSB | | 01000000 | 1/4 FS | | 0000001 | 1LSB | | 0000000 | 0 | #### (2) Bipolar D-A converter For bipolar operation the output from the ZN429 is offset by half full-scale by connecting a resistor R3 between $\rm V_{REF\ IN}$ and the inverting input of the buffer amplifier (Fig. 5). When the digital input of the ZN429 is zero the analogue output is zero and the amplifier output should be - full-scale. An input of all ones to the D-A will give a ZN429 output of ${}_{\rm LN}$ and the amplifier output required is + full-scale. Also, to match the ladder resistance, the parallel combination of R1, R2 and R3 should be $10 k\Omega$ . The nominal values of R1, R2 and R3 which meet these conditions are given by R1 = 20Gk $\Omega$ , R2 = 20G/(G-1)k $\Omega$ and R3 = 20k $\Omega$ where the resultant output range is $\pm$ G.V<sub>RFF IN</sub>. Assuming that $V_{RFF\ IN}$ = 2.5V the nominal values of resistors for $\pm 5$ and $\pm 10V$ output ranges are given in the following table. | Output range | G | R1 | R2 | R3 | |--------------|---|------|---------|------| | ± 5V | 2 | 40kΩ | 40kΩ | 20kΩ | | ± 10V | 4 | 80kΩ | 26.67kΩ | 20kΩ | Minus full-scale (OFFSET) is set by adjusting R1 about its nominal value relative to R3. Plus full-scale (GAIN) is set by adjusting R2 relative to R1 Settling time for a major transition is $2.5\mu s$ typical. #### **BIPOLAR ADJUSTMENT PROCEDURE** - (i) Set all bits to OFF (LOW) and adjust OFFSET until the amplifier output reads FULL-SCALE. - (ii) Set all bits ON (HIGH) and adjust gain until the amplifier reads + (FULL-SCALE 1LSB). #### **BIPOLAR SETTING UP POINTS** | Input range, ±FS | LSB | -FS | + (FS - 1LSB) | |------------------|--------|------------|---------------| | <u>+</u> 5∨ | 39.1mV | - 5.0000V | +4.9609V | | ± 10V | 78.1mV | - 10.0000V | + 9.9219V | $1LSB = \frac{2FS}{256}$ #### **BIPOLAR LOGIC CODING** | -:: | | | | | | |-------------------------------|------------------------------------|--|--|--|--| | Input code<br>(Offset binary) | Analogue output<br>(Nominal value) | | | | | | 11111111 | + (FS - 1LSB) | | | | | | 11111110 | + (FS - 2LSB) | | | | | | 11000000 | + ½ FS | | | | | | 10000001 | + 1LSB | | | | | | 10000000 | 0 | | | | | | 01111111 | - 1LSB | | | | | | 01000000 | - ½FS | | | | | | 00000001 | - (FS - 1LSB) | | | | | | 00000000 | -FS | | | | | For both unipolar and bipolar operation, an alternative output buffer, employing the 741 operational amplifier, or any other suitable opamp, may be used. The feedback resistors chosen are as indicated in the relevant sections. The following circuit shows the use of the 741 in the unipolar operation mode for a voltage output range of $0\rightarrow5V$ with a 2.5V reference.