



**ZXGD3111N7** 

### Description

The ZXGD3111N7 is a 200V Active OR'ing MOSFET Controller designed for driving a very low  $R_{DS(ON)}$  Power MOSFET as an ideal diode. This replaces the standard rectifier to reduce the forward voltage drop and overall increase the power transfer efficiency.

The ZXGD3111N7 can be used on both high-side and low-side power supply units (PSU) with rails up to ±200V. It enables very low  $R_{DS(ON)}$  MOSFETs to operate as ideal diodes as the turn-off threshold is only -3mV with ±2mV tolerance. In the typical 48V configuration, the standby power consumption is <50mW as the low quiescent supply current is <1mA. During PSU fault condition, the OR'ing Controller detects the power reduction and rapidly turns off the MOSFET in <600ns to block reverse current flow and avoid the common bus voltage dropping.

## Applications

Active OR'ing Controller in:

- (N+1) Redundant Power Supplies
- Telecom and Networking
- Data Centers and Servers

#### 200V ACTIVE OR'ING MOSFET CONTROLLER IN SO-7

#### Features

- Active OR'ing MOSFET Controller for High- or Low-Side PSU
- Ideal Diode to Reduce Forward Voltage Drop
- -3mV Typical Turn-Off Threshold with ±2mV Tolerance
- 200V Drain Voltage Rating
- 25V V<sub>CC</sub> Rating
- <50mW Standby Power with Quiescent Supply Current <1mA
- <600ns Turn-Off Time to Minimize Reverse Current
- Totally Lead-Free & Fully RoHS compliant (Notes 1 & 2)
- Halogen and Antimony free. "Green" Device (Note 3)

### **Mechanical Data**

- Case: SO-7
- Case Material: Molded Plastic. "Green" Molding Compound. UL Flammability Rating 94V-0
- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals: Finish Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208 (3)
- Weight: 0.074 grams (Approximate)



Top View



Pin-Out

| Pin Functi | ons             |                                                                                                                                                                                                                                                                     |
|------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Number | Pin Name        | Pin Function and Description                                                                                                                                                                                                                                        |
| 1, 2       | GND             | Ground<br>Connect this pin to the MOSFET source terminal and ground reference point.                                                                                                                                                                                |
| 3          | V <sub>CC</sub> | Power Supply<br>This supply pin should be closely decoupled to ground with a X7R type capacitor.                                                                                                                                                                    |
| 4          | GATE            | Gate Drive<br>This pin sources ( $I_{SOURCE}$ ) and sinks ( $I_{SINK}$ ) current into the MOSFET gate. If $V_{CC} > 12V$ , then the GATE-to-GND<br>will clamp at 12V. The turn-on time of the MOSFET can be programmed through an external gate resistor ( $R_G$ ). |
| 5, 6       | PGND            | Power Ground<br>Connect this pin to the MOSFET source terminal and ground reference point.                                                                                                                                                                          |
| 7          | DRAIN           | Drain Sense<br>Connect this pin to the MOSFET drain terminal to detect the change in drain-source voltage.                                                                                                                                                          |



#### Ordering Information (Note 4)

| Ī | Part Number  | Marking  | Reel Size (inches) | Tape Width (mm) | Quantity per Reel |
|---|--------------|----------|--------------------|-----------------|-------------------|
|   | ZXGD3111N7TC | ZXGD3111 | 13                 | 12              | 2,500             |

1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.

3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

4. For packaging details, go to our website at https://www.diodes.com/design/support/packaging/diodes-packaging/.

### **Marking Information**

Notes:



 $\begin{array}{l} ZXGD = Product Type Marking Code, Line 1\\ \underline{3111} = Product Type Marking Code, Line 2\\ \overline{YY} = Year (ex: 18 = 2018)\\ WW = Week (01 to 53) \end{array}$ 

#### Absolute Maximum Ratings (Voltage relative to GND, @TA = +25°C, unless otherwise specified.)

| Characteristic                  | Symbol            | Value                    | Unit |
|---------------------------------|-------------------|--------------------------|------|
| Supply Voltage                  | Vcc               | 25                       | V    |
| Drain Pin Voltage               | VD                | -3 to 200                | V    |
| Gate Output Voltage             | VG                | -3 to V <sub>CC</sub> +3 | V    |
| Gate Driver Peak Source Current | ISOURCE           | 2                        | А    |
| Gate Driver Peak Sink Current   | I <sub>SINK</sub> | 5                        | А    |

#### Thermal Characteristics (@T<sub>A</sub> = +25°C, unless otherwise specified.)

| Characteristic                          | Symbol   | Value            | Unit        |             |  |
|-----------------------------------------|----------|------------------|-------------|-------------|--|
|                                         | (Note 5) |                  | 490<br>3.92 |             |  |
| Power Dissipation                       | (Note 6) |                  | 655<br>5.24 | mW<br>mW/°C |  |
| Linear Derating Factor                  | (Note 7) | PD               | 720<br>5.76 |             |  |
|                                         | (Note 8) |                  | 785<br>6.28 |             |  |
|                                         | (Note 5) |                  | 255         |             |  |
|                                         | (Note 6) | _                | 191         | °C/W        |  |
| Thermal Resistance, Junction to Ambient | (Note 7) | R <sub>0JA</sub> | 173         |             |  |
|                                         | (Note 8) |                  | 159         | -           |  |
| hermal Resistance, Junction to Lead     | (Note 9) | R <sub>θJL</sub> | 135         | °C/W        |  |
| Operating and Storage Temperature Range | TJ, TSTG | -50 to +150      | °C          |             |  |

#### ESD Ratings (Note 10)

| Characteristic                             | Symbol  | Value | Unit | JEDEC Class |
|--------------------------------------------|---------|-------|------|-------------|
| Electrostatic Discharge – Human Body Model | ESD HBM | 2,000 | V    | 2           |
| Electrostatic Discharge – Machine Model    | ESD MM  | 200   | V    | В           |

Notes: 5. For a device surface mounted on minimum recommended pad layout FR4 PCB with high coverage of single sided 1oz copper, in still air conditions; the device is measured when operating in a steady-state condition.

6. Same as Note 5, except Pin 3 (V<sub>CC</sub>) and pins 5 and 6 (PGND) are both connected to separate 5mm x 5mm 1oz copper heat-sinks.

7. Same as Note 6, except both heat-sinks are 10mm x 10mm.

8. Same as Note 6, except both heat-sinks are 15mm x 15mm.

9. Thermal resistance from junction to solder-point at the end of each lead on pins 2 and 3 (GND) and pins 5 and 6 (V<sub>CC</sub>).

10. Refer to JEDEC specification JESD22-A114 and JESD22-A11.



# Thermal Derating Curve



### Electrical Characteristics (@V<sub>CC</sub> = 12V, T<sub>A</sub> = +25°C, unless otherwise specified.)

| Characteristic                     | Symbol               | Min | Тур  | Max | Unit                     | Test C                                                                       | ondition                                                               |
|------------------------------------|----------------------|-----|------|-----|--------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------|
| Input Supply                       |                      |     |      |     |                          |                                                                              |                                                                        |
| Operating Supply Voltage           | Vcc                  | 4   | _    | 20  | V                        |                                                                              |                                                                        |
| Quiescent Current                  | lq                   | _   | 200  | _   | μA                       | $-0.6V \le V_{DRAIN} \le 200$                                                | V                                                                      |
| Gate Driver                        |                      |     |      |     |                          |                                                                              |                                                                        |
| Gate Peak Source Current           | ISOURCE              | _   | 0.66 | _   | А                        | 0 47-5                                                                       |                                                                        |
| Gate Peak Sink Current             | I <sub>SINK</sub>    | _   | 3.3  | _   | - A                      | $C_L = 47 nF$                                                                |                                                                        |
| Gate Peak Source Current (Note 11) | ISOURCE              | 1   | _    | _   | Α                        | $V_{GATE} = 5V$ and $V_{DRAIN} = -1V$                                        |                                                                        |
| Gate Peak Sink Current (Note 11)   | I <sub>SINK</sub>    | 1.8 | —    | _   | А                        | $V_{GATE} = 5V$ and $V_{DRA}$                                                | IN = 1V                                                                |
| Detector Under DC Condition        |                      |     | •    |     | •                        |                                                                              |                                                                        |
| Turn-Off Threshold Voltage         | VT                   | -5  | -3   | -1  | mV                       | V <sub>G</sub> ≤1V                                                           |                                                                        |
|                                    | V <sub>G(OFF)</sub>  | _   | 0.1  | 0.3 |                          | $V_{DRAIN} \ge 0mV \&$<br>$V_{CC} = 12V$                                     |                                                                        |
|                                    | V <sub>G</sub>       | _   | 9.2  | _   | V                        | V <sub>DRAIN</sub> = -8mV &<br>V <sub>CC</sub> = 12V                         | Load: 50nF<br>Capacitor Connected<br>in Parallel with 50kΩ<br>Resistor |
| Gate Output Voltage                | V <sub>G(OFF)</sub>  | _   | 0.1  | 0.3 |                          | $V_{DRAIN} \ge 0mV \&$<br>$V_{CC} = 4V$                                      |                                                                        |
|                                    | V <sub>G</sub>       | _   | 3.2  | _   |                          | $V_{DRAIN} = -8mV \&$<br>$V_{CC} = 4V$                                       |                                                                        |
|                                    | $V_{G(OFF)}$         | _   | 0.1  | 0.3 |                          | $V_{DRAIN} \ge 0mV \&$<br>$V_{CC} = 20V$                                     |                                                                        |
|                                    | V <sub>G</sub>       | _   | 12   | _   |                          | $V_{DRAIN} = -8mV \&$<br>$V_{CC} = 20V$                                      |                                                                        |
| Switching Performance              |                      |     |      | •   | •                        | •                                                                            | •                                                                      |
| Turn-On Propagation Delay          | t <sub>D(RISE)</sub> | _   | 400  | _   |                          |                                                                              |                                                                        |
| Gate Rise Time                     | t <sub>R</sub>       | _   | 695  | _   | ]                        | $C_L = 47 nF$                                                                | red 400/ to 000/                                                       |
| Turn-Off Propagation Delay         | t <sub>D(FALL)</sub> | _   | 400  | _   | ns                       | Rise and Fall Measured 10% to 90%<br>Refer to Application Test Circuit Below |                                                                        |
| Gate Fall Time                     | tF                   | _   | 131  | _   | Refer to Application Tes |                                                                              | rest Offcult DelOW                                                     |

Note: 11. Measured under pulsed conditions. Pulse width  $\leq$  300µs. Duty cycle  $\leq$  2%.



#### Layout Considerations

The GATE Pin should be close to the MOSFET gate to minimize trace resistance and inductance to maximize switching performance. While the  $V_{CC}$  to GND Pin needs an X7R type capacitor closely decoupling the supply. Trace widths should be maximized in the high current paths through the MOSFET and ground return loop in order to minimize the effects of circuit resistance and inductance. The ground return loop should also be as short as possible. For thermal consideration, the main heat path is from Pin 3 (V<sub>CC</sub>), and pins 5 and 6 (PGND). For best thermal performance, the copper area connected to Pin 3 (V<sub>CC</sub>), and pins 5 and 6 (PGND) should be maximized.

### Active OR'ing or (N+1) Redundancy Application



Critical systems require fault-tolerant power supply that can be achieved by paralleling two or more PSUs into (N+1) redundancy configuration. During normal operation, usually all PSUs equally share the load for maximum reliability. If one of the PSUs is unplugged or fails, then the other PSU fully supports the load. To avoid the faulty PSU from affecting the common bus, then an OR'ing rectifier blocks the reverse current flow into the faulty PSU. Likewise during hot-swapping, the OR'ing rectifiers isolate a PSU's discharged output capacitors from the common bus.

As the load current is in the tens of amps then a standard rectifier has a significant forward voltage drop. This both wastes power and significantly drops the potential on low voltage rails. Hence, very low R<sub>DS(ON)</sub> Power MOSFETs can replace the standard rectifiers and the ZXGD3111 controls the MOSFET as an ideal diode.

#### **Functional Block Diagram**

The device is comprised of a differential amplifier and high current driver. The differential amplifier acts as a detector and monitors the DRAIN-to-GND Pin voltage difference. When this difference is less than the threshold voltage (V<sub>T</sub>), then a positive output voltage approaching V<sub>CC</sub> is given on the GATE Pin. If V<sub>CC</sub> > 12V, then the GATE-to-GND will clamp at 12V. Conversely, when the DRAIN-to-GND Pin voltage difference is greater than V<sub>T</sub>, then GATE Pin voltage is rapidly reduced towards the GND voltage.





## **Typical Application Circuits**



Focus Application of the ZXGD3111 OR'ing Controller is for Redundant Low-Side -48V Power Supply Rail ZXTR2012 (HV input, 12V output regulator) is suggested to power the V<sub>CC</sub> of ZXGD3111 from high voltage rail.



Example of the ZXGD3111 OR'ing Controller in a Redundant High-Side +48V Power Supply Rail with V<sub>CC</sub> Supply



#### **Operation in Typical Application**

The ZXGD3111 operation is described step-by-step with reference to the typical application circuits and the timing diagram below:

- 1. The ZXGD3111 differential amplifier monitors the MOSFET's drain-source voltage (V<sub>DS</sub>).
- 2. At system start up, the MOSFET body diode is forced to conduct current from the input PSU to the load and V<sub>DS</sub> is approximately -0.6V as measured by the differential amplifier between DRAIN-to-GND pins.
- 3. As  $V_{DS} < V_T$  (threshold voltage), the differential amplifier outputs a positive voltage approaching  $V_{CC}$  with respect to GND. This feeds the driver stage from which the GATE Pin voltage rises towards  $V_{CC}$ . If  $V_{CC} > 12V$ , then the GATE-to-GND will clamp at 12V.
- 4. The sourcing current out of the GATE Pin drives the MOSFET gate to enhance the channel and turn it on.
- 5. If a short condition occurs on the input PSU, it causes the MOSFET  $V_{DS}$  to increase.
- 6. When V<sub>DS</sub> > V<sub>T</sub>, then the differential amplifier's output goes to GND and the driver stage rapidly pulls the GATE Pin voltage to GND, turning off the MOSFET channel. This prevents high reverse current flow from the load to the PSU which could pull down the common bus voltage causing catastrophic system failure.





### Typical Electrical Characteristics (@T<sub>A</sub> = +25°C, unless otherwise specified.)





### Typical Electrical Characteristics (Cont.) (@T<sub>A</sub> = +25°C, unless otherwise specified.)





## **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.



| SO-7                 |      |      |      |  |  |  |
|----------------------|------|------|------|--|--|--|
| Dim                  | Min  | Max  | Тур  |  |  |  |
| A2                   | 1.40 | 1.50 | 1.45 |  |  |  |
| A1                   | 0.10 | 0.20 | 0.15 |  |  |  |
| b                    | 0.30 | 0.50 | 0.40 |  |  |  |
| C                    | 0.15 | 0.25 | 0.20 |  |  |  |
| D                    | 4.85 | 4.95 | 4.90 |  |  |  |
| ш                    | 5.90 | 6.10 | 6.00 |  |  |  |
| E1                   | 3.80 | 3.90 | 3.85 |  |  |  |
| E1a                  | 3.85 | 3.95 | 3.90 |  |  |  |
| е                    | _    | _    | 1.27 |  |  |  |
| h                    | _    | _    | 0.35 |  |  |  |
| L                    | 0.62 | 0.82 | 0.72 |  |  |  |
| q                    | 0.60 | 0.70 | 0.65 |  |  |  |
| All Dimensions in mm |      |      |      |  |  |  |

## **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.



| Dimensions | Value<br>(in mm) |
|------------|------------------|
| С          | 1.270            |
| Х          | 0.802            |
| X1         | 4.612            |
| Y          | 1.505            |
| Y1         | 6.500            |

Note: For high voltage applications, the appropriate industry sector guidelines should be considered with regards to creepage and clearance distances between device Terminals and PCB tracking.

\_\_\_\_\_



#### **IMPORTANT NOTICE**

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
  - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2018, Diodes Incorporated

www.diodes.com