. Features # 1.2MHz, 3.0A, High-Efficiency Synchronous-Rectified Buck Converter ## **General Description** The uP1728Q is a high efficiency synchronous-rectified buck converter with internal power switches. Fixed 1.2MHz PWM operation allows possible smallest output ripple and external component size. With high conversion efficiency and small package, the uP1728Q is ideally suitable for portable devices and USB/PCIE-based interface cards, where PCB area is especially concerned. With internal low $R_{DS(ON)}$ switches, the uP1728Q is capable of delivering 3.0A output current over a wide input voltage range from 2.6V to 5.5V. The output voltage is adjustable from 0.6V to $V_{IN}$ by a voltage divider. Other features include internal soft-start, chip enable, over-voltage, under-voltage, over-temperature and over-current protections. The uP1728Q is available in a space-saving WDFN3x3-10L package. # Ordering Information | Order Number | Package Type | Top Marking | | | |--------------|--------------|-------------|--|--| | uP1728QDDA | WDFN3x3-10L | uP1728Q | | | #### Note - (1) Please check the sample/production availability with uPI representatives. - (2) uPI products are compatible with the current IPC/JEDEC J-STD-020 requirement. They are halogen-free, RoHS compliant and 100% matte tin (Sn) plating that are suitable for use in SnPb or Pb-free soldering processes. # Pin Configuration - 2.6V to 5.5V Input Voltage Range - ☐ Adjustable Output from 0.6V to V<sub>IN</sub> - Guaranteed 3.0A Output Current - Accurate Reference: 0.6V (±1%) - Up to 95% Conversion Efficiency - Low Quiescent Current - Integrated Low R<sub>DS(ON)</sub> Upper and Lower MOSFET Switches: $80m\Omega$ and $60m\Omega$ - Current Mode PWM Operation - ☐ Fixed Frequency: 1.2MHz - 100% Maximum Duty Cycle for Lowest Dropout - Internal Soft-Start - Over Voltage and Under Voltage Protection - Over Temperature and Over Current Protection - WDFN3x3-10L Package - RoHS Compliant and Halogen Free # Applications - Battery-Powered Portable Devices - MP3 Players - Notebook Computers - Wireless and DSL Modems - Personal Information Appliances - IP Phones - Digital Cameras - 802.11 WLAN Power Supplies - ☐ FPGA/ASIC Power Supplies - Dynamically Adjustable Power Supply for CDMA/WCDMA Power Amplifiers - USB-Based xDSL Modems and Other Network Interface Cards - Point-of-Load Regulation # **Typical Application Circuit** | V <sub>IN</sub> | V <sub>out</sub> | L | C <sub>OUT</sub> | R2 | R1 | C3 | |-----------------|------------------|-------|------------------|------|-----|------| | 5V | 1V | 1.0uH | 2 x 22uF | 34K | 51K | 22pF | | 5V | 1.8V | 2.2uH | 2 x 10uF | 105K | 51K | 22pF | | 5V | 2.5V | 2.2uH | 2 x 22uF | 162K | 51K | 22pF | | 5V | 3.3V | 2.2uH | 2 x 22uF | 232K | 51K | 22pF | # Functional Block Diagram # Functional Pin Description | No. | Pin Name | Pin Function | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB | <b>Feedback Input.</b> This pin is the inverting input of the error amplifier. FB senses the switcher output through an external resistor divider network. | | 2 | VDD | <b>Bias Supply.</b> Supplies power for the internal circuitry. Connect to input power via low pass filter with decoupling to GND. | | 3 | VIN | <b>Power Supply Input.</b> Input voltage that supplies current to the output voltage. Decouple this pin to GND with at least 10uF X5R or X7R ceramic capacitor. | | 4, 5 | GND | Ground. Must be soldered to PCB and connected to ground plane . | | 6, 7 | LX | Internal Switches Output. Connect these pins to the output inductor. | | 8 | MODE | <b>Mode Selection.</b> This pin programs operation mode of the device. Tie this pin to GND for power saving and to VDD for CCM. | | 9 | POK | Power OK Indication. This pin is set high impedance after soft start end and no fault occurs. | | 10 | EN | Chip Enable (Active High). Logic low shuts down the converter. Do not leave floating. | | Exposed Pad | | <b>Ground.</b> The exposed pad GND must be soldered to PCB and connected to ground plane for optimal performance. | ## Functional Description The uP1728Q is a high efficiency synchronous-rectified buck converter with internal power switches. Fixed 1.2MHz PWM operation allows possible smallest output ripple and external component size. With high conversion efficiency and small package, the uP1728Q is ideally suitable for portable devices and USB/PCIE-based interface cards where PCB area is especially concerned. With internal low $R_{\rm DS(ON)}$ switches, the uP1728Q is capable of delivering 3A output current over a wide input voltage range from 2.6V to 5.5V. The output voltage is adjustable from 0.6V to VIN by a voltage divider. Other features include internal soft-start, chip enable, over-voltage, under-voltage, over-temperature and over-current protections. The uP1728Q is available in a space-saving WDFN3x3-10L package. #### Input Supply Voltages, VIN & VDD The uP1728Q features separate power supply and ground pins for power stages and control circuit, isolating the control circuit from noise associated with the power MOSFET switching. The VIN pins provide current to the power stage. The supply voltage range is from 2.6V to 5.5V. The uP1728Q draws pulsed current with sharp edges from VIN each time the upper switch turns on, resulting in voltage ripples and spikes at supply input. A minimum 10uF ceramic capacitor with shortest PCB trace is highly recommended for bypassing the supply input. The VDD pin provides currents for the internal control circuit. A power on reset (POR) continuously monitors the input supply voltage. The POR level is typically 2.4V at VDD rising. Use low pass filter R4 and C3 as shown in the Typical Application Circuit to filter the input noise associated with the power switching. #### Chip Enable/Disable and Soft-Start The uP1728Q features an EN pin for enable/disable control of the output voltage. Pulling the EN pin lower than 0.4V shuts down the uP1728Q and reduces its quiescent current lower than 1uA. In the shutdown mode, both upper and lower switches are turned off. Pulling EN pin higher than 1.5V enables the uP1728Q. Once the chip is enabled, the VDD POR is granted. The internal soft-start capacitor becomes charged and generates a linear ramping up voltage across the capacitor. This voltage clamps the voltage at the FB pin causing PWM pulse width to increase slowly and in turn reduce the output surge current. The internal 0.6V reference takes over the loop control once the internal ramping-up voltage becomes higher than 0.6V. When there is pre-charged output voltage before the uP1728Q is enabled, the uP1728Q will enter pre-bias soft start mode which avoids unnecessary discharge at VOUT. During pre-bias soft start, the uP1728Q compares the FB voltage with the reference voltage, and if the FB voltage is higher than the reference voltage, LX will be forced at high impedance state until $V_{\rm FB}$ intersects $V_{\rm REF}$ . After $V_{\rm FB}$ intersects reference voltage, the uP1728Q resumes normal regulation until POK is asserted. #### **PWM Operation** The uP1728Q adopts slope-compensated, current mode PWM control capable of achieving 100% duty cycle. During normal operation, the uP1728Q operates at PWM mode to regulate output voltage by transferring the power to the output voltage cycle by cycle at a constant 1.2MHz frequency. The uP1728Q turns on the upper switch at each rising edge of the internal oscillator allowing the inductor current to ramp up linearly. The switch remains on until either the current-limit is tripped or the PWM comparator turns off the switch for regulating output voltage. The upper switch current is sensed, slope compensated and compared with the error amplifier output COMP to determine the adequate duty cycle. The VOUT pin senses output feedback voltage from an external resistive divider. When the load current increases, it causes a slight decrease in the feedback voltage relative to the 0.6V reference, which in turn, causes the error amplifier output voltage to increase until the average inductor current matches the new load current. #### **Low Dropout Mode** The uP1728Q increases duty cycle to maintain output voltage within its regulation as the supply input drops gradually in the battery-powered applications. The uP1728Q operates with 100% duty cycle and enters low dropout mode as the supply input approaches the output voltage. This maximizes the battery life. #### **Output Voltage Setting and Feedback Network** The output voltage can be set from VREF to VIN by a voltage divider as: $$V_{OUT} = \frac{R1 + R2}{R1} \times V_{REF}$$ The internal VREF is 0.6V with 1% accuracy. In real applications, a 22pF feed-forward ceramic capacitor is recommended in parallel with R2 for better transient response. ## Functional Description #### **Current Limit Function** The uP1728Q continuously monitors the inductor current for current limit by sensing the voltage drop across the upper switch when it turns on. When the inductor current is higher than current limit threshold (6A typical), the current limit function activates and forces the upper switch turning off to limit inductor current cycle by cycle. If the load continuously demands more current than what uP1728Q could provide, uP1728Q can not regulate the output voltage. Eventually under voltage protection will be triggered and shuts down the uP1728Q if VOUT is too low. #### **Under Voltage Protection** Under voltage Protection is triggered if the FB voltage is lower than 0.26V. Once UVP is triggered , the uP1728Q turn off high-side and low-side MOSFET. The under voltage protection is latch-off function and can only be reset by toggling EN threshold or re-POR. #### **Over Voltage Protection** Over voltage protection (OVP) is triggered if the FB voltage is higher than 0.93V. Once OVP is triggered, the uP1728Q turn on low-side MOSFET and turn off high-side MOSFET. The over voltage protection is latch-off function and can only be reset by toggling EN threshold or re-POR. #### **Over Temperature Protection (OTP)** The OTP is triggered and shuts down the uP1728Q if the junction temperature is higher than 150°C. The OTP is a non-latch type protection. The uP1728Q automatically initiates another soft start cycle if the junction temperature drops below 130°C. | | Absolute Maximum Rating | |----------------------------------------------|-----------------------------------| | (Note 1) | | | Supply Input Voltage, V <sub>IN</sub> | | | LX Pin Voltage | | | DC | | | | 5V to $+(\mathring{V}_{IN} + 5V)$ | | Other Pins | | | Storage Temperature Range | | | | 150°C | | Lead Temperature (Soldering, 10 sec) | 260°C | | ESD Rating (Note 2) | | | | 2kV | | MM (Machine Mode) | 200V | | | Thormal Information | | | Thermal Information | | Package Thermal Resistance (Note 3) | | | WDFN3x3-10L θ | 68°C/W | | WDFN3x3-10L θ | 6°C/W | | Power Dissipation, $P_D @ T_A = 25^{\circ}C$ | | | WDFN3x3 -10L | 1.47W | | | | | | Recommended Operation Conditions | | (Note 4) | 1000 | | | | | | | | Supply Input Voltage, V <sub>IN</sub> | +2.6V to +5.5V | | | Electrical Characteristics | | | | $(V_{IN} = 5V, T_A = 25^{\circ}C, \text{ unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | | | |--------------------------------|-------------------|------------------------------------------------|-------|------|-------|-------|--|--| | Supply Current | | | | | | | | | | Supply Voltage Range | V <sub>IN</sub> | $V_{IN} = V_{DD}$ | 2.6 | | 5.5 | V | | | | Under Voltage Lockout | V <sub>UMLO</sub> | $V_{DD}$ Rising, $V_{EN} = V_{DD}$ | 2.5 | | | V | | | | | | $V_{DD}$ Falling $V_{EN} = V_{DD}$ | | | 1.8 | V | | | | Quiescent Current | l <sub>Q</sub> | Mode = GND, $V_{FB} = 0.8V$ , $I_{OUT} = 0mA$ | | 100 | | uA | | | | Shutdown Current | I <sub>SHDN</sub> | V <sub>EN</sub> = 0V | | 0.01 | 1 | uA | | | | Reference | | | | | | | | | | Reference Voltage | V <sub>REF</sub> | I <sub>OUT</sub> = 0mA | 0.594 | 0.60 | 0.606 | V | | | | Output Voltage Line Regulation | $\Delta V_{OUT}$ | $V_{IN} = 2.6V \text{ to } 5.5V, I_{OUT} = 0A$ | | 0.3 | | %/V | | | | Output Voltage Load Regulation | ΔV <sub>OUT</sub> | I <sub>OUT</sub> = 0A ~3A | -1 | | +1 | % | | | | Oscillator | | | | | | | | | | Switching Frequency Range | f <sub>OSC</sub> | | 1.0 | 1.2 | 1.4 | MHz | | | | Maximum Duty Cycle | DC | $V_{IN} = V_{OUT}, V_{FB} = 0.55V$ | 100 | | | % | | | ### **Electrical Characteristics** | Parameter | Symbol | Test Conditions | | Тур | Max | Units | | |---------------------------------------------------------------------------|--------------------|--------------------------------------------------|-----|-----|-----|-------|--| | Power Switches | | | | | | | | | R <sub>DS(ON)</sub> of Upper Switch | R <sub>P_FET</sub> | V <sub>IN</sub> = 3.6V, I <sub>LX</sub> = 100mA | | 80 | | mΩ | | | R <sub>DS(ON)</sub> of Lower Switch | R <sub>N_FET</sub> | V <sub>IN</sub> = 3.6V, I <sub>LX</sub> = -100mA | | 60 | | mΩ | | | Logic Input | | | | | | | | | EN Logic Low Threshold | V <sub>L</sub> | $V_{IN} = 2.6V$ to 5.5V, Shutdown | | | 0.4 | V | | | EN Logic High Threshold | V <sub>IH</sub> | $V_{IN} = 2.6V$ to 5.5V, Enable | 1.5 | - | | V | | | EN Pull Low Resistance | R <sub>EN</sub> | | | 500 | | kΩ | | | Power OK Output | | | | | | | | | Logic High Leakage Current | I <sub>POK</sub> | $V_{POK} = V_{DD} = 5V$ | | 1 | 1 | uA | | | Logic Low Voltage | V <sub>POK</sub> | $I_{POK} = 1 \text{mA}$ | | | 0.2 | V | | | POK Output High Threshold | | Measured FB with Respect to VREF | 85 | 90 | | % | | | POK Hysteresis | | | | 5 | | % | | | Power ON/OFF | | | | | | | | | Soft-Start Time | T <sub>SS</sub> | EN to POK high | | | 200 | us | | | V <sub>OUT</sub> Discharge Resistance | | | | 100 | | Ω | | | Protection | • | | • | | | | | | V <sub>QUT</sub> Under Voltage Protection (Latch-Off) | | | | 44 | 50 | % | | | V <sub>OUT</sub> Over Voltage Protection<br>(Latch-Off, Delay Time =10us) | | | 150 | 155 | | % | | | P-MOSFET Current Limit | I <sub>PLIM</sub> | | 5 | 6 | | А | | | Thermal Shutdown Temperature | T <sub>SHDN</sub> | By design | | 150 | | °C | | | Thermal Shutdown Hysteresis | $\Delta T_{SHDN}$ | By design | | 20 | | °C | | - **Note 1.** Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability. - Note 2. Devices are ESD sensitive. Handling precaution recommended. - Note 3. $\theta_{JA}$ is measured in the natural convection at $T_A = 25^{\circ}\text{C}$ on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard. - **Note 4.** The device is not guaranteed to function outside its operating conditions. # **Typical Operation Characteristics** $\begin{aligned} &\text{Time (200us/Div)} \\ &\text{V}_{\text{IN}} = 5\text{V}, \, \text{V}_{\text{OUT}} = 1.8\text{V}, \, \text{I}_{\text{OUT}} = 3\text{A} \end{aligned}$ Time (100us/Div) $$V_{IN} = 5.0V, V_{OUT} = 1.8V, I_{OUT} = 0A \sim 3A$$ Time (4ms/Div) $$V_{IN} = 5V$$ , $V_{OUT} = 1.8V$ , $I_{OUT} = 3A$ $$\begin{aligned} &\text{Time (200us/Div)} \\ &\text{V}_{\text{IN}} = 5\text{V}, \, \text{V}_{\text{OUT}} = 1.8\text{V}, \, \text{I}_{\text{OUT}} = 3\text{A} \end{aligned}$$ Time (100us/Div) $$V_{\text{IN}} = 5.0 \text{V}, \, V_{\text{OUT}} = 1.8 \text{V}, \, I_{\text{OUT}} = 1.5 \text{A} \sim 3 \text{A}$$ # **Typical Operation Characteristics** Time (2us/Div) $V_{IN} = 5.0V$ , $V_{OUT} = 1.8V$ , $I_{OUT} = 1.5A$ Time (10us/Div) $V_{IN} = 5.0 \text{ V}, V_{OUT} = 1.8 \text{ V}$ # **Typical Operation Characteristics** ## Application Information #### **PCB Layout Considerations** High switching frequencies and relatively large peak currents make the PCB layout a very important part of switching mode power supply design. Good design minimizes excessive EMI on the feedback paths and voltage gradients in the ground plane, both of which can result in instability or regulation errors. Follow the PCB layout guidelines for optimal performance. - 1. For the main current paths, keep their traces short, direct and wide. - 2. Put the input/output capacitors as close as possible to the device pins. - 3. LX node is with high frequency voltage swing and should be kept small area. Keep analog components away from LX node to prevent stray capacitive noise pick-up. - 4. Connect feedback network behind the output capacitors. Place the feedback components near the IC and keep the loop area small. - 5. A ground plane is preferred, but if not available, keep the signal and power grounds separated with small signal components returning to the GND pin at one point. They should not share the high current path of CIN or COUT. - 6. Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power components. These copper areas should be connected to VIN or GND. # . Package Information #### WDFN3x3-10L #### Note 1. Package Outline Unit Description: BSC: Basic. Represents theoretical exact dimension or dimension target MIN: Minimum dimension specified. MAX: Maximum dimension specified. REF: Reference. Represents dimension for reference use only. This value is not a device specification. TYP. Typical. Provided as a general value. This value is not a device specification. - 2. Dimensions in Millimeters. - 3. Drawing not to scale. - 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm. ## **Important Notice** uPI and its subsidiaries reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. uPI products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment. However, no responsibility is assumed by uPI or its subsidiaries for its use or application of any product or circuit; nor for any infringements of patents or other rights of third parties which may result from its use or application, including but not limited to any consequential or incidental damages. No uPI components are designed, intended or authorized for use in military, aerospace, automotive applications nor in systems for surgical implantation or life-sustaining. No license is granted by implication or otherwise under any patent or patent rights of uPI or its subsidiaries. COPYRIGHT (c) 2013, UPI SEMICONDUCTOR CORP. #### uPI Semiconductor Corp. Headquarter 9F.,No.5, Taiyuan 1st St. Zhubei City, Hsinchu Taiwan, R.O.C. TEL: 886.3.560.1666 FAX: 886.3.560.1888 Sales Branch Office 12F-5, No. 408, Ruiguang Rd. Neihu District, Taipei Taiwan, R.O.C. TEL: 886.2.8751.2062 FAX: 886.2.8751.5064