

## **Current-Limited, Power Distribution Switches**

### **General Description**

The uP7566 is a current limited high-side switch designed for applications where heavy capacitive loads and short-circuits are likely to be met. This device operates with inputs from 2.7V to 5.5V for both 3V and 5V systems. Its low quiescent current and shutdown current(<1uA) conserve battery power in portable.

The power switch is controlled by a logic enable input and driven by an internal charge pump circuit. When the output load exceeds the current-limit threshold or a short is present, the uP7566 asserts over current protection and limits the output current to a safe level by driving the power switch into saturation mode.

The uP7566 features glitch-blank fault flag that is asserted by over current and over temperature. The 8ms glitchblanking time allows momentary faults to be ignored, thus preventing false alarms to the host system.

Other features include soft-start to limit inrush current during plug-in, thermal shutdown to prevent catastrophic switch failure from high-current loads, under-voltage lockout (UVLO) to ensure that the device remains off unless there is a valid input voltage present, and output reverse voltage to turn off the power switch when the output voltage is higher than input voltage. The uP7566 is available in TSOT23-5L, TSOT23-5L(Flip-Chip), SOT23 - 5L, and MSOP-8L packages.

### **Features**

- Compliant to USB Specifications
- Operating Range: 2.7 V to 5.5 V
- 75mΩ (5V Input) High Side MOSFET Switch
- 100uA Typical Quiescent Current
- <1uA Typical Shutdown Current</p>
- Over Current/ Short Circuit Protection
- Output Reverse Voltage/Current Protection
- ☐ Fast Short-Circuit Response Time: 2us (typ.)
- Thermal Shutdown Protection
- Deglitched Open Drain Fault Flag
- Slow Turn On and Fast Turn Off
- Enable Active-High or Active-Low
- Pb-Free (RoHS Compliant)
- UL Approved E316940
- TUV EN62368-1(Certification No.:R50179160)
- ☐ CB IEC62368-1 (Certification No.:50345136)

### **Applications**

- Notebook and Desktop PCs
- USB Power Management
- ACPI Power Distribution
- Hot-Plug Power Supplies
- Battery-Powered Equipments
- Battery-Charger Circuits

### **Pin Configuration**





## **Ordering Information**

| Order Number  | Package               | Remark             |
|---------------|-----------------------|--------------------|
| uP7566PRA8-XX | MSOP-8L               | Enable Active High |
| uP7566QRA8-XX | MSOP-8L               | Enable Active Low  |
| uP7566PMA5-XX | SOT23-5L              | Enable Active High |
| uP7566QMA5-XX | SOT23-5L              | Enable Active Low  |
| uP7566RMA5-XX | SOT23-5L              | Enable Active High |
| uP7566SMA5-XX | SOT23-5L              | Enable Active Low  |
| uP7566PMT5-XX | TSOT23-5L             | Enable Active High |
| uP7566QMT5-XX | TSOT23-5L             | Enable Active Low  |
| uP7566PMD5-XX | TSOT23-5L (Flip-Chip) | Enable Active High |
| uP7566QMD5-XX | TSOT23-5L (Flip-Chip) | Enable Active Low  |

| Code XX | Typical Current Limit (A) | Typical Short Circuit Current (A) |
|---------|---------------------------|-----------------------------------|
| 10      | 1.5                       | 0.9                               |
| 15      | 2.1                       | 1.0                               |
| 20      | 2.5                       | 1.5                               |
| 25      | 3.3                       | 2.0                               |

#### Note:

- (1) Please check the sample/production availability with uPI representatives.
- (2) uPI products are compatible with the current IPC/JEDEC J-STD-020 requirement. They are halogen-free, RoHS compliant and 100% matte tin (Sn) plating that are suitable for use in SnPb or Pb-free soldering processes.

## **Typical Application Circuit**





# **Functional Pin Description**

| Pin Name | Pin Function                                                                                                                                                                                               |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OC#      | <b>Fault Flag.</b> This is an active-low, open-drain fault flag output for the power switch. A 8ms deglitch on both the rising and falling edges avoids false triggering at startup and during transients. |
| VOUT     | Output Voltage. This pins is output from N-Channel MOSFET Source. Bypass this pin with a minimum 22uF capacitor to ground.                                                                                 |
| GND      | Ground.                                                                                                                                                                                                    |
| EN/EN#   | Enable Input. This is the enable input to turn on/off the power switch.                                                                                                                                    |
| VIN      | <b>Supply Input.</b> This is the input pin to N-Channel MOSFET Drain and supply to control circuit. Bypass this pin with a 10uF capacitor to ground.                                                       |

## **Functional Block Diagram**





### **Functional Description**

#### **Power Switch**

The power switch is an N-channel MOSFET with a low onstate resistance. Configured as a high-side switch, the power switch prevents current flow from VOUT to VIN and VIN to VOUT when disabled. The power switch is controlled by a logic enable input and driven by an internal charge pump circuit. When the output load exceeds the currentlimit threshold or a short is present, the uP7566 asserts over current protection and limits the output current to a safe level by driving the power switch into saturation mode.

### **Charge Pump**

An internal charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltage.

#### **Driver**

The driver controls the gate voltage of the power switch. To limit large current surges and reduce the associated electromagnetic interference (EMI) produced, the driver incorporates circuitry that controls the rise times and fall times of the output voltage.

### Chip Enable

Refer to Ordering Information, the uP7566 has active high (EN) or active low (EN#). The EN pin receives a TTL or CMOS compatible input to enable/disable the uP7566 Logic low disables the power switch, charge pump, gate driver and other circuitry and reduces the supply current down to less than 1uA. Logic high restores bias to the drive and control circuits and turns the switch on.

The EN# pin receives a TTL or CMOS compatible input to enable/disable the uP7566. Logic high disables the power switch, charge pump, gate driver and other circuitry and reduces the supply current down to less than 1uA. Logic low restores bias to the drive and control circuits and turns the switch on.

#### **Soft Start**

The uP7566 features soft start function to eliminate the inrush current into downstream and voltage droop of upstream when hot-plug-in with capacitive loads. The soft start interval is 0.9ms typically. The uP7566 current limit function may be active during the plug-in of extreme large capacitive load. The fault flag is masked during the softstart interval.

### **Under Voltage Lockout**

A voltage sense circuit monitors the input voltage. When the input voltage is below approximately 2.2V, a control signal turns off the power switch.

#### **Over Current Limit**

The uP7566 continuous monitors the output current for over current protection to protect the system power, the power switch, and the load from damage during output short circuit or soft start interval. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver in turn reduces the gate voltage and drives the power FET into its saturation region, which switches the output into a constant-current mode and holds the current constant while varying the voltage on the load.

### **Fault Flag**

The uP7566 asserts fault condition and pulls low OC# when over current, over temperature condition is encountered. The output remains asserted until the over current and over temperature condition is removed. A 8ms deglitch on both the rising and falling edges avoids false triggering at startup and during transients. If an over temperature shutdown or over current occurs, the OC# is asserted instantaneously.

### **Over Temperature Protection**

The uP7566 continuously monitor the operating temperature of the power switch for over temperature protection. The uP7566 asserts over temperature and turns off the power switch to prevent the device from damage if the junction temperature rises to approximately 135°C due over current or short-circuit conditions. Hysteresis is built into the thermal sense, the switch will not turns back on until the device has cooled approximately 20 degrees. The opendrain false reporting output (OC#) is asserted (active low) when an over temperature shutdown or over current occurs.

### **Output Voltage Discharge When Disabled**

The output voltage is discharged through an internal resistor when the output voltage is disabled.



### **Functional Description**

### **Reverse-Current Limit and Reverse-Voltage Protection**

The uP7566 has a reverse current limit feature that protects the input source against significant back current flow from output to input when the output side voltage is higher than the input side. This feature is activated and clamped to a reverse-current level (200mA typical) at a deglitch time of 4ms when the output side voltage is higher than the input side. After 4ms deglitch time, the N-channel MOSFET is turned off, no current flows from the output to the input. The N-channel MOSFET will be turned on if the output side voltage is lower than the input side (5mV typical).

In addition to reverse current limit, reverse voltage protection is also implemented. A reverse voltage comparator controls the N-channel MOSFET to be turned ON or OFF. The N-channel MOSFET is turned off after 40us (typical) deglitch time as soon as VOUT-VIN exceeds 60mV. It turns on within 40us (typical) deglitch time until the voltage VOUT-VIN falls below -40mV. The following Figures show typical protection behavior implementation using the uP7566.



**Reverse Current Limit Protection** 



**Reverse Voltage Protection** 



### ui 7300

| <b>Absolute</b> | <b>Maximum</b> | Rating |
|-----------------|----------------|--------|
|-----------------|----------------|--------|

| (Note 1)                                     |                |
|----------------------------------------------|----------------|
| Supply Input Voltage, VIN                    | 0.3V to +6V    |
| Other Pins                                   |                |
| Storage Temperature Range                    |                |
| Junction Temperature                         | 150°C          |
| Lead Temperature (Soldering, 10 sec)         | 260°C          |
| ESD Rating (Note 2)                          |                |
| HBM (Human Body Mode)                        | 2kV            |
| MM (Machine Mode)                            | 200V           |
| CDM (Charged Device Mode)                    | 1000V          |
| Thermal Information                          |                |
| Package Thermal Resistance (Note 3)          |                |
| TSOT23-5L θ <sub>1Δ</sub>                    | 250°C/W        |
| TSOT23-5Lθ <sub>IC</sub>                     | 100°C/W        |
| TSOT23-5L (Flip-Chip) 0 <sub>JA</sub>        | 126.5°C/W      |
| SOT23-5L 0 <sub></sub>                       |                |
| SOT23-5L 0                                   | 140°C/W        |
| MSOP-8L $\theta_{JA}$                        | 160°C/W        |
| MSOP-8L θ <sub>JC</sub>                      | 40°C/W         |
| Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |                |
| TSOT23-5L                                    | 0.40W          |
| TSOT23-5L (Flip-Chip)                        | 0.79W          |
| SOP23-5L                                     | 0.40W          |
| MSOP-8L                                      | 0.63W          |
| Recommended Operation Conditions             |                |
| (Note 4)                                     |                |
| Operating Junction Temperature Range         |                |
| Operating Ambient Temperature Range          |                |
| Supply Input Voltage, V <sub>IN</sub>        | +2.7V to +5.5V |

### **Electrical Characteristics**

 $(V_{IN} = 5V, T_A = 25^{\circ}C, \text{ unless otherwise specified})$ 

| Parameter             | Symbol                  | Test Conditions                         | Min | Тур | Max | Units |
|-----------------------|-------------------------|-----------------------------------------|-----|-----|-----|-------|
| Supply Input          |                         |                                         |     |     |     |       |
| Suppy Input Voltage   |                         |                                         | 2.7 |     | 5.5 | V     |
| Under Voltage Lockout | V <sub>UVLO</sub>       | V <sub>N</sub> rising                   | 2.0 | 2.2 | 2.4 | V     |
| UVLO Hysteresis       | $\Delta V_{_{ m UVLO}}$ |                                         |     | 75  |     | mV    |
| Shutdown Current      | I <sub>SD</sub>         | No load on V <sub>OUT</sub> , disabled. |     | 0.1 | 1   | uA    |
| Quiescent Current     | I <sub>Q</sub>          | No load on V <sub>OUT</sub> , enabled.  |     |     | 100 | uA    |



## **Electrical Characteristics**

| Parameter                                         | Symbol              | Test Conditions                                                                              |                               | Min  | Тур | Max | Units |
|---------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------|-------------------------------|------|-----|-----|-------|
| Chip Enable                                       | 1                   |                                                                                              |                               |      |     |     | •     |
| Logic High Threshold                              |                     | 2.7V < V <sub>IN</sub> < 5.5V                                                                | 2.7V < V <sub>IN</sub> < 5.5V |      |     |     | V     |
| Logic Low Threshold                               |                     | 2.7V < V <sub>IN</sub> < 5.5V                                                                |                               | -    |     | 0.4 | V     |
| Enable Input Current                              |                     | 0V < V <sub>EN</sub> , V <sub>EN#</sub> < 5.5V                                               |                               | -0.5 |     | 0.5 | uA    |
| Turn On Time (Note 5)                             | T <sub>ON</sub>     | $C_L = 1 uF, R_L = 10 \Omega$                                                                |                               |      | 1   |     | ms    |
| Turn Off Time (Note 5)                            | T <sub>OFF</sub>    | $C_L = 1 uF, R_L = 10 \Omega$                                                                |                               |      | 0.1 |     | ms    |
| Output Rise Time                                  | T <sub>R</sub>      | $C_L = 1 uF, R_L = 10 \Omega$                                                                |                               | 0.6  | 0.9 | 1.2 | ms    |
| Output Fall Time                                  | T <sub>F</sub>      | $C_L = 1 uF, R_L = 10 \Omega$                                                                |                               |      | 0.1 | 0.3 | ms    |
|                                                   |                     | $V_{IN} = 5V, V_{OUT} = 5V, disabled.$                                                       | uP7566XXXX-XX                 |      | 40  |     |       |
| Output Discharge<br>Resistance when Disabled      |                     | $V_{IN} = 5V, V_{OUT} = 5V, disabled.$                                                       | uP7566PMD5-XX                 | 200  |     | 300 | Ω     |
| resistance when bisabled                          |                     | $V_{IN} = 5V$ , $V_{OUT} = 5V$ , disabled.                                                   | uP7566QMD5-XX                 | 200  |     | 300 |       |
| Power Switch                                      |                     |                                                                                              | ,                             |      |     | •   | •     |
| N-MOSFET ON Resistance (Note 6)                   | R <sub>DS(ON)</sub> | Test current = 0.5A                                                                          | uP7566XXXX-XX                 |      |     | 75  | mΩ    |
| N-MOSFET ON Resistance<br>for TSOT23-5L Flip-Chip | R                   | Test current = 0.5A                                                                          | uP7566PMD5-XX                 |      | 40  |     | mΩ    |
| Package Only<br>(Note 6)                          | R <sub>DS(ON)</sub> |                                                                                              | uP7566QMD5-XX                 |      | 40  |     | 11152 |
| Current Limit                                     |                     |                                                                                              |                               |      |     | T   |       |
|                                                   | I <sub>sc</sub>     | V <sub>IN</sub> = 5.0V, V <sub>OUT</sub> connected to GND, device enabled into short-circuit | uP7566XXXX-10                 |      | 0.9 |     | - A   |
| Short Circuit Output Current                      |                     |                                                                                              | uP7566XXXX-15                 |      | 1.0 |     |       |
| Short Circuit Output Current                      |                     |                                                                                              | uP7566XXXX-20                 |      | 1.5 |     |       |
|                                                   |                     |                                                                                              | uP7566XXXX-25                 |      | 2.0 |     |       |
|                                                   | I <sub>SC_TRI</sub> | $V_{IN} = 5.0V$ , current ramp < $\frac{U}{U}$                                               | uP7566XXXX-10                 | 1.1  | 1.5 | 2.0 | - A   |
| Over Current Trip Threshold                       |                     |                                                                                              | uP7566XXXX-15                 | 1.6  | 2.1 | 2.7 |       |
| Over Current IIIp Threshold                       |                     |                                                                                              | uP7566XXXX-20                 | 2.1  | 2.5 | 3.1 |       |
|                                                   |                     |                                                                                              | uP7566XXXX-25                 | 3.1  | 3.3 | 5.0 |       |
| Output Reverse Voltage P                          | rotection           |                                                                                              |                               |      |     |     |       |
| Output Reverse Voltage<br>Trigger Point           |                     | V <sub>OUT</sub> - V <sub>IN</sub>                                                           |                               |      | 60  |     | mV    |
| Output Reverse Voltage<br>Release Trigger Point   |                     | V <sub>IN</sub> -V <sub>OUT</sub>                                                            |                               |      | 40  |     | mV    |
| VOUT Shutdown Current                             | I <sub>SD_OUT</sub> | V <sub>OUT</sub> = 5.5V, VIN Short to GND                                                    |                               |      |     | 5   | uA    |
| Output Reverse Current P                          | •                   |                                                                                              |                               |      |     | •   |       |
| Output Reverse Current<br>Threshold               |                     |                                                                                              |                               |      | 0.2 |     | А     |
| Output Reverse Current Deglitch Time              |                     |                                                                                              |                               |      | 4   |     | ms    |



### **Electrical Characteristics**

| Parameter                   | Symbol          | Test Conditions                     |   | Тур | Max | Units |  |
|-----------------------------|-----------------|-------------------------------------|---|-----|-----|-------|--|
| Over Temperature Protection |                 |                                     |   |     |     |       |  |
| Shutdown-Level Threshold    |                 | Guarantee by design                 |   | 135 |     | °C    |  |
| Thermal Shutdown Hysteresis |                 | Guarantee by design                 |   | 20  |     | °C    |  |
| Fault Flag (OC#)            |                 |                                     |   |     |     |       |  |
| Output Low Voltage          | V <sub>OL</sub> | I <sub>oc#</sub> = 5mA              |   |     | 0.4 | V     |  |
| Off State Current           |                 | V <sub>OC#</sub> = 5.5V             |   |     | 1   | uA    |  |
| OC# Deglitch                |                 | OC# assertion and deassertion delay | 5 | 8   | 15  | ms    |  |

- **Note 1.** Stresses beyond those listed as the above *Absolute Maximum Ratings* may cause permanent damage to the device. These are for stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the *Recommended Operation Condition* section of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- Note 2. Devices are ESD sensitive. Handling precaution recommended.
- **Note 3.**  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}$ C on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
- **Note 4.** The device is not guaranteed to function outside its operating conditions.
- **Note 5.** These items are not tested in production, specified by design.
- **Note 6.** Catalog by pulsed current, duration  $\leq$  1mS, Frequency  $\leq$  100Hz.



## **Electrical Characteristics**







## **Typical Operation Characteristics**





### **Application Information**

### **Supply Input Filtering**

VIN pins supply power to the power switch and internal circuit. Both of them should be connect to upstrem power supply with short and wide trace on the PCB.

Events such as hot-plug/unplug, output short circuit and over temperature result in step change of input current with sharp edges, which in turn causes voltage transient at supply input due to di/dit effect of parasitic inductance on the current path. A 0.1 uF ceramic capacitor from VIN to GND, physically located near the device is strongly recommended to control the supply input transient. Minimizing the parasitic inductance along the current path also alleviate the voltage transient at the supply input.

### **Output Voltage Filtering**

Bypassing the output voltage with a 0.1uF ceramic capacitor improves the immunity of the device against output short circuit and hot plug/unplug of load. A lower ESR capacitor results in lower voltage drop against a step load change. A large electrolytic capacitor from VOUT to GND is also recommended. This capacitor reduces power supply transient that may cause ringing on the input.

USB supports dynamic attachment (hot plug-in) of peripherals. A current surge is caused by the input capacitance of downstream device. Ferrite beads are recommended in series with all power and ground connector pins. Ferrite beads reduce EMI and limit the inrush current during hot-attachment by filtering high-frequency signals. The DC resistance of the ferrite bead should be specially taken care to reduce the voltage drop.

#### **Voltage Drop and Power Dissipation**

Temperature effect should be well considered when dealing with voltage drop and power dissipation. The maximum  $R_{\scriptscriptstyle DS(ON)}$  of the power switch is  $75m\Omega$  under  $25^{\circ}C$  junction temperature. If the device is expected to operate at  $125^{\circ}C$  junction temperature, the  $R_{\scriptscriptstyle DS(ON)}$  will become

$$75 \text{m}\Omega \times [1 + (125 \text{°C} - 25 \text{°C}) \times 0.35 \text{%/°C}] = 101.25 \text{m}\Omega$$

where 0.35%/°C is the approximated temperature coefficient of the  $R_{\scriptscriptstyle DS(\Omega N)}$ 

If the maximum load current is expected to be 1.2A, the maximum voltage will become

 $1.2A \times 101.25 m\Omega = 121.5 mV$ 

This in turn will cause power dissipation as

 $1.2A \times 121.5mV = 145.8mW$ 

The temperature raise is calculated as

 $145.8 \text{m}\Omega \times 160^{\circ}\text{C/W} = 24^{\circ}\text{C}$ 

The junction temperature is calculated as  $T_A + 24^{\circ}C$ , where  $T_A$  is the expected maximum ambient temperature. A few iterations are required until get final solutions.

### **Layout Consideration**

The power circuitry of USB printed circuit boards requires a customized layout to maximize thermal dissipation and to minimized voltage drop and EMI

- Place the device physically as close to the USB port as possible. Keep all traces wide, short and direct to minimized the parasitic inductance. This optimizes the switch response time to output short circuit conditions.
- □ Place both input and output bypass capacitors near to the device.
- All VOUT pins should be connected together on the PCB. All VIN pins should be connected together on the PCB.





### SOT23-5L Package



### Note

- 1. Package Outline Unit Description:
  - BSC: Basic. Represents theoretical exact dimension or dimension target
  - MIN: Minimum dimension specified.
  - MAX: Maximum dimension specified.
  - REF: Reference. Represents dimension for reference use only. This value is not a device specification.
  - TYP. Typical. Provided as a general value. This value is not a device specification.
- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



### TSOT23 - 5L Package







### Note

1. Package Outline Unit Description:

BSC: Basic. Represents theoretical exact dimension or dimension target

MIN: Minimum dimension specified.

MAX: Maximum dimension specified.

REF: Reference. Represents dimension for reference use only. This value is not a device specification.

TYP. Typical. Provided as a general value. This value is not a device specification.

- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



### TSOT23 - 5L (Flip-Chip) Package





### Note

1. Package Outline Unit Description:

BSC: Basic. Represents theoretical exact dimension or dimension target

MIN: Minimum dimension specified.

MAX: Maximum dimension specified.

REF: Reference. Represents dimension for reference use only. This value is not a device specification.

TYP. Typical. Provided as a general value. This value is not a device specification.

- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



#### MSOP - 8L Package



### Note

1. Package Outline Unit Description:

BSC: Basic. Represents theoretical exact dimension or dimension target

MIN: Minimum dimension specified.

MAX: Maximum dimension specified.

REF: Reference. Represents dimension for reference use only. This value is not a device specification.

TYP. Typical. Provided as a general value. This value is not a device specification.

- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



# **Legal Notice**

The contents of this document are provided in connection with uPI Semiconductor Corp. ("uPI") products. uPI makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice.

No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights, is granted by this publication. Except as provided in uPl's terms and conditions of sale for such products, uPl assumes no liability whatsoever, and uPl disclaims any express or implied warranty relating to sale and/or use of uPl products, including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. uPl products are not designed, intended, authorized or warranted for use as components in systems intended for medical, life-saving, or life sustaining applications. uPl reserves the right to discontinue or make changes to its products at any time without notice.

Copyright 2020 ©, uPI Semiconductor Corp. All rights reserved. uPI, uPI design logo, and combinations thereof, are registered trademarks of uPI Semiconductor Corp.

Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.



### uPI Semiconductor Corp.

9F.,No.5, Taiyuan 1st St. Zhubei City, Hsinchu, Taiwan, R.O.C. TEL: 886.3.560.1666 FAX: 886.3.560.1888 sales@upi-semi.com