logo

54S112 Datasheet, Features, Application

54S112 STTL double-J-K flip-flop

54S112/74S112 STTL J-K (、 ) : f =125MH.

TW

54S112 - STTL double-J-K flip-flop

54S112/74S112 STTL J-K (、 ) : f =125MHz Pd=75mW PRE K × × × L L H H × CLR CLK × × × ↓ ↓ ↓ ↓ H J × × × L H L H × H= L= Q H L H* Q.
1.0 · rating-1
Texas Instruments

SN54S112 - Dual J-K Negative-Edge-Triggered Flip-Flops

PACKAGE OPTION ADDENDUM www.ti.com 24-Aug-2018 PACKAGING INFORMATION Orderable Device JM38510/07102BEA Status Package Type Package Pins Package .
1.0 · rating-1
Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts