Datasheet4U Logo Datasheet4U.com

JK126 - CMOS Gate Array

Download the JK126 datasheet PDF. This datasheet also covers the JK121 variant, as both devices belong to the same cmos gate array family and are provided as variant models within a single manufacturer datasheet.

General Description

JK12x is a family of static, master-slave JK flip-flops.

SET and RESET are asynchronous and active low.

Outputs are buffered and change state on the rising edge of the clock.

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (JK121-AMI.pdf) that lists specifications for multiple related part numbers.

Datasheet Details

Part number JK126
Manufacturer AMI
File Size 48.38 KB
Description CMOS Gate Array
Datasheet download datasheet JK126 Datasheet

Full PDF Text Transcription for JK126 (Reference)

Note: Below is a high-fidelity text extraction (approx. 800 characters) for JK126. For precise diagrams, and layout, please refer to the original PDF.

-.[ ® $0,+*  PLFURQ &026 *DWH $UUD Description JK12x is a family of static, master-slave JK flip-flops. SET and RESET are asynchronous and active low. Outputs are b...

View more extracted text
ip-flops. SET and RESET are asynchronous and active low. Outputs are buffered and change state on the rising edge of the clock. Logic Symbol JK12x J SQ C K Q R Truth Table RN SN J K L L XX LHXX HLXX HHL L HH L H HHH L HHHH IL = Illegal C Q(n+1) QN(n+1) X IL IL XL H XH L ↑ NC NC ↑L H ↑H L ↑ QN(n) Q(n) NC = No Change Core Logic HDL Syntax Verilog .................... JK12x inst_name (Q, QN, C, J, K, RN, SN); VHDL...................... inst_name: JK12x port map (Q, QN, C, J, K, RN, SN); Pin Loading Pin Name J K C SN RN JK121 1.0 1.0 1.1 2.1 2.2 Equivalent Loads JK122 JK124 1.0 1.0 1.0 1.1 1.0 1.0 2.1 2.1 1.1 1.1 JK126 1.0 1.0