Datasheet Summary
..
Features
General
- -
- -
- -
- High-performance, Low-power secureAVR™ Enhanced RISC Architecture
- 135 Powerful Instructions (Most Executed in a Single Clock Cycle) Low Power Idle and Power-down Modes Bond Pad Locations Conforming to ISO 7816-2 ESD Protection to ± 6000V Operating Ranges: 2.7 to 5.5V pliant with GSM, 3GPP and EMV 2000 Specifications; PC Industry patible Available in Wafers, Modules, and Industry-standard Packages
Memory
- 64K Bytes of ROM Program Memory
- 4K Bytes of EEPROM, Including 64 OTP Bytes and 192-byte Bit-addressable Area
- 1 to 64-byte Program / Erase
- 1 ms Program / 1 ms Erase
- Typically More than 500,000 Write/Erase Cycles at a...