Datasheet4U Logo Datasheet4U.com

CY7C1170V18 - (CY7C11xxV18) 18-Mbit DDR-II SRAM 2-Word Burst Architecture

This page provides the datasheet information for the CY7C1170V18, a member of the CY7C1166V18 (CY7C11xxV18) 18-Mbit DDR-II SRAM 2-Word Burst Architecture family.

Description

The CY7C1166V18, CY7C1177V18, CY7C1168V18, and CY7C1170V18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II+ architecture.

The DDR-II+ consists of an SRAM core with an advanced synchronous peripheral circuitry.

Features

  • Functional.

📥 Download Datasheet

Datasheet preview – CY7C1170V18

Datasheet Details

Part number CY7C1170V18
Manufacturer Cypress Semiconductor
File Size 1.20 MB
Description (CY7C11xxV18) 18-Mbit DDR-II SRAM 2-Word Burst Architecture
Datasheet download datasheet CY7C1170V18 Datasheet
Additional preview pages of the CY7C1170V18 datasheet.
Other Datasheets by Cypress Semiconductor

Full PDF Text Transcription

Click to expand full text
CY7C1166V18 CY7C1177V18 CY7C1168V18 CY7C1170V18 18-Mbit DDR-II+ SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) Features ■ ■ ■ ■ ■ ■ Functional Description The CY7C1166V18, CY7C1177V18, CY7C1168V18, and CY7C1170V18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II+ architecture. The DDR-II+ consists of an SRAM core with an advanced synchronous peripheral circuitry. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of K and K.
Published: |