logo

HC2510 Datasheet, Hynix Semiconductor

HC2510 applications equivalent, phase-locked loop clock distribution for synchronous dram applications.

HC2510 Avg. rating / M : 1.0 rating-11

datasheet Download

HC2510 Datasheet

Features and benefits

l l l l l l l l l l l Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications Supports PC-100 and Meets “PC100 SDRAM registered DIMM Specification Rev. 1.2.

Application

Supports PC-100 and Meets “PC100 SDRAM registered DIMM Specification Rev. 1.2” Distributes One Clock Input to One Bank o.

Description

The HC2510C is a low-skew, low jitter, phaselocked loop(PLL) clock driver, distributing high frequency clock signals for SDRAM. The HC2510C operates at 3.3V Vcc and provides integrated series-damping resistors that make it ideal for driving point-to-.

Image gallery

HC2510 Page 1 HC2510 Page 2 HC2510 Page 3

Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts